

5V to 12V Synchronous Buck Controller

#### **Features**

- Wide Operation Supply Voltage from 5V to 12V
- Power-On-Reset Monitoring on VCC
- Excellent Reference Voltage Regulations
  - 0.8V Internal Reference
  - ±1% Over Temperature Range
- · Integrated Soft-Start
- Automatic PSM/PWM Modes
- Voltage Mode PWM Operation with 90% (Max.)
   Duty Cycle
- Under-Voltage Protection
- Adjustable Over-Current Protection Threshold
  - Sensing the Roscon of Low-Side MOSFET
- Over-Voltage Protection
- Under-Voltage Protection
- Simple SOP-8 Package
- Lead Free and Green Devices Available (RoHS Compliant)

# **Applications**

- Graphic Cards
- DSL, Switch HUB
- · Wireless Lan
- Notebook Computer
- Mother Board
- LCD Monitor/TV

# **Pin Configuration**



## **General Description**

The APW7165 is a voltage mode, fixed 300kHz-switching frequency, and synchronous buck controller. The APW7165 allows wide input voltage that is either a single 5~12V or two supply voltages for various applications. A power-on-reset (POR) circuit monitors the VCC supply voltage to prevent wrong logic controls. A built-in digital soft-start circuit prevents the output voltages from overshoot as well as limits the input current. An internal 0.8V temperature-compensated reference voltage with high accuracy is designed to meet the requirement of low output voltage applications. The AP W7165 provides excellent output voltage regulations against load current variation.

The controller's over-current protection monitors the output current by using the voltage drop across the  $R_{\scriptscriptstyle DS(ON)}$  of low-side MOSFET, eliminating the need for a current sensing resistor that features high efficiency and low cost. The APW7165 also integrates over-voltage protection (OVP) and under-voltage protection circuit which monitors the FB voltage to prevent the PWM output from over and under voltage.

The APW7165 is available in a simple SOP-8 package.

# **Simplified Application Circuit**



ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.

Rev. A.3 - Jan., 2011



## **Ordering and Marking Information**



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

# Absolute Maximum Ratings (Note 1)

| Symbol           | Parameter                                      | Rating    | Unit                          |    |
|------------------|------------------------------------------------|-----------|-------------------------------|----|
| $V_{\text{VCC}}$ | VCC Supply Voltage (VCC to GND)                | -0.3 ~ 16 | V                             |    |
| $V_{BOOT}$       | BOOT to PHASE Voltage                          |           | -0.3 ~ 16                     | V  |
| \/               | V <sub>UGATE</sub> UGATE to PHASE Voltage      |           | -0.3 ~ V <sub>BOOT</sub> +0.3 | V  |
| V UGATE          |                                                |           | -5 ~ V <sub>BOOT</sub> +5     | V  |
| \/               | /LGATE LGATE to GND Voltage > 400ns            |           | -0.3 ~ V <sub>VCC</sub> +0.3  | V  |
| $V_{LGATE}$      | LGATE to GND voltage                           | < 400ns   | -5 ~ V <sub>VCC</sub> +5      | V  |
| \/               | > 200ns                                        |           | -0.3 ~ 16                     | V  |
| $V_{PHASE}$      | PHASE to GND Voltage                           | < 200ns   | -10 ~ 30                      | V  |
|                  | FB and COMP to GND (< V <sub>VCC</sub> + 0.3V) | •         | -0.3 ~ 7                      | V  |
| TJ               | Maximum Junction Temperature                   | 150       | °C                            |    |
| T <sub>STG</sub> | Storage Temperature                            | -65 ~ 150 | °C                            |    |
| T <sub>SDR</sub> | Maximum Lead Soldering Temperature, 10 Seconds |           | 260                           | °C |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Thermal Characteristics**

| Symbol        | Parameter                                               | Typical Value | Unit |
|---------------|---------------------------------------------------------|---------------|------|
| $\theta_{JA}$ | Thermal Resistance - Junction to Ambient (Note 2) SOP-8 | 150           | °C/W |
| θЈС           | Thermal Resistance - Junction to Case SOP-8             | 28            | °C/W |

Note 2 :  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air.



# **Recommended Operating Conditions** (Note 3)

| Symbol           | Parameter                       | Range                  | Unit |
|------------------|---------------------------------|------------------------|------|
| V <sub>VCC</sub> | VCC Supply Voltage (VCC to GND) | 4.5 ~ 13.2             | V    |
| V <sub>OUT</sub> | Converter Output Voltage        | 0.9 ~ 5                | V    |
| V <sub>IN</sub>  | Converter Input Voltage         | 2.9 ~ V <sub>VCC</sub> | V    |
| I <sub>OUT</sub> | Converter Output Current        | 0 ~ 20                 | Α    |
| T <sub>A</sub>   | Ambient Temperature             | -20 ~ 70               | °C   |
| TJ               | Junction Temperature            | -20 ~ 125              | °C   |

Note 3: Refer to the application circuit for further information.

### **Electrical Characteristics**

Refer to the typical application circuit. These specifications apply over  $V_{VCC}$  = 12V,  $T_A$  = -20°C to 70°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C.

| Comple al        | Parameter Test Conditions              |                                                        | APW716 | 5    | Unit  |      |
|------------------|----------------------------------------|--------------------------------------------------------|--------|------|-------|------|
| Symbol           | Parameter                              | lest Conditions                                        | Min.   | Тур. | Max.  | Unit |
| INPUT SU         | JPPLY VOLTAGE AND CURRENT              |                                                        | •      |      | •     |      |
| I <sub>vcc</sub> | VCC Supply Current (Shutdown Mode)     | UGATE and LGATE open;<br>COMP=GND                      | -      | 4    | 6     | mA   |
|                  | VCC Supply Current                     | UGATE and LGATE open                                   | -      | 16   | 24    |      |
| POWER-0          | ON-RESET(POR)                          |                                                        |        |      |       |      |
|                  | Rising VCC POR Threshold               |                                                        | 3.7    | 4.1  | 4.4   | V    |
|                  | VCC POR Hysteresis                     |                                                        | 0.3    | 0.45 | 0.6   | V    |
| OSCILLA          | TOR                                    |                                                        | •      |      | •     |      |
| Fosc             | Oscillator Frequency                   |                                                        | 270    | 300  | 330   | kHz  |
| $\Delta V_{OSC}$ | Oscillator Sawtooth Amplitude (Note 4) |                                                        | -      | 1.5  | -     | V    |
| D <sub>MAX</sub> | Maximum Duty Cycle                     |                                                        | 85     | -    | 90    | %    |
| ERROR A          | MPLIFIER                               |                                                        |        |      |       |      |
| $V_{REF}$        | Reference Voltage                      | T <sub>A</sub> = -20 ~ 70°C                            | 0.792  | 0.8  | 0.808 | V    |
|                  | Converter Load Regulation (Note 4)     | I <sub>OUT</sub> = 2 ~ 12A                             | -      | -    | 0.2   | %    |
| gm               | Transconductance                       |                                                        | -      | 667  | -     | μA/V |
|                  | FB Input Leakage Current               | V <sub>FB</sub> = 0.8V                                 | -      | 0.1  | 1     | μА   |
|                  | COMP High Voltage                      | $R_L = 10k\Omega$ to GND                               | -      | 2.5  | -     | V    |
|                  | COMP Low Voltage                       | $R_L = 10k\Omega$ to GND                               | -      | 1    | -     | V    |
|                  | Maximum COMP Source Current            | $V_{COMP} = 2V$                                        | -      | 200  | -     |      |
|                  | Maximum COMP Sink Current              | $V_{COMP} = 2V$                                        | -      | 200  | -     | μΑ   |
| GATE DR          | IVERS                                  |                                                        |        |      | •     |      |
|                  | High-Side Gate Driver Source Current   | V <sub>BOOT</sub> = 12V, V <sub>UGATE-PHASE</sub> = 2V | -      | 1.8  | -     | Α    |
|                  | High-Side Gate Driver Sink Impedance   | BOOT=12V, I <sub>UGATE</sub> = 0.1A                    | -      | 2.3  | -     | Ω    |
|                  | Low-Side Gate Driver Source Current    | $V_{VCC} = 12V, V_{LGATE} = 2V$                        | -      | 1.8  | -     | Α    |
|                  | Low-Side Gate Driver Sink Impedance    | V <sub>VCC</sub> =12V, I <sub>UGATE</sub> = 0.1A       | -      | 1.3  | -     | Ω    |
| T <sub>D</sub>   | Dead-Time (Note 4)                     |                                                        | -      | 30   | -     | ns   |



# **Electrical Characteristics (Cont.)**

Refer to the typical application circuit. These specifications apply over  $V_{VCC}$  = 12V,  $T_A$  = -20°C to 70°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C.

| Cumbal               | Parameter                               | Test Conditions                | APW7165 |      |      | Unit |
|----------------------|-----------------------------------------|--------------------------------|---------|------|------|------|
| Symbol               | Parameter                               | rest Conditions                | Min.    | Тур. | Max. | Unit |
| PROTECT              | PROTECTIONS                             |                                |         |      |      |      |
| V <sub>FB_UV</sub>   | FB Under-Voltage Protection Trip Point  | Percentage of V <sub>REF</sub> | 45      | 50   | 55   | %    |
| $V_{FB\_OV}$         | FB Over-Voltage Protection Trip Point   | V <sub>FB</sub> rising         | 115     | 120  | 125  | %    |
|                      | FB Over-Voltage Protection Hysteresis   |                                | -       | 5    | -    | %    |
| V <sub>OCP_MAX</sub> | Built-in Maximum OCP Voltage            |                                | 300     | -    | -    | mV   |
| I <sub>OCSET</sub>   | OCSET Current Source                    |                                | 19.5    | 21.5 | 23.5 | μΑ   |
| SOFT-STA             | ART                                     |                                |         |      |      | -    |
| V <sub>DISABLE</sub> | Shutdown Threshold of V <sub>COMP</sub> |                                | -       | -    | 0.6  | V    |
| T <sub>SS</sub>      | Internal Soft-Start Interval (Note 4)   |                                | -       | 1.7  | -    | ms   |

Note 4 : Guaranteed by design, not production tested.



# **Operating Waveforms**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =12V,  $T_{A}$ = 25°C unless otherwise specified.





CH1: V<sub>IN</sub>, 5V/Div CH2: V<sub>OUT</sub>, 500mV/Div CH3: V<sub>UGATE</sub>, 10V/Div Time: 1ms/Div

#### **Power Off**



CH1:  $V_{\rm IN}$ , 5V/Div CH2:  $V_{\rm OUT}$ , 500mV/Div CH3:  $V_{\rm UGATE}$ , 10V/Div Time: 200ms/Div

#### **Enable**



CH1: V<sub>COMP</sub>, 1V/Div CH2: V<sub>OUT</sub>, 500mV/Div CH3: V<sub>PHASE</sub>, 10V/Div Time: 500µs/Div

#### Shutdown



CH1:  $V_{\rm COMP}$ , 1V/Div CH2:  $V_{\rm OUT}$ , 500mV/Div CH3:  $V_{\rm PHASE}$ , 10V/Div Time: 1ms/Div



# **Operating Waveforms (Cont.)**

Refer to the typical application circuit. The test condition is  $V_{IN}=12V$ ,  $T_A=25$ °C unless otherwise specified.

#### **PSM to PWM**



 $\mathsf{CH1} \colon \mathsf{V}_{\mathsf{OUT}}, \, \mathsf{1V/Div}$ CH2: V<sub>PHASE</sub>, 10V/Div CH3: I<sub>L</sub>, 2A/Div Time: 500µs/Div

#### **PWM to PSM**



CH1:  $V_{OUT}$ , 500mV/Div CH2: V<sub>PHASE</sub>, 10V/Div CH3: I<sub>L</sub>, 2A/Div Time: 500µs/Div

#### **UGATEFalling**



CH1:  $V_{UGATE}$ , 20V/Div CH2:  $V_{LGATE}$ , 10V/Div CH3:  $V_{PHASE}$ , 10V/Div Time: 20ns/Div

#### **UGATE** Rising



CH1:  $V_{UGATE}$ , 20V/Div CH2:  $V_{LGATE}$ , 10V/Div CH3:  $V_{PHASE}$ , 10V/Div Time: 20ns/Div

6



# **Operating Waveforms (Cont.)**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =12V,  $T_A$ = 25°C unless otherwise specified.

#### **Over Current Protection**



CH1:  $V_{OUT}$ , 500mV/Div CH2:  $V_{PHASE}$ , 20A/Div CH3:  $I_{L}$ , 10A/Div Time: 5 $\mu$ s/Div

#### **Over Current Protection**



CH1:  $V_{OUT}$ , 500mV/Div CH2:  $V_{PHASE}$ , 20A/Div CH3:  $I_L$ , 10A/Div Time: 50 $\mu$ s/Div

#### **Load Transient Response**



CH1:  $V_{OUT}$ , 50mV/Div CH2:  $I_{OUT}$ , 5A/Div Time: 200 $\mu$ s/Div



# **Pin Description**

| PIN |       | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME  | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1   | воот  | This pin provides the bootstrap voltage to the high-side gate driver for driving the N-channel MOSFET. An external capacitor from PHASE to BOOT, an internal diode, and the power supply voltage VCC, generates the bootstrap voltage for the high-side gate driver (UGATE).                                                                                                                                                                                                                                                     |
| 2   | UGATE | High-side Gate Driver Output. This pin is the gate driver for high-side MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3   | GND   | Signal and Power ground. Connecting this pin to system ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4   | LGATE | Low-side Gate Driver Output and Over -Current Setting Input. This pin is the gate driver for low -side MOSFET. It also used to set the maximum inductor current. Refer to the section in "Function Description" for detail.                                                                                                                                                                                                                                                                                                      |
| 5   | VCC   | Power Supply Input for Control Circuitry . Connect a nominal 5V to 12V power supply voltage to this pin. A power -on-reset function monitors the input voltage at this pin. It is recommended that a decoupling capacitor (1 to $10\mu F$ ) be connected to GND for noise decoupling.                                                                                                                                                                                                                                            |
| 6   | FB    | Feedback Input of Converter. The converter senses feedback voltage via FB and regulates the FB voltage at 0.8V. Connecting FB with a resistor-divider from the output sets the output voltage of the converter.                                                                                                                                                                                                                                                                                                                  |
| 7   | COMP  | This is a multiplexed pin. During the soft-start and normal converter operation, this pin represents the output of the error amplifier. It is used to compensate the regulation control loop in combination with the FB pin.  Pulling COMP low (V <sub>DISABLE</sub> = 0.6V typical) will shut down the controller. When the pull-down device is released, the COMP pin will start to rise. When the COMP pin rises above the V <sub>DISABLE</sub> trip point, the APW7165 will begin a new initialization and soft-start cycle. |
| 8   | PHASE | This pin is the return path for the high-side gate driver. Connecting this pin to the high-side MOSFET source and connecting a capacitor to BOOT for the bootstrap voltage. This pin is also used to monitor the voltage drop across the low-side MOSFET for over-current protection.                                                                                                                                                                                                                                            |

# **Typical Application Circuit**





# **Block Diagram**





## **Function Description**

#### Power-On-Reset (POR)

The Power-On-Reset (POR) function of APW7165 continually monitors the input supply voltage (VCC) and ensures that the IC has sufficient supply voltage and can work well. The POR function initiates a soft-start process while the VCC voltage exceeds the POR threshold; the POR function also inhibits the operations of the IC while the VCC voltage falls below the POR threshold.

#### Soft-Start

The APW7165 builds in a 40-steps digital soft-start to control the output voltage rise as well as limit the current surge at the start-up. During the soft-start, the internal step voltage connected to the one of the positive inputs of the error amplifier replaces the reference voltage (0.8V typical) until the step voltage reaches the reference voltage. The digital soft-start circuit interval (shown as figure 1) depends on the switching frequency.

$$T_{SS} = (t_3 - t_2) = \frac{1}{F_{OSC}} \times 512$$



Figure 1. Soft-Start Interval

#### **Over-Current Protection**

The over-current function protects the switching converter against over-current or short-circuit conditions. The controller senses the inductor current by detecting the drain-to-source voltage which is the product of the inductor 's current and the on-resistance of the low-side MOSFET during it's on-state.

A resistor ( $R_{\text{OCSET}}$ ), connected from the LGATE to the GND, programs the over-current trip level. Before the IC initiates a soft-start process, an internal current source obset (21.5  $\mu$ A typical), flowing through the R ocset develops a voltage ( $V_{\text{ROCSET}}$ ) across the R ocset. During the normal operation, the device holds  $V_{\text{ROCSET}}$  and stops the current source,  $I_{\text{OCSET}}$ . When the voltage across the low-side MOSFET exceeds the double  $V_{\text{ROCSET}}$  (2 x  $V_{\text{ROCSET}}$ ), the IC shuts off the converter and then initiates a new soft-start process. After 2 over-current events are counted, the device is shut down and all the gate drivers (UGTE, LGATE, and DRIVE) are off. Both the output of the RVM converter and linear controller are latched to be floating.

The APW7165 has an internal OCP voltage,  $V_{\text{OCP\_MAX}}$ , and the value is 0.3V minimum. When the R  $_{\text{OCSET}}$  x I  $_{\text{OCSET}}$  exceeds 0.3V or the R  $_{\text{OCSET}}$  is floating or not connected, the V  $_{\text{ROCSET}}$  will be the default value 0.3V. The over current threshold would be 0.7V across low-side MOSFET. The threshold of the valley inductor current-limit is therefore given by:

$$I_{LIMIT} = \frac{2 \times I_{OCSET} \times R_{OCSET}}{R_{DS(ON)}(low - side)}$$

For the over-current is never occurred in the normal operating load range; the variation of all parameters in the above equation should be considered:

- The R  $_{\rm DS(ON)}$  of low-side MOSFET is varied by temperature and gates to source voltage. Users should determine the maximum R  $_{\rm DS(ON)}$  by using the manufacturer 's datasheet.
- The minimum  $\ I_{\text{OCSET}}$  (19.5  $\mu$ A) and minimum  $\ R_{\text{OCSET}}$  should be used in the above equation.
- Note that the I LIMIT is the current flow through the low-side MOSFET; ILIMIT must be greater than valley inductor current which is output current minus the half of inductor ripple current.

$$I_{LIMIT} > I_{OUT(MAX)} - \frac{\Delta I}{2}$$

Where I = output inductor ripple current

- The overshoot and transient peak current also should be considered.



## **Function Description (Cont.)**

#### **Under-Voltage Protection**

The under-voltage function monitors the voltage on FB ( $V_{FB}$ ) by Under-Voltage (UV) comparator to protect the PVM converter against short-circuit conditions. When the V  $_{FB}$  falls below the falling UVP threshold (50% V  $_{REF}$ ), a fault signal is internally generated and the device turns off high-side and low-side MOSFETs. The converter is shutdown and the output is latched to be floating.

#### **Over-Voltage Protection (OVP)**

The over-voltage protection monitors the FB voltage to prevent the output from over-voltage condition. When the output voltage rises above 120% of the nominal output voltage, the APW7165 turns off the high-side MOSFET and turns on the low-side MOSFET until the output voltage falls below the falling OVP threshold, regulating the output voltage around the OVP threshold.

#### **Shutdown and Enable**

The APW7165 can be shut down or enabled by pulling low the voltage on COMP. The COMP is a dual-function pin. During normal operation, this pin represents the output of the error amplifier. It is used to compensate the regulation control loop in combination with the FB pin. Pulling the COMP low ( $V_{\text{DISABLE}} = 0.6V$  typical) places the controller into shutdown mode which UGATE and LGATE are pulled to PHASE and GND respectively. When the pull-down device is released, the COMP voltage will start to rise. When the COMP voltage rises above the  $V_{\text{DISABLE}}$  threshold, the APW7165 will begin a new initialization and soft-start process.

#### **Pulse Skipping Mode (PSM)**

At light loads, the inductor current may reach zero or reverse on each pulse. The low-side MOSFET is turned off by the current reversal comparator, IZCMP, to block the negative inductor current. In this condition, the converter enters discontinuous current mode operation.

At very light loads, the AP W7165 will automatically skip pulses in pulse skipping mode operation to reduce switching losses as well as maintain output regulation for efficient applications.

#### Adaptive Shoot-Through Protection

The gate drivers incorporate an adaptive shoot-through protection to prevent high-side and low-side MOSFE Ts from conducting simultaneously and shorting the input supply. This is accomplished by ensuring the falling gate has turned off one MOSFET before the other is allowed to rise.

During turn-off of the low-side MOSFET, the LGATE voltage is monitored until it is below 1.5V threshold, at which time the UGATE is released to rise after a constant delay. During turn-off of the high-side OCSFE T, the UGATE-to-PHASE voltage is also monitored until it is below 1.5V threshold, at which time the LG ATE is released to rise after a constant delay.



## **Application Information**

#### **Output Voltage Selection**

The output voltage can be programmed with a resistive divider. Use 1% or better resistors for the resistive divider is recommended. The FB pin is the inverter input of the error amplifier , and the reference voltage is 0.8V. The output voltage is determined by:

$$V_{OUT} = 0.8 \times \left(1 + \frac{R_1}{R_2}\right)$$

Where R1 is the resistor connected from V  $_{\rm OUT}$  to FB and R2 is the resistor connected from FB to the GND.

#### **Output Capacitor Selection**

The selection of  $C_{\text{OUT}}$  is determined by the required effective series resistance (ESR) and voltage rating rather than the actual capacitance requirement. Therefore, selecting high performance low ESR capacitors is intended for switching regulator applications. In some applications, multiple capacitors have to be paralleled to achieve the desired ESR value. If tantalum capacitors are used, make sure they are surge tested by the manufactures. If in doubt, consult the capacitors manufacturer.

#### **Input Capacitor Selection**

The input capacitor is chosen based on the voltage rating and the RMS current rating. For reliable operation, select the capacitor voltage rating to be at least 1.3 times higher than the maximum input voltage. The maximum RMS current rating requirement is approximately  $I_{\rm OUT}/2$  where  $I_{\rm OUT}$  is the load current. During power up, the input capacitors have to handle large amount of surge current. If tantalum capacitors are used, make sure they are surge tested by the manufactures. If in doubt, consult the capacitors manufacturer.

For high frequency decoupling, a ceramic capacitor between  $0.1\mu F$  to  $1\mu F$  can connect between VCC and ground pin.

#### **Inductor Selection**

The inductance of the inductor is determined by the output voltage requirement. The larger the inductance, the lower the inductor's current ripple. This will translate into lower output ripple voltage. The ripple current and ripple voltage can be approximated by:

$$I_{RIPPLE} = \frac{V_{IN} - V_{OUT}}{F_{SW} \times L} \times \frac{V_{OUT}}{V_{IN}}$$

where Fs is the switching frequency of the regulator.

$$\Delta V_{OLIT} = I_{PIDDIE} \times ESR$$

A tradeoff exists between the inductor's ripple current and the regulator load transient response time. A smaller inductor will give the regulator a faster load transient response at the expense of higher ripple current and vice versa. The maximum ripple current occurs at the maximum input voltage. A good starting point is to choose the ripple current to be approximately 30% of the maximum output current.

Once the inductance value has been chosen, selecting an inductor is capable of carrying the required peak current without going into saturation. In some types of inductors, especially core that is make of ferrite, the ripple current will increase abruptly when it saturates. This will result in a larger output ripple voltage.

#### Compensation

The output LC filter of a step down converter introduces a double pole, which contributes with –40dB/decade gain slope and 180 degrees phase shift in the control loop. A compensation network between COMP pin and ground should be added. The simplest loop compensation network is shown in Figure 5.

The output LC filter consists of the output inductor and output capacitors. The transfer function of the LC filter is given by:

$$GAIN_{LC} = \frac{1 + s \times ESR \times C_{OUT}}{s^2 \times L \times C_{OUT} + s \times ESR \times C_{OUT} + 1}$$

The poles and zero of this transfer function are:

$$F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L \times C_{\text{OUT}}}}$$

$$F_{ESR} = \frac{1}{2 \times \pi \times ESR \times C_{OUT}}$$

The FLC is the double poles of the LC filter, and FESR is the zero introduced by the ESR of the output capacitor.



# **Application Information (Cont.)**

#### Compensation (Cont.)



Figure 2. The Output LC Filter



Figure 3. The LC Filter Gain & Frequency

The PWM modulator is shown in Figure 4. The input is the output of the error amplifier and the output is the PHASE node. The transfer function of the PWM modulator is given by:



Figure 4. The PWM Modulator

The compensation circuit is shown in Figure 5. R3 and C1 introduce a zero and C2 introduces a pole to reduce the switching noise. The transfer function of error amplifier is given by:

$$\begin{aligned} \text{GAIN}_{\text{AMP}} = & \text{gm} \times Z_{\text{O}} = & \text{gm} \times \left[ \left( \text{R3} + \frac{1}{\text{sC1}} \right) \right/ \frac{1}{\text{sC2}} \right] \\ = & \text{gm} \times \frac{\left( \text{s} + \frac{1}{\text{R3} \times \text{C1}} \right)}{\text{s} \times \left( \text{s} + \frac{\text{C1} + \text{C2}}{\text{R3} \times \text{C1} \times \text{C2}} \right) \times \text{C2}} \end{aligned}$$

The pole and zero of the compensation network are:

$$\begin{aligned} F_{p} &= \frac{1}{2 \times \pi \times R3 \times \frac{C1 \times C2}{C1 + C2}} \\ F_{Z} &= \frac{1}{2 \times \pi \times R3 \times C1} \end{aligned}$$



Figure 5. Compensation Network

The closed loop gain of the converter can be written as:

$$GAIN_{LG} \times GAIN_{PWM} \times \frac{R2}{R1 + R2} \times GAIN_{AMP}$$

Figure 6 shows the converter gain and the following guidelines will help to design the compensation network.

1. Select the desired zero crossover frequency F<sub>o</sub>:

$$(1/5 \sim 1/10) \times F_{SW} > F_O > F_Z$$

Use the following equation to calculate R3:

$$R3 = \frac{\Delta V_{\text{OSC}}}{V_{\text{IN}}} \times \frac{F_{\text{ESR}}}{F_{\text{LC}}^2} \times \frac{R1 + R2}{R2} \times \frac{F_0}{gm}$$

Where:

$$gm = 667\mu A/V$$



## **Application Information (Cont.)**

#### Compensation (Cont.)

2. Place the zero  $F_z$  before the LC filter double poles  $F_{LC}$ :  $F_z = 0.75 \text{ x } F_{LC}$ 

Calculate the C1 by the equation:

$$C1 = \frac{1}{2 \times \pi \times R1 \times 0.75 \times F_{LC}}$$

3. Set the pole at the half the switching frequency:

$$F_p = 0.5xF_{sw}$$

Calculate the C2 by the equation:



Figure 6. Converter Gain & Frequency

#### **MOSFET Selection**

The selection of the N-channel power MOSFETs is determined by the  $R_{\scriptscriptstyle DS(ON)}$ , reverse transfer capacitance  $(C_{\scriptscriptstyle RSS})$ , and maximum output current requirement. The losses in the MOSFETs have two components: conduction loss and transition loss. For the upper and lower MOSFET, the losses are approximately given by the following equations:

$$P_{UPPER} = I_{OUT}^{2} (1 + TC)(R_{DS(ON)})D + (0.5)(I_{out})(V_{IN})(t_{sw})F_{SW}$$

$$P_{LOWER} = I_{OUT}^{2} (1 + TC)(R_{DS(ON)})(1 - D)$$

where  $I_{OUT}$  is the load current

TC is the temperature dependency of  $R_{DS(ON)}$ 

 $F_{\rm SW}$  is the switching frequency

 $t_{sw}$  is the switching interval

D is the duty cycle

Note that both MOSFETs have conduction losses while the upper MOSFET include an additional transition loss. The switching internal,  $t_{\rm sw}$ , is the function of the reverse transfer capacitance  $C_{\rm RSS}$ . Figure 7 illustrates the switching waveform internal of the MOSFET.

The (1+TC) term factors in the temperature dependency of the  $R_{\rm DS(ON)}$  and can be extracted from the " $R_{\rm DS(ON)}$  vs. Temperature" curve of the power MOSFET.



Figure 7. Switching Waveform Across MOSFET

#### **Lavout Consideration**

In any high switching frequency converter, a correct layout is important to ensure proper operation of the regulator. With power devices switching at 300kHz, the resulting current transient will cause voltage spike across the interconnecting impedance and parasitic circuit elements. As an example, consider the turn-off transition of the PWM MOSFET. Before turn-off, the MOSFET is carrying the full load current. During turn-off, current stops flowing in the MOSFET and is free-wheeling by the lower MOSFET and parasitic diode. Any parasitic inductance of the circuit generates a large voltage spike during the switching interval. In general, using short and wide printed circuit traces should minimize interconnecting impedances and the magnitude of voltage spike. And signal and power grounds are to be kept separating till combined using the ground plane construction or single point grounding. Figure 8. illustrates the layout, with bold lines indicating high current paths; these traces must be short



## **Application Information (Cont.)**

#### **Layout Consideration (Cont.)**

and wide. Components along the bold lines should be placed lose together. Below is a checklist for your layout:

- Keep the switching nodes (UGATE, LGATE, and PHASE) away from sensitive small signal nodes since these nodes are fast moving signals. Therefore, keep traces to these nodes as short as possible.
- The traces from the gate drivers to the MOSFE Ts (UG and LG) should be short and wide.
- Place the source of the high-side MOSFET and the drain of the low-side MOSFET as close as possible. Minimizing the impedance with wide layout plane between the two pads reduces the voltage bounce of the node.
- Decoupling capacitor, compensation component, the resistor dividers, and boot capacitors should be close their pins. (For example, place the decoupling ceramic capacitor near the drain of the high-side MOSFET as close as possible. The bulk capacitors are also placed near the drain).
- The input capacitor should be near the drain of the upper MOSFET; the output capacitor should be near the loads. The input capacitor GND should be close to the output capacitor GND and the lower MOSFET GND.
- The drain of the MOSFEs ( $V_{IN}$  and PHASE nodes) should be a large plane for heat sinking.
- The  $\mathbf{R}_{\mathtt{OCSET}}$  resistance should be placed near the IC as close as possible.



Figure 8. Layout Guidelines



# Package Information SOP-8



| Ş      |          | so    | )P-8  |       |
|--------|----------|-------|-------|-------|
| SYMBOL | MILLIM   | ETERS | INC   | HES   |
| D      | MIN.     | MAX.  | MIN.  | MAX.  |
| Α      |          | 1.75  |       | 0.069 |
| A1     | 0.10     | 0.25  | 0.004 | 0.010 |
| A2     | 1.25     |       | 0.049 |       |
| b      | 0.31     | 0.51  | 0.012 | 0.020 |
| С      | 0.17     | 0.25  | 0.007 | 0.010 |
| D      | 4.80     | 5.00  | 0.189 | 0.197 |
| Е      | 5.80     | 6.20  | 0.228 | 0.244 |
| E1     | 3.80     | 4.00  | 0.150 | 0.157 |
| е      | 1.27 BSC |       | 0.050 | BSC   |
| h      | 0.25     | 0.50  | 0.010 | 0.020 |
| L      | 0.40     | 1.27  | 0.016 | 0.050 |
| θ      | 0°       | 8°    | 0°    | 8°    |
| aaa    | 0.       | 10    | 0.0   | 04    |

Note: 1. Followed from JEDEC MS-012 AA.

- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion or gate burrs shall not exceed 6 mil per side.
- 3. Dimension "E" does not include inter-lead flash or protrusions. Inter-lead flash and protrusions shall not exceed 10 mil per side.



# **Carrier Tape & Reel Dimensions**



| Application | Α                 | Н                 | T1                 | С                  | d        | D                 | W          | E1         | F                 |
|-------------|-------------------|-------------------|--------------------|--------------------|----------|-------------------|------------|------------|-------------------|
|             | 330.0 €.00        | 50 MIN.           | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0 ±0.30 | 1.75 ±0.10 | 5.5 <b>±</b> 0.05 |
| SOP-8       | P0                | P1                | P2                 | D0                 | D1       | T                 | A0         | В0         | K0                |
|             | 4.0 <b>±</b> 0.10 | 8.0 <b>±</b> 0.10 | 2.0 ±0.05          | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 6.40 ±0.20 | 5.20 ±0.20 | 2.10 ±0.20        |

(mm)

## **Devices Per Unit**

| Package Type | Unit        | Quantity |  |
|--------------|-------------|----------|--|
| SOP-8        | Tape & Reel | 2500     |  |



# **Taping Direction Information sop-8**



## **Classification Profile**





## **Classification Reflow Profiles**

| Profile Feature                                                                                                                                           | Sn-Pb Eutectic Assembly            | Pb-Free Assembly                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|
| Preheat & Soak Temperature min (T <sub>smin</sub> ) Temperature max (T <sub>smax</sub> ) Time (T <sub>smin</sub> to T <sub>smax</sub> ) (t <sub>s</sub> ) | 100 °C<br>150 °C<br>60-120 seconds | 150 °C<br>200 °C<br>60-120 seconds |
| Average ramp-up rate (T <sub>smax</sub> to T <sub>P</sub> )                                                                                               | 3 °C/second max.                   | 3 °C/second max.                   |
| Liquidous temperature (T <sub>L</sub> )<br>Time at liquidous (t <sub>L</sub> )                                                                            | 183 °C<br>60-150 seconds           | 217 °C<br>60-150 seconds           |
| Peak package body Temperature (T <sub>p</sub> )*                                                                                                          | See Classification Temp in table 1 | See Classification Temp in table 2 |
| Time (t <sub>P</sub> )** within 5°C of the specified classification temperature (T <sub>c</sub> )                                                         | 20** seconds                       | 30** seconds                       |
| Average ramp-down rate (T <sub>p</sub> to T <sub>smax</sub> )                                                                                             | 6 °C/second max.                   | 6 °C/second max.                   |
| Time 25°C to peak temperature                                                                                                                             | 6 minutes max.                     | 8 minutes max.                     |

<sup>\*</sup> Tolerance for peak profile Temperature (Tp) is defined as a supplier minimum and a user maximum.

Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm³<br>³350 |  |
|----------------------|--------------------------------|--------------------|--|
| <2.5 mm              | 235 °C                         | 220 °C             |  |
| ≥2.5 mm              | 220 °C                         | 220 °C             |  |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package         | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> |
|-----------------|------------------------|------------------------|------------------------|
| Thickness       | <350                   | 350-2000               | >2000                  |
| <1.6 mm         | 260 °C                 | 260 °C                 | 260 °C                 |
| 1.6 mm – 2.5 mm | 260 °C                 | 250 °C                 | 245 °C                 |
| ≥2.5 mm         | 250 °C                 | 245 °C                 | 245 °C                 |

## **Reliability Test Program**

| Test item     | Method             | Description                  |
|---------------|--------------------|------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                 |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ Tj=125°C    |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C |
| тст           | JESD-22, A104      | 500 Cycles, -65°C~150°C      |
| НВМ           | MIL-STD-883-3015.7 | VHBM 2KV                     |
| MM            | JESD-22, A115      | VMM 200V                     |
| Latch-Up      | JESD 78            | 10ms, 1 <sub>tr</sub> 100mA  |

Rev. A.3 - Jan., 2011

<sup>\*\*</sup> Tolerance for time at peak profile temperature (tp) is defined as a supplier minimum and a user maximum.



## **Customer Service**

#### **Anpec Electronics Corp.**

Head Office:

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel: 886-3-5642000 Fax: 886-3-5642050

#### Taipei Branch:

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan

Tel: 886-2-2910-3838 Fax: 886-2-2917-3838