

## High Input Voltage 8A PWM DC/DC Converter

#### **Features**

- Operates from An Input Battery Voltage Range of +3V to +25V
- ±1.6% 0.75V Reference
  - Over Line, Load Regulation, and Operating Temp.
- High Efficiency all Over 90% at V<sub>OUT</sub>=1V, V<sub>IN</sub>=19V
   Condition
- Power-On-Reset Monitoring on PVCC and VCC Pins
- Excellent Line and Load Transient Responses
- Integrated 12mW@ VCC=5V N-Channel MOSFET For High Side
- Integrated 12mW @ VCC=5V N-Channel MOSFET For Low Side
- Programmable PWM Frequency from 100kHz to 500kHz
- Built-in 1.2ms Digital Soft-Start & Soft-Stop
- Built-in COT Mode Control for Fast Response and MLCC Supports
- Power Good Monitoring
- 70% Under-Voltage Protection
- 125% Over-Voltage Protection
- Adjustable Current-Limit Protection
  - Using Built-in Low-Side MOSFET's RDS(ON)
- Over-Temperature Protection
- TQFN5x6-28 (Power PAK) Package
- Lead Free and Green Devices Available (RoHS Compliant)

# **Applications**

- Notebook
- · Table PC
- Hand-Held Portable
- AIO PC

## **General Description**

The APW8802 is a 8A, synchronous, step-down converter with integrated 12m $\Omega$  N-channel High-Side MOSFET and 12m $\Omega$  Low-Side MOSFET. The APW8802 steps down high voltage to generate low-voltage chipset or RAM supplies in notebook computers.

The APW8802 provides excellent transient response and accurate DC voltage output in either PFM or PWM Mode. In Pulse Frequency Mode (PFM), the APW8802 provides very high efficiency over light to heavy loads with loading-modulated switching frequencies. In PWM Mode, the converter works nearly at constant frequency for low-noise requirements.

The APW8802 is equipped with accurate current-limit, output under-voltage, and output over-voltage protections, perfect for NB applications. A Power-On-Reset function monitors the voltage on  $V_{\rm PVCC}$  and  $V_{\rm CC}$  to prevent wrong operation during power-on. The APW8802 has a 1.2ms digital soft-start and built-in an integrated output discharge device for soft-stop. An internal integrated soft-start ramps up the output voltage with programmable slew rate to reduce the start-up current. A soft-stop function actively discharges the output capacitors.

The APW8802 is available in TQFN5x6-28 (Power PAK) package.

# **Simplified Application Circuit**



ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.

Rev. A.3 - Jan., 2013

Copyright © ANPEC Electronics Corp.



# **Ordering and Marking Information**



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

# **Pin Configuration**





# **Absolute Maximum Ratings** (Note 1)

| Symbol                | Parameter                                                     | Rating                      | Unit |
|-----------------------|---------------------------------------------------------------|-----------------------------|------|
| V <sub>CC</sub>       | VCC Supply Voltage (VCC to GND)                               | -0.3 ~ 7                    | V    |
| V <sub>PVCC</sub>     | PVCC Supply Voltage (PVCC to PGND)                            | -0.3 ~ 7                    | V    |
| $V_{BOOT\text{-}GND}$ | BOOT Supply Voltage (BOOT to GND)                             | -0.3 ~ 35                   | V    |
| V <sub>BOOT</sub>     | BOOT Supply Voltage (BOOT to LX)                              | -0.3 ~ 7                    | V    |
| V <sub>IN</sub>       | Input Power Voltage (VIN to GND)                              | -0.3 ~ 25                   | V    |
|                       | All Other Pins (VOUT, TON, EN, OCSET and FB to GND)           | -0.3 ~ V <sub>CC</sub> +0.3 | V    |
| $V_{LX}$              | LX Voltage (LX to GND)  <400ns Pulse Width >400ns Pulse Width | -5 ~ 35<br>-1 ~ 28          | V    |
| $V_{POK}$             | POK Supply Voltage (POK to GND)                               | -0.3 ~ 7                    | V    |
| $V_{PGND}$            | PGND to GND Voltage                                           | -0.3 ~ 0.3                  | V    |
| P <sub>D</sub>        | Package Power Dissipation, T <sub>A</sub> =25 °C              | 2.5                         | W    |
| TJ                    | Maximum Junction Temperature                                  | 150                         | °C   |
| T <sub>STG</sub>      | Storage Temperature                                           | -65 ~ 150                   | °C   |
| T <sub>SDR</sub>      | Maximum Lead Soldering Temperature, 10 Seconds                | 260                         | °C   |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Thermal Characteristics**

| Symbol | Parameter                                                    | Typical Value | Unit |
|--------|--------------------------------------------------------------|---------------|------|
| θја    | Thermal Resistance -Junction to Ambient (Note 2)  TQFN5x6-28 | 40            | °C/W |

Note 2:  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. The exposed pad is soldered directly on the PCB.

# **Recommended Operating Conditions** (Note 3)

| Symbol                              | Parameter                | Range      | Unit |
|-------------------------------------|--------------------------|------------|------|
| V <sub>IN</sub>                     | Converter Input Voltage  | 3 ~ 25     | V    |
| V <sub>CC</sub> , V <sub>PVCC</sub> | VCC, PVCC Supply Voltage | 4.5 ~ 5.5  | V    |
| V <sub>OUT</sub>                    | Converter Output Voltage | 0.75 ~ 5.5 | V    |
| I <sub>OUT</sub>                    | Converter Output Current | 0 ~ 8      | Α    |
| T <sub>A</sub>                      | Ambient Temperature      | -40 ~ 85   | °C   |
| T <sub>J</sub>                      | Junction Temperature     | -40 ~ 125  | °C   |

Note 3: Refer to the typical application circuit.



## **Electrical Characteristics**

Refer to the typical application circuits. These specifications apply over  $V_{CC}$ =5V,  $V_{PVCC}$ =5V, and  $T_A$ = -40 ~ 85 °C, unless otherwise specified. Typical values are at  $T_A$ =25°C.

| Symbol                 | Parameter                                           | Test Conditions                                                                                | APW8802 |      |      | Unit |
|------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------|---------|------|------|------|
| Symbol                 | Farameter                                           | rest Conditions                                                                                | Min.    | Тур. | Max. | Onit |
| OUTPUT A               | AND REFERENCE VOLTAGES                              |                                                                                                | •       |      |      |      |
| V <sub>OUT</sub>       | Output Voltage                                      | Adjustable output range                                                                        | 0.75    | -    | 5.5  | V    |
| $V_{REF}$              | Reference Voltage                                   |                                                                                                | -       | 0.75 | -    | V    |
|                        |                                                     | T <sub>A</sub> =25 °C                                                                          | -0.9    | -    | +0.9 | %    |
|                        | Regulation Accuracy                                 | T <sub>A</sub> =0 °C~85 °C                                                                     | -1.3    | -    | +1.3 | %    |
|                        |                                                     | T <sub>A</sub> =-40 °C~85 °C                                                                   | -1.6    | -    | +1.6 | %    |
| I <sub>FB</sub>        | FB Input Bias Current                               | V <sub>FB</sub> =0.75V                                                                         | -       | 0.02 | 0.1  | μΑ   |
| R <sub>DIS</sub>       | VOUT Discharge Resistance                           | V <sub>EN</sub> =0V, V <sub>OUT</sub> =0.5V                                                    | -       | 20   | 32   | Ω    |
| SUPPLY C               | CURRENT                                             |                                                                                                |         | •    |      |      |
| I <sub>vcc</sub>       | VCC Input Bias Current                              | VCC Plus PVCC Current, PWM,<br>EN is Floating, V <sub>FB</sub> =0.77V, V <sub>LX</sub> =-0.1V  | -       | 400  | 750  | μА   |
| IVCC                   | VCC Input Bias Current                              | VCC Plus PVCC Current, PFM, V <sub>EN</sub> =5V, V <sub>FB</sub> =0.77V, V <sub>LX</sub> =0.5V | -       | 250  | 470  | μА   |
| I <sub>VCC_SHDN</sub>  | VCC Shutdown Current                                | EN=GND, V <sub>CC</sub> =5V                                                                    | -       | 0    | 1.0  | μА   |
| I <sub>PVCC_SHDN</sub> | PVCC Shutdown Current                               | EN=GND, V <sub>PVCC</sub> =5V                                                                  | -       | 4.5  | 7.5  | μΑ   |
| ON-TIME 1              | TIMER AND INTERNAL SOFT-START                       |                                                                                                |         |      |      |      |
| T <sub>ONN</sub>       | Nominal on Time                                     | $V_{LX}$ =12V, $V_{OUT}$ =2.5V, $R_{TON}$ =250k $\Omega$                                       | -       | 749  | -    | ns   |
| T <sub>ONF</sub>       | Fast on Time                                        | $V_{LX}$ =12V, $V_{OUT}$ =2.5V, $R_{TON}$ =100k $\Omega$                                       | 280     | 330  | 380  | ns   |
| T <sub>ONS</sub>       | Slow on Time                                        | $V_{LX}$ =12V, $V_{OUT}$ =2.5V, $R_{TON}$ =400k $\Omega$                                       | -       | 1170 | -    | ns   |
| T <sub>ON(MIN)</sub>   | Minimum on Time                                     |                                                                                                | 80      | 110  | 140  | ns   |
| T <sub>OFF(MIN)</sub>  | Minimum off Time                                    | V <sub>FB</sub> =0.7V, V <sub>LX</sub> = -0.1V, OCSET is Open                                  | 350     | 450  | 550  | ns   |
| T <sub>SS</sub>        | Internal Soft-Start Time                            | EN High to V <sub>OUT</sub> Regulation                                                         | 0.9     | 1.2  | 1.5  | ms   |
| INTERNAL               | POWER MOSFETs                                       |                                                                                                |         |      |      |      |
|                        | High Side Switch Resistance                         | VCC=5V, Guaranteed by design                                                                   | -       | 12   | 15   | mΩ   |
|                        | Low Side Switch Resistance                          | VCC=5V, Guaranteed by design                                                                   | -       | 12   | 15   | mΩ   |
| PVCC AND               | O VCC POWER-ON-RESET THRESH                         | OLD                                                                                            |         |      |      |      |
| $V_{\text{PVCC\_THR}}$ | Rising PVCC POR Threshold Voltage                   |                                                                                                | 4.25    | 4.35 | 4.45 | V    |
| $V_{\text{CC\_THR}}$   | Rising VCC POR Threshold Voltage                    |                                                                                                | 4.25    | 4.35 | 4.45 | V    |
|                        | VCC POR Hysteresis                                  |                                                                                                | -       | 100  | -    | mV   |
| CONTROL                | . INPUTS                                            |                                                                                                |         |      |      |      |
|                        | EN High Logic Level (Set in Automatic PFM/PWM Mode) |                                                                                                | 2.5     | 2.65 | 2.8  | V    |
|                        | Hysteresis                                          |                                                                                                | 100     | 175  | 225  | mV   |
|                        | EN Floating Level (Set in Forced-PWM Mode)          |                                                                                                | 1.3     | 1.95 | 2.39 | V    |
|                        | EN Low Logic Level (Set in Shutdown)                |                                                                                                | 0.7     | 1.0  | 1.3  | V    |
|                        | Hysteresis                                          |                                                                                                | 150     | 200  | 250  | mV   |
|                        | EN Leakage                                          | V <sub>EN</sub> =0V                                                                            | -       | 0.1  | 1.0  | μА   |



# **Electrical Characteristics (Cont.)**

Refer to the typical application circuits. These specifications apply over  $V_{cc}$ =5V,  $V_{pvcc}$ =5V, and  $T_{A}$ = -40 ~ 85 °C, unless otherwise specified. Typical values are at  $T_{A}$ =25°C.

| 0                    | B                                                                   | Total Constitutions                                                                                      |      | APW8802 |      |        |
|----------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|---------|------|--------|
| Symbol               | Parameter                                                           | Test Conditions                                                                                          | Min. | Тур.    | Max. | Unit   |
| POWER-OK             | INDICATOR                                                           |                                                                                                          |      |         |      |        |
|                      |                                                                     | POK in from Lower<br>(POK Goes High)                                                                     | 87   | 90      | 93   | %      |
| $V_{\text{POK}}$     | POK Threshold                                                       | POK Low Hysteresis<br>(POK Goes Low)                                                                     | -    | 3       | -    | %      |
|                      |                                                                     | POK out from Normal<br>(POK Goes Low)                                                                    | 120  | 125     | 130  | %      |
| I <sub>POK</sub>     | POK Leakage Current                                                 | V <sub>POK</sub> =5V                                                                                     | -    | 0.1     | 1.0  | μА     |
|                      | POK Sink Current                                                    | V <sub>POK</sub> =0.5V                                                                                   | 2.5  | 7.5     | -    | mA     |
|                      | POK Enable Delay Time                                               | EN high to POK high                                                                                      | 1.4  | 2.0     | 2.6  | ms     |
| CURRENT S            | SENSE                                                               | •                                                                                                        | •    | •       |      | -      |
| I <sub>OCSET</sub>   | I <sub>OCSET</sub> Sourcing Current                                 |                                                                                                          | 9    | 10      | 11   | μА     |
| T <sub>CIOCSET</sub> | I <sub>OCSET</sub> Temperature Coefficient                          | On The Basis of 25°C                                                                                     | -    | 4500    | -    | ppm/°C |
| V <sub>ROCSET</sub>  | Current-Limit Threshold<br>Setting Range                            | V <sub>OCSET-GND</sub> Voltage, Over All<br>Temperature                                                  | 30   | -       | 200  | mV     |
|                      | Over Current-Limit<br>Comparator Offset                             | (V <sub>OCSET-GND</sub> -V <sub>PGND-LX</sub> ) Voltage,<br>V <sub>OCSET-GND</sub> =60mV                 | -10  | 0       | 10   | mV     |
|                      | Negative Over Current-Limit<br>Comparator Offset                    | (V <sub>OCSET-GND</sub> -V <sub>PGND-LX</sub> ) Voltage,<br>V <sub>OCSET-GND</sub> =60mV, EN is Floating | -9.5 | 0.5     | 10.5 | mV     |
|                      | Zero Crossing Comparator<br>Offset                                  | V <sub>PGND-LX</sub> Voltage, V <sub>EN</sub> =3.3V                                                      | -9.5 | 0.5     | 10.5 | mV     |
| PROTECTIO            | ons .                                                               | •                                                                                                        |      |         |      | •      |
| $V_{UV}$             | Under-Voltage Protection<br>Threshold                               | V <sub>FB</sub> Falling                                                                                  | 60   | 70      | 80   | %      |
|                      | Under-Voltage Protection<br>Hysteresis                              |                                                                                                          | -    | 3       | -    | %      |
|                      | Under-Voltage Debounce<br>Interval                                  |                                                                                                          | -    | 16      | -    | μs     |
|                      | Under-Voltage Protection<br>Enable Delay                            | EN High to UVP Workable                                                                                  | 1.4  | 2       | 2.6  | ms     |
| $V_{\text{OVR}}$     | Over-Voltage Protection Rising<br>Threshold                         |                                                                                                          | 120  | 125     | 130  | %      |
|                      | Over-Voltage Protection<br>Propagation Delay                        | V <sub>FB</sub> Rising, DV=10mV                                                                          | -    | 1.5     | -    | μs     |
| T <sub>OTR</sub>     | Over-Temperature Protection<br>Rising Threshold <sup>(Note 4)</sup> |                                                                                                          | -    | 160     | -    | °C     |
|                      | Over-Temperature Protection<br>Hysteresis (Note 4)                  |                                                                                                          | -    | 25      | -    | °C     |

Note 4: Guaranteed by design.



# **Typical Operating Characteristics**















# **Typical Operating Characteristics (Cont.)**







# **Operating Waveforms**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =19V,  $T_A$ =25°C unless otherwise specified.

#### V<sub>OUT</sub>=1.05V, Load Transient 1A->8A->1A



CH1:  $V_{LX}$ , 10V/Div, DC CH2:  $V_{OUT}$ , 100mV/Div, AC CH3:  $I_L$ , 5A/Div, DC TIME: 20 $\mu$ s/Div

#### **Switching Waveform**



CH1:  $V_{\rm LX}$ , 20V/Div, AC CH2:  $V_{\rm OUT}$ , 20mV/Div, AC CH3:  $I_{\rm L}$ , 5A/Div, DC TIME: 2 $\mu$ s/Div

#### Mode Transient from PFM to PWM



CH1:  $V_{EN}$ , 2V/Div, DC CH2:  $V_{LX}$ , 20V/Div, DC CH3:  $V_{OUT}$ , 20mV/Div, AC CH4:  $I_{L}$ , 2A/Div, DC TIME: 10 $\mu$ s/Div

#### Mode Transient from PWM to PFM



CH1:  $V_{\rm EN'}$  2V/Div, DC CH2:  $V_{\rm LX'}$  20V/Div, DC CH3:  $V_{\rm OUT'}$  20mV/Div, AC CH4:  $I_{\rm L}$ , 2A/Div, DC TIME:  $10\mu \rm s/Div$ 



# **Operating Waveforms (Cont.)**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =19V,  $T_A$ =25°C unless otherwise specified.

### Enable at Zero Initial Voltage of $V_{\rm out}$



CH1:  $V_{EN}$ , 5V/Div, DC CH2:  $V_{LX}$ , 20V/Div, DC CH3:  $V_{OUT}$ , 500mV/Div, DC CH4:  $V_{POK}$ , 5V/Div, DC

TIME: 1ms/Div

#### **Enable Before End of Soft-Stop**



CH1: VEN, 5V/Div, DC CH2: VLX, 20V/Div, DC CH3: VOUT, 500mV/Div, DC CH4: VPOK, 5V/Div, DC

TIME: 1ms/Div

#### Shutdown at I<sub>out</sub>=8A



CH1: VEN, 5V/Div, DC CH2: VLX, 20V/Div, DC CH3: VOUT, 500mV/Div, DC CH4: VPOK, 5V/Div, DC

TIME: 1ms/Div

#### Shutdown with Soft-Stop at No Load



CH1: VEN, 2V/Div, DC CH2: VLX, 20V/Div, DC CH3: VOUT, 500mV/Div, DC CH4: VPOK, 5V/Div, DC

TIME: 5ms/Div



# **Operating Waveforms (Cont.)**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =19V,  $T_A$ =25°C unless otherwise specified.

#### **Current-Limit and Under-Voltage Protection**



CH1: VPOK, 5V/Div, DC CH2: VLX, 20V/Div, DC CH3: VOUT, 500mV/Div, DC

CH4: IL, 10A/Div, DC TIME: 100µs/Div

#### **Short Circuit Test**



CH1: VPOK, 5V/Div, DC CH2: VLX, 20V/Div, DC CH3: VOUT, 500mV/Div, DC

CH4: IL, 10A/Div, DC TIME: 10µs/Div



# **Pin Description**

| PI         | N     | FUNCTION                                                                                                                                                                                                                                                                                                        |  |  |  |
|------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NO.        | NAME  | FUNCTION                                                                                                                                                                                                                                                                                                        |  |  |  |
| 1          | FB    | Output Voltage Feedback Pin. This pin is connected to the resistive divider that set the desired output voltage. The POK, UVP, and OVP circuits detect this signal to report output voltage status.                                                                                                             |  |  |  |
| 2          | POK   | Power Good Output. POK is an open drain output used to indicate the status of the output voltage. Connect the POK in to +5V through a pull-high resistor.                                                                                                                                                       |  |  |  |
| 3          | GND   | Signal Ground for The IC.                                                                                                                                                                                                                                                                                       |  |  |  |
| 4, 5, 22   | PGND  | Power Ground of The Low-side MOSFET Driver and the Source of Internal Low-side MOSFET.                                                                                                                                                                                                                          |  |  |  |
| 6, 7       | NC    | No Connection.                                                                                                                                                                                                                                                                                                  |  |  |  |
| 8 ~ 17     | LX    | Junction Point of The High-side MOSFET Source, Output Filter Inductor And The Low-side MOSFET Drain. Connect this pin to the output inductor. LX serves as the lower supply rail for the high-side gate driver.                                                                                                 |  |  |  |
| 18, 19, 20 | VIN   | Battery voltage input pin.                                                                                                                                                                                                                                                                                      |  |  |  |
| 21         | воот  | Supply Input for The High-side MOSFET Gate Driver And An Internal Level-shift Circuit. Connect to an external capacitor to create a boosted voltage suitable to drive a logic-level N-channel MOSFET.                                                                                                           |  |  |  |
| 23         | EN    | Enable Pin of The PWM Controller. When the EN is above high logic level, the device is in automatic PFM/PWM Mode. When the EN is floating, the device is in Forced-PWM Mode. When the EN is below low logic level, the device is in shutdown and only low leakage current is taken from $V_{CC}$ and $V_{IN}$ . |  |  |  |
| 24         | TON   | This pin is allowed to adjust the switching frequency. Connect a resistor $R_{TON}$ = 100k $\Omega$ ~ 600k $\Omega$ from TON to LX.                                                                                                                                                                             |  |  |  |
| 25         | VOUT  | The VOUT Pin Makes A Direct Measurement for On-Time Generator. The VOUT should be connected to the top feedback resistor at the converter output.                                                                                                                                                               |  |  |  |
| 26         | OCSET | Current-Limit Threshold Setting Pin. There is an internal source current 10µA through a resistor from OCSET to GND. This pin is used to monitor the voltage drop across the Drain and Source of the low-side MOSFET for current-limit.                                                                          |  |  |  |
| 27         | PVCC  | Supply Voltage Input Pin for The Low-side MOSFET Gate Driver. Connect +5V from the PVCC to the PGND. Decoupling at least $1\mu F$ of a MLCC capacitor from the PVCC to the PGND.                                                                                                                                |  |  |  |
| 28         | VCC   | Supply Voltage Input Pin for Control Circuitry. Connect +5V from the VCC to the GND. Decoupling at least $1\mu F$ of a MLCC capacitor from the VCC to the GND.                                                                                                                                                  |  |  |  |



# **Block Diagram**





# **Typical Application Circuit**





## **Function Description**

# Constant-On-Time PWM Controller with Input Feed-Forward

The constant-on-time control architecture is a pseudofixed frequency with input voltage feed-forward. This architecture relies on the output filter capacitor's effective series resistance (ESR) to act as a current-sense resistor, so the output ripple voltage provides the PWM ramp signal. In PFM operation, the high-side switch on-time controlled by the on-time generator is determined solely by a oneshot whose pulse width is inversely proportional to input voltage and directly proportional to output voltage. In PWM operation, the high-side switch on-time is determined by a switching frequency control circuit in the on-time generator block.

The switching frequency control circuit senses the switching frequency of the high-side switch and keeps regulating it at a constant frequency in PWM mode. The design improves the frequency variation and is more outstanding than a conventional constant-on-time controller, which has large switching frequency variation over input voltage, output current, and temperature. Both in PFM and PWM, the on-time generator, which senses input voltage on PHASE pin, provides very fast on-time response to input line transients.

Another one-shot sets a minimum off-time (450ns, typical). The on-time one-shot is triggered if the error comparator is high, the low-side switch current is below the current-limit threshold, and the minimum off-time oneshot has timed out.

#### **Pulse-Frequency Modulation (PFM)**

In PFM mode, an automatic switchover to pulse-frequency modulation (PFM) takes place at light loads. This switchover is affected by a comparator that truncates the low-side switch on-time at the inductor current zero crossing. This mechanism causes the threshold between PFM and PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation (also known as the critical conduction point). The on-time of PFM is given by:

$$T_{ON-PFM} = \frac{1}{F_{SW}} \times \frac{V_{OUT}}{V_{IN}}$$

Where  $\mathbf{F}_{\mathrm{sw}}$  is the nominal switching frequency of the converter in PWM mode.

The load current at handoff from PFM to PWM mode is given by:

$$\begin{split} I_{LOAD(PFM \, to \, PWM)} &= \frac{1}{2} \times \frac{V_{IN} - V_{OUT}}{L} \times T_{ON\text{-}PFM} \\ &= \frac{V_{IN} - V_{OUT}}{2L} \times \frac{1}{F_{SW}} \times \frac{V_{OUT}}{V_{IN}} \end{split}$$

#### **Forced-PWM Mode**

The Forced-PWM mode disables the zero-crossing comparator, which truncates the low-side switch on-time at the inductor current zero crossing. This causes the low-side gate-drive waveform to become the complement of the high-side gate-drive waveform. This in turn causes the inductor current to reverse at light loads while UGATE maintains a duty factor of V<sub>OUT</sub>/V<sub>IN</sub>. The benefit of Forced-PWM mode is to keep the switching frequency fairly constant. The Forced-PWM mode is most useful for reducing audio frequency noise, improving load-transient response, and providing sink-current capability for dynamic output voltage adjustment.

#### **Power-On-Reset**

A Power-On-Reset (POR) function is designed to prevent wrong logic controls when the PVCC or VCC voltage is low. The POR function continually monitors the bias supply voltage on the PVCC and VCC pins if at least one of the enable pins is set high. When the rising PVCC voltage reaches the rising PVCC POR voltage threshold (4.35V, typical) and the rising VCC voltage reaches the rising VCC POR Threshold (4.35V, typical), the POR signal goes high and the chip initiates soft-start operations. There is almost no hysteresis to POR voltage threshold (about 100mV typical). When PVCC voltage drops lower than 4.25V (typical) or VCC voltage drops lower than 4.25V (typical), the POR disables the chip.

#### **EN Pin Control**

When  $V_{EN}$  is above the EN high threshold (2.65V, typical), the converter is enabled in automatic PFM/PWM operation mode. When EN pin is floating, APW8802 internal circuit will pull  $V_{EN}$  up to 1.95V (typical). Furthermore, APW8802 is in Forced-PWM operation mode. When  $V_{EN}$ 



## **Function Description (Cont.)**

#### **EN Pin Control (Cont.)**

is below the EN low threshold (1V, typical), the chip is in the shutdown and only low leakage current is taken from VCC.

#### **Digital Soft-Start**

The APW8802 integrates digital soft-start circuits to ramp up the output voltage of the converter to the programmed regulation setpoint at a predictable slew rate. The slew rate of output voltage is internally controlled to limit the inrush current through the output capacitors during soft-start process. The figure 1 shows soft-start sequence. When the EN pin is pulled above the rising EN threshold voltage, the device initiates a soft-start process to ramp up the output voltage. The soft-start interval is 1.2ms (typical) and independent of the UGATE switching frequency.



Figure 1. Soft-Start Sequence

During soft-start stage before the PGOOD pin is ready, the under-voltage protection is prohibited. The over-voltage and current-limit protection functions are enabled. If the output capacitor has residue voltage before start-up, both low-side and high-side MOSFETs are in off-state until the internal digital soft-start voltage equals to the  $\rm V_{FB}$  voltage. This will ensure that the output voltage starts from its existing voltage level.

In the event of under-voltage, over-voltage, over-

temperature, or shutdown, the chip enables the soft-stop function. The soft-stop function discharges the output voltages to the PGND through an internal  $20\Omega$  switch.

#### **Power OK Indicator**

The APW8802 features an open-drain POK pin to indicate output regulation status. In normal operation, when the output voltage rises 90% of its target value, the POK goes high after 63us internal delay. When the output voltage outruns 70% or 125% of the target voltage, POK signal will be pulled low immediately.

Since the FB pin is used for both feedback and monitoring purposes, the output voltage deviation can be coupled directly to the FB pin by the capacitor in parallel with the voltage divider as shown in the typical applications. In order to prevent false POK from dropping, capacitors need to parallel at the output to confine the voltage deviation with severe load step transient.

#### **Under-Voltage Protection (UVP)**

In the operational process, if a short-circuit occurs, the output voltage will drop quickly. When load current is bigger than current-limit threshold value, the output voltage will fall out of the required regulation range. The undervoltage protection circuit continually monitors the FB voltage after soft-start is completed. If a load step is strong enough to pull the output voltage lower than the undervoltage threshold, the under-voltage threshold is 70% of the nominal output voltage, the internal UVP delay counter starts to count. After 16µs debounce time, the device turns off both high-side and low-side MOSEFET with latched and starts a soft-stop process to shut down the output gradually. Toggling enable pin to low or recycling PVCC or VCC, will clear the latch and bring the chip back to operation.

#### **Over-Voltage Protection (OVP)**

The over-voltage function monitors the output voltage by FB pin. When the FB voltage increases over 125% of the reference voltage due to the high-side MOSFET failure or for other reasons, the over-voltage protection comparator designed with a 1.5µs noise filter will force the low-side MOSFET gate driver fully turn on and latch high. This



## **Function Description (Cont.)**

#### Over-Voltage Protection (OVP) (Cont.)

action actively pulls down the output voltage. In the meantime, the output voltage is also pulled low by internal discharge transistor.

This OVP scheme only clamps the voltage overshoot and does not invert the output voltage when otherwise activated with a continuously high output from low-side MOSFET driver. It's a common problem for OVP schemes with a latch. Once an over-voltage fault condition is set, it can only be reset by toggling EN, PVCC or VCC poweron-reset signal.

#### **Current-Limit**

The current-limit circuit employs a "valley" current-sensing algorithm (See Figure 2). The APW8802 uses the low-side MOSFET's  $R_{\mathrm{DS(ON)}}$  of the synchronous rectifier as a current-sensing element. If the magnitude of the current-sense signal at PHASE pin is above the current-limit threshold, the PWM is not allowed to initiate a new cycle. The actual peak current is greater than the current-limit threshold by an amount equals to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are the functions of the sense resistance, inductor value, and input voltage.



Figure 2. Current-Limit Algorithm

The PWM controller uses the low-side MOSFETs on-resistance  $R_{\mathrm{DS(ON)}}$  to monitor the current for protection against shortened outputs. The MOSFET's  $R_{\mathrm{DS(ON)}}$  is varied by temperature and gate to source voltage, the user should determine the maximum  $R_{\mathrm{DS(ON)}}$  in manufacture's datasheet.

The OCSET pin can source 10µA through an external

resistor for adjusting current-limit threshold. The voltage at OCSET pin is equal to  $10\mu A~x~R_{ocset}$ . The relationship between the sampled voltage  $V_{ocset}$  and the current-limit threshold  $I_{\text{LIMIT}}$  is given by:

$$10\mu A \times R_{OCSET} = I_{LIMIT} \times R_{DS(ON)}$$

Where R $_{\rm OCSET}$  is the resistor of current-limit setting threshold. R $_{\rm DS(ON)}$  is the low side MOSFETs conducive resistance. I $_{\rm LIMIT}$  is the setting current-limit threshold. I $_{\rm LIMIT}$  can be expressed as I $_{\rm OUT}$  minus half of peak-to-peak inductor current.

The PCB layout guidelines should ensure that noise and DC errors do not corrupt the current-sense signals at PHASE. Place the hottest power MOSEFTs as close to the IC as possible for best thermal coupling. When combined with the under-voltage protection circuit, this current-limit method is effective in almost every circumstance.

#### **Over-Temperature Protection (OTP)**

When the junction temperature increases above the rising threshold temperature T<sub>OTR</sub>, the IC will enter the overtemperature protection state that suspends the PWM, which forces the UGATE and LGATE gate drivers output low. The thermal sensor allows the converters to start a start-up process and regulate the output voltage again after the junction temperature cools by 25°C. The OTP is designed with a 25°C hysteresis to lower the average T<sub>J</sub> during continuous thermal overload conditions, which increases lifetime of the APW8802.

# Programming the On-Time Control and PWM Switching Frequency

The APW8802 does not use a clock signal to produce PWM. The device uses the constant-on-time control architecture to produce pseudo-fixed frequency with input voltage feed-forward. The on-time pulse width is proportional to output voltage  $V_{\text{OUT}}$  and inverses proportional to input voltage  $V_{\text{IN}}$ . In PWM, the on-time calculation is written as below:

$$T_{ON} = 19 \times 10^{-12} \times R_{TON} \left[ \frac{\left( \frac{2}{3} \right) V_{OUT} + 0.1 V}{V_{IN}} \right] + 50 ns$$

Where:

 $\mathbf{R}_{\text{\tiny TON}}$  is the resistor connected from TON pin to PHASE



# **Function Description (Cont.)**

# Programming the On-Time Control and PWM Switching Frequency (Cont.)

pin. Furthermore, the approximate PWM switching frequency is written as :

$$T_{ON} = \frac{D}{F_{SW}} \Rightarrow F_{SW} = \frac{V_{OUT}/V_{IN}}{T_{ON}}$$

#### Where:

 $\boldsymbol{F}_{\text{SW}}$  is the PWM switching frequency.

Monitoring V<sub>PHASE</sub> voltage as input voltage to calculate ontime when the high-side MOSFET is turned on. And then, use the relationship between ontime and duty cycle to obtain the switching frequency. The curve below is the relationship between  $R_{\text{TON}}$  and the switching frequency  $F_{\text{SW}}.$ 

#### Switching Frequency vs. TON Resistance



Figure 3.



## **Application Information**

#### **Output Voltage Setting**

The output voltage is adjustable from 0.75V to 5.5V with a resistor-divider connected with FB, GND, and converter's output. Using 1% or better resistors for the resistor-divider is recommended. The output voltage is determined by:

$$V_{OUT} = 0.75 \times \left(1 + \frac{R_{TOP}}{R_{GND}}\right)$$

Where 0.75 is the reference voltage, R $_{\text{TOP}}$  is the resistor connected from converter's output to FB, and R $_{\text{GND}}$  is the resistor connected from FB to GND. Suggested R $_{\text{GND}}$  is in the range from 1k to 20k $\Omega$ . To prevent stray pickup, locate resistors R $_{\text{TOP}}$  and R $_{\text{GND}}$  close to APW8802.

#### **Output Inductor Selection**

The duty cycle (D) of a buck converter is the function of the input voltage and output voltage. Once an output voltage is fixed, it can be written as:

$$D = \frac{V_{OUT}}{V_{IN}}$$

The inductor value (L) determines the inductor ripple current, I<sub>RIPPLE</sub>, and affects the load transient reponse. Higher inductor value reduces the inductor's ripple current and induces lower output ripple voltage. The ripple current and ripple voltage can be approximated by:

$$I_{\text{RIPPLE}} = \frac{V_{\text{IN}} - V_{\text{OUT}}}{F_{\text{SW}} \times L} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}}$$

Where  $F_{\text{SW}}$  is the switching frequency of the regulator. Although the inductor value and frequency are increased and the ripple current and voltage are reduced, a tradeoff exists between the inductor's ripple current and the regulator load transient response time.

A smaller inductor will give the regulator a faster load transient response at the expense of higher ripple current. Increasing the switching frequency (F<sub>sw</sub>) also reduces the ripple current and voltage, but it will increase the switching loss of the MOSFETs and the power dissipation of the converter. The maximum ripple current occurs at the maximum input voltage. A good starting point is to choose the ripple current to be approximately 30% of the maximum output current. Once the inductance value has been chosen, selecting an inductor which is capable of carrying the required peak current without going into

saturation. In some types of inductors, especially core that is made of ferrite, the ripple current will increase abruptly when it saturates. This results in a larger output ripple voltage. Besides, the inductor needs to have low DCR to reduce the loss of efficiency.

#### **Output Capacitor Selection**

Output voltage ripple and the transient voltage deviation are factors which have to be taken into consideration when selecting an output capacitor. Higher capacitor value and lower ESR reduce the output ripple and the load transient drop. Therefore, selecting high performance low ESR capacitors is recommended for switching regulator applications. In addition to high frequency noise related to MOSFET turn-on and turn-off, the output voltage ripple includes the capacitance voltage drop  $\Delta V_{\text{COUT}}$  and ESR voltage drop  $\Delta V_{\text{ESR}}$  caused by the AC peak-to-peak inductor's current. These two voltages can be represented by:

$$\Delta V_{\text{COUT}} = \frac{I_{\text{RIPPLE}}}{8C_{\text{OUT}}F_{\text{SW}}}$$
$$\Delta V_{\text{ESR}} = I_{\text{RIPPLE}} \times R_{\text{ESR}}$$

These two components constitute a large portion of the total output voltage ripple. In some applications, multiple capacitors have to be paralleled to achieve the desired ESR value. If the output of the converter has to support another load with high pulsating current, more capacitors are needed in order to reduce the equivalent ESR and suppress the voltage ripple to a tolerable level. A small decoupling capacitor (1µF) in parallel for bypassing the noise is also recommended, and the voltage rating of the output capacitors are also must be considered. To support a load transient that is faster than the switching frequency, more capacitors are needed for reducing the voltage excursion during load step change. Another aspect of the capacitor selection is that the total AC current going through the capacitors has to be less than the rated RMS current specified on the capacitors in order to prevent the capacitor from over-heating.

#### **Input Capacitor Selection**

The input capacitor is chosen based on the voltage rating and the RMS current rating. For reliable operation, selecting the capacitor voltage rating to be at least 1.3 times



## **Application Information (Cont.)**

#### Input Capacitor Selection (Cont.)

higher than the maximum input voltage. The maximum RMS current rating requirement is approximately  $I_{\text{OUT}}/2$ , where  $I_{\text{OUT}}$  is the load current. During power-up, the input capacitors have to handle great amount of surge current. For low-duty notebook appliactions, ceramic capacitor is recommended. The capacitors must be connected between the drain of high-side MOSFET and the source of low-side MOSFET with very low-impeadance PCB layout.

#### **Thermal Consideration**

Because the APW8802 build-in high-side and low-side MOSFET, the heat dissipated may exceed the maximum junction temperature of the part in applications. If the junction temperature reaches approximately 150°C, both power switches will be turned off and the LX node will become high impedance.

To avoid the APW8802 from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The main power dissipated by the part is approximated:

$$\begin{split} & P_{\text{UPPER}} {=} I_{\text{OUT}}^{\quad 2} (1 {+} TC) (R_{\text{DS(ON)}}) D {+} (0.5) (I_{\text{OUT}}) (V_{\text{IN}}) (t_{\text{SW}}) F_{\text{SW}} \\ & P_{\text{LOWER}} {=} I_{\text{OUT}}^{\quad 2} (1 {+} TC) (R_{\text{DS(ON)}}) (1 {-} D) \end{split}$$

I<sub>OUT</sub> is the load current

TC is the temperature dependency of  $R_{DS(ON)}$ 

 $\mathbf{F}_{\mathrm{sw}}$  is the switching frequency

t<sub>sw</sub> is the switching interval

D is the duty cycle

Note that both internal MOSFETs have conduction losses while the upper MOSFET include an additional transition loss. The switching internal,  $t_{\text{SW}}$ , is the function of the reverse transfer capacitance  $C_{\text{RSS}}$ . Figure 4 illustrates the switching waveform internal of the MOSFET. The (1+TC) term factors in the temperature dependency of the  $R_{\text{DS(ON)}}$  and can be extracted from the " $R_{\text{DS(ON)}}$  vs. Temperature" curve of the power MOSFET. In APW8802 case, the maximum  $R_{\text{DS(ON)}}$  is about 15m $\Omega$  from specification table.



Figure 4. Switching waveform across MOSFET

#### **Layout Consideration**

In any high switching frequency converter, a correct layout is important to ensure proper operation of the regulator. With power devices switching at higher frequency, the resulting current transient will cause voltage spike across the interconnecting impedance and parasitic circuit elements. As an example, consider the turn-off transition of the PWM MOSFET. Before turn-off condition, the MOSFET is carrying the full load current. During turn-off, current stops flowing in the MOSFET and is freewheeling by the low side MOSFET and parasitic diode. Any parasitic inductance of the circuit generates a large voltage spike during the switching interval. In general, using short and wide printed circuit traces should minimize interconnecting impedances and the magnitude of voltage spike. Besides, signal and power grounds are to be kept separate and finally combined using ground plane construction or single point grounding. The best tie-point between the signal ground and the power ground is at the negative side of the output capacitor on each channel, where there is less noise. Noisy traces beneath the IC are not recommended. Below is a checklist for your layout:

• Keep the switching nodes (BOOT and LX) away from sensitive small signal nodes since these nodes are fast moving signals.

Therefore, keep traces to these nodes as short as pos-



# **Application Information (Cont.)**

#### **Layout Consideration (Cont.)**

sible and there should be no other weak signal traces in parallel with theses traces on any layer.

- $\bullet$  The large layout plane between the drain of the MOSFETs (V  $_{\mbox{\tiny IN}}$  and LX nodes) can get better heat sinking.
- The current sense resistor should be close to OCSET pin to avoid parasitic capacitor effect and noise coupling.
- Decoupling capacitors, the resistor-divider, and boot capacitor should be close to their pins.
- The output bulk capacitors should be close to the loads. The input capacitor's ground should be close to the grounds of the output capacitors.
- Locate the resistor-divider close to the FB pin to minimize the high impedance trace. In addition, FB pin traces can't be close to the switching signal traces (BOOT and LX).



Figure 5. Current Path Diagram



Figure 6. Recommended Layout Diagram



Figure 7. Recommended Minimum Footprint



# Package Information

### TQFN5x6-28



| Ş     | TQFN5x6-28 |       |       |       |  |
|-------|------------|-------|-------|-------|--|
| S>BO_ | MILLIM     | ETERS | INC   | HES   |  |
| P     | MIN.       | MAX.  | MIN.  | MAX.  |  |
| Α     | 0.70       | 0.80  | 0.028 | 0.032 |  |
| A1    | 0.00       | 0.05  | 0.000 | 0.002 |  |
| A3    | 0.20       | REF   | 0.008 | 3 REF |  |
| b     | 0.25       | 0.35  | 0.010 | 0.014 |  |
| D     | 5.90       | 6.10  | 0.232 | 0.240 |  |
| D1    | 2.71       | 2.81  | 0.107 | 0.111 |  |
| D2    | 1.50       | 1.60  | 0.059 | 0.063 |  |
| D3    | 1.80       | 1.90  | 0.071 | 0.075 |  |
| Е     | 4.90       | 5.10  | 0.193 | 0.201 |  |
| E1    | 1.80       | 1.90  | 0.071 | 0.075 |  |
| E2    | 3.52       | 3.62  | 0.139 | 0.143 |  |
| E3    | 1.33       | 1.43  | 0.052 | 0.056 |  |
| е     | 0.65       | BSC   | 0.026 | BSC   |  |
| L     | 0.35       | 0.45  | 0.014 | 0.018 |  |
| K     | 0.20       |       | 0.008 |       |  |
| Н     | 0.34       | REF   | 0.013 | 3 REF |  |
| aaa   | 0.0        | 08    | 0.0   | 003   |  |



# **Carrier Tape & Reel Dimensions**



| Application | Α           | Н       | T1                 | C                  | d        | D         | W          | E1         | F                 |
|-------------|-------------|---------|--------------------|--------------------|----------|-----------|------------|------------|-------------------|
|             | 330.0 ±2.00 | 50 MIN. | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN. | 12.0 ±0.30 | 1.75 ±0.10 | 5.5 <b>±</b> 0.10 |
| TQFN5x6-28  | P0          | P1      | P2                 | D0                 | D1       | T         | A0         | В0         | K0                |
|             |             |         |                    |                    |          |           |            |            |                   |

(mm)

## **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| TQFN5x6-28   | Tape & Reel | 2500     |



# **Taping Direction Information**

**TQFN5x6-28** 



## **Classification Profile**





## **Classification Reflow Profiles**

| Profile Feature                                                                                                                                           | Sn-Pb Eutectic Assembly            | Pb-Free Assembly                   |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|--|--|--|
| Preheat & Soak Temperature min (T <sub>smin</sub> ) Temperature max (T <sub>smax</sub> ) Time (T <sub>smin</sub> to T <sub>smax</sub> ) (t <sub>s</sub> ) | 100 °C<br>150 °C<br>60-120 seconds | 150 °C<br>200 °C<br>60-120 seconds |  |  |  |
| Average ramp-up rate (T <sub>smax</sub> to T <sub>P</sub> )                                                                                               | 3 °C/second max.                   | 3 °C/second max.                   |  |  |  |
| Liquidous temperature (T <sub>L</sub> )<br>Time at liquidous (t <sub>L</sub> )                                                                            | 183 °C<br>60-150 seconds           | 217 °C<br>60-150 seconds           |  |  |  |
| Peak package body Temperature (T <sub>p</sub> )*                                                                                                          | See Classification Temp in table 1 | See Classification Temp in table 2 |  |  |  |
| Time (t <sub>P</sub> )** within 5°C of the specified classification temperature (T <sub>c</sub> )                                                         | 20** seconds                       | 30** seconds                       |  |  |  |
| Average ramp-down rate (T <sub>p</sub> to T <sub>smax</sub> )                                                                                             | 6 °C/second max.                   | 6 °C/second max.                   |  |  |  |
| Time 25°C to peak temperature                                                                                                                             | 6 minutes max.                     | 8 minutes max.                     |  |  |  |
| * Tolerance for neak profile Temperature (T <sub>2</sub> ) is defined as a supplier minimum and a user maximum                                            |                                    |                                    |  |  |  |

<sup>\*</sup> Tolerance for peak profile Temperature (Tp) is defined as a supplier minimum and a user maximum.

Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)

| Package   | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> |
|-----------|------------------------|------------------------|
| Thickness | <350                   | <sup>3</sup> 350       |
| <2.5 mm   | 235 °C                 | 220 °C                 |
| ≥2.5 mm   | 220 °C                 | 220 °C                 |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package         | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> |
|-----------------|------------------------|------------------------|------------------------|
| Thickness       | <350                   | 350-2000               | >2000                  |
| <1.6 mm         | 260 °C                 | 260 °C                 | 260 °C                 |
| 1.6 mm – 2.5 mm | 260 °C                 | 250 °C                 | 245 °C                 |
| ≥2.5 mm         | 250 °C                 | 245 °C                 | 245 °C                 |

# **Reliability Test Program**

| Test item     | Method             | Description                            |
|---------------|--------------------|----------------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                           |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ T <sub>j</sub> =125°C |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C           |
| ТСТ           | JESD-22, A104      | 500 Cycles, -65°C~150°C                |
| НВМ           | MIL-STD-883-3015.7 | VHBM 2KV                               |
| MM            | JESD-22, A115      | VMM 200V                               |
| Latch-Up      | JESD 78            | 10ms, 1 <sub>tr</sub> 100mA            |

Rev. A.3 - Jan., 2013

<sup>\*\*</sup> Tolerance for time at peak profile temperature (tp) is defined as a supplier minimum and a user maximum.



## **Customer Service**

#### **Anpec Electronics Corp.**

Head Office:

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel: 886-3-5642000 Fax: 886-3-5642050

#### Taipei Branch:

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan

Tel: 886-2-2910-3838 Fax: 886-2-2917-3838