

## Single Buck PWM Controller With Linear Regulator

#### **Features**

#### **PWM Controller**

- Adjustable Output Voltage from +0.75V to +3.3V
  - 0.75V Reference Voltage
  - ±1% Accuracy Over-Temperature
- Operates from An Input Battery Voltage Range of +3V to +28V
- Power-On-Reset Monitoring on VCC Pin and PVCC
   Pin to Avoid Wrong Sequence
- Excellent Line and Load Transient Responses
- PFM Mode for Increased Light Load Efficiency
- Programmable PWM Frequency from 100kHz to 500kHz
- Integrated MOSFET Drivers
- Integrated Bootstrap Forward P-CH MOSFET
- Integrated Soft-Start
- Selectable Forced PWM or Automatic PFM/PWM Mode
- Power Good Monitoring
- 70% Under-Voltage Protection
- 125% Over-Voltage Protection
- Adjustable Current-Limit Protection
  - Using Sense Low-Side MOSFET's R<sub>DS(ON)</sub>
- Over-Temperature Protection

#### **LDO Controller**

- 0.75V Reference Voltage with 1.5% Accuracy Over Temperature
- Independent Enable and Power OK Function
- 50% Under-Voltage Protection
- Integrated Soft-Start Function
- TQFN-16 3x3 package
- Lead Free and Green Device Available (RoHS Compliant)

## **General Description**

The APW8816 is a single-phase, constant on-time, synchronous PWM controller with linear regulator, which drives N-channel MOSFETs. The APW8816 steps down high voltage to generate low-voltage chipset or RAM supplies in notebook computers.

The APW8816 provides excellent transient response and accurate DC voltage output in either PFM or PWM Mode. In Pulse Frequency Mode (PFM), the APW8816 provides very high efficiency over light to heavy loads with loading-modulated switching frequencies. In PWM Mode, the converter works nearly at constant frequency for low-noise requirements.

The APW8816 is equipped with accurate positive current limit, output under-voltage, and output over-voltage protections, perfect for various applications. The Power-On-Reset function monitors the voltage on VCC and PVCC to prevent wrong operation during power-on. The APW8816 has a 1.5ms digital soft start and built-in an integrated output discharge device for soft stop. An internal soft-start ramps up the output voltage with programmable slew rate to reduce the start-up current. A soft-stop function actively discharges the output capacitors.

The integrated linear regulator could drive an external N-Channel MOSFET and provides an adjustable output by using an external resistive divider. It is easy to be used because there is independent enable function and power OK indicator at linear regulator part. Moreover, linear regulator has soft start, under-voltage and over-temperature protection to become the great second output voltage of the APW8816.

The APW8816 is available in 16pin TQFN packages respectively.

## **Applications**

- Notebook
- Table PC
- · Hand-Held Portable
- AIO PC

ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.



## **Simplified Application Circuit**



## **Ordering and Marking Information**



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

## **Pin Configuration**





## **Absolute Maximum Ratings (Note 1)**

| Symbol                | Parameter                                                           | Rating                                                       | Unit |
|-----------------------|---------------------------------------------------------------------|--------------------------------------------------------------|------|
| V <sub>cc</sub>       | VCC Supply Voltage (VCC to GND)                                     | -0.3 ~ 7                                                     | V    |
| V <sub>PVCC</sub>     | PVCC Supply Voltage (PVCC to GND)                                   | -0.3 ~ 7                                                     | V    |
| $V_{BOOT\text{-}GND}$ | BOOT Supply Voltage (BOOT to GND or PGND)                           | -0.3 ~ 37                                                    | V    |
| $V_{BOOT}$            | BOOT Supply Voltage (BOOT to PHASE)                                 | -0.3 ~ 7                                                     | V    |
|                       | All Other Pins (VOUT, OCSET, TON, EN, LEN, LFB and FB to GND)       | -0.3 ~ V <sub>CC</sub> +0.3                                  | V    |
|                       | UGATE Voltage (UGATE to PHASE)  <20ns Pulse Width >20ns Pulse Width | -5 ~ V <sub>BOOT</sub> +0.3<br>-0.3 ~ V <sub>BOOT</sub> +0.3 | V    |
|                       | LGATE Voltage (LGATE to GND)  <20ns Pulse Width >20ns Pulse Width   | -5 ~ V <sub>CC</sub> +0.3<br>-0.3 ~ V <sub>CC</sub> +0.3     | V    |
| $V_{PHASE}$           | PHASE Voltage (PHASE to GND)  <20ns Pulse Width >20ns Pulse Width   | -5 ~ 35<br>-1 ~ 30                                           | V    |
| $V_{POK}$             | POK Supply Voltage (POK to GND)                                     | -0.3 ~ 7                                                     | V    |
| $V_{LPOK}$            | LPOK to GND Voltage                                                 | -0.3 ~ 7                                                     | V    |
| TJ                    | Maximum Junction Temperature                                        | 150                                                          | °C   |
| T <sub>STG</sub>      | Storage Temperature                                                 | -65 ~ 150                                                    | °C   |
| $T_{SDR}$             | Maximum Soldering Temperature, 10 Seconds                           | 260                                                          | °C   |

Note1: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Thermal Characteristics**

| Symbol       | Parameter                                                  | Typical Value | Unit |
|--------------|------------------------------------------------------------|---------------|------|
| $	heta_{JA}$ | Thermal Resistance-Junction to Ambient (Note2)  TQFN3x3-16 | 40            | °C/W |

Note 2:  $\theta_{JA}$  are measured with the component mounted on a high effective the thermal conductivity test board in free air. The exposed pad of package is soldered directly on the PCB.

## **Recommended Operating Conditions (Note 3)**

| Symbol                              | Parameter                                | Range                                         | Unit |
|-------------------------------------|------------------------------------------|-----------------------------------------------|------|
| V <sub>IN</sub>                     | Converter Input Voltage                  | 3 ~ 28                                        | V    |
| V <sub>CC</sub> , V <sub>PVCC</sub> | VCC, PVCC Supply Voltage                 | 4.5 ~ 5.5                                     | V    |
| V <sub>OUT(PWM)</sub>               | PWM Converter Output Voltage             | 0.75 ~ 3.3                                    | V    |
| V <sub>OUT(LDO)</sub>               | Linear Regulator Output Voltage (Note 4) | 0.75~V <sub>IN(LDO)</sub> - V <sub>DROP</sub> | V    |
| T <sub>A</sub>                      | Ambient Temperature                      | -40 ~ 85                                      | °C   |
| T <sub>J</sub>                      | Junction Temperature                     | -40 ~ 125                                     | °C   |

Note 3: Refer to the typical application circuit.

Note 4: VDROP defined as the  $V_{IN}$  - $V_{OUT}$  voltage at  $V_{OUT}$  = 98% normal  $V_{OUT}$ . The linear regulator must provide the output MOSFET with sufficient Gate-to-Source voltage ( $V_{GS} = V_{CC} - V_{OUT}$ ) to regulate the output voltage.



## **Electrical Characteristics**

These specifications apply for  $T_A$ =-40°C to +85°C, unless otherwise stated. All typical specifications  $T_A$ =+25°C,  $V_{CC}$ =5V,  $V_{PVCC}$ =5V.

| Compleal             | Donomotor                         | Took Conditions                                                   |      | l l mit |      |      |
|----------------------|-----------------------------------|-------------------------------------------------------------------|------|---------|------|------|
| Symbol               | Parameter                         | Test Conditions                                                   |      | Тур.    | Max. | Unit |
| VOUT A               | ND VFB VOLTAGE                    |                                                                   | •    | •       |      | •    |
| V <sub>OUT</sub>     | Output Voltage                    | Adjustable output range                                           | 0.75 | -       | 3.3  | V    |
| $V_{REF}$            | Reference Voltage                 |                                                                   | -    | 0.75    | -    | V    |
|                      | Deculation Acquires               | T <sub>A</sub> = 25 °C                                            | -0.5 | -       | +0.5 | %    |
|                      | Regulation Accuracy               | $T_A = -40 ^{\circ}\text{C} \sim 85 ^{\circ}\text{C}$             | -1.0 | -       | +1.0 | %    |
| I <sub>FB</sub>      | FB Input Bias Current             | FB = 0.75V                                                        | -    | 0.02    | 0.1  | μА   |
| R <sub>DIS</sub>     | VOUT Discharge Resistance         | EN = 0V, V <sub>OUT</sub> = 0.5V                                  | -    | 20      | 32   | Ω    |
| SUPPLY               | CURRENT                           |                                                                   |      | -       |      |      |
| I <sub>cc</sub>      | 5V Input Bias Current             | VCC Plus PVCC Current, EN=Float, LEN=5V, VFB=0.8V, PHASE= -0.1V   | -    | -       | 900  | μА   |
| I <sub>CC_SHDN</sub> | 5V Shutdown Current               | EN=LEN=GND, VCC=PVCC=5V, VCC Plus PVCC Current                    | -    | 4.5     | 8.5  | μА   |
| ON-TIME              | TIMER AND INTERNAL SOFT-S         | TART                                                              |      |         |      |      |
| T <sub>ON</sub>      | Nominal on time                   | $V_{IN}$ =15V, $V_{OUT}$ =1.25V, $R_{TON}$ =1M $\Omega$           | 267  | 334     | 401  | ns   |
| T <sub>ON(MIN)</sub> |                                   |                                                                   | -    | 110     | -    | ns   |
| $T_{OFF(MIN)}$       | Minimum off time                  | V <sub>FB</sub> =0.7V, V <sub>PHASE</sub> =-0.1V,<br>OCSET=OPEN   | 250  | 400     | 550  | ns   |
| T <sub>ss</sub>      | Internal Soft Start Time          | EN High to V <sub>OUT</sub> Regulation 95%                        | =    | 1.5     | -    | ms   |
| GATE D               | RIVER                             |                                                                   |      |         |      |      |
|                      | UG Pull-Up Resistance             | BOOT-UG = 0.5V                                                    | =    | 2       | 4    | Ω    |
|                      | UG Sink Resistance                | UG-PHASE = 0.5V                                                   | =    | 1.5     | 3    | Ω    |
|                      | LG Pull-Up Resistance             | PVCC-LG = 0.5V                                                    | -    | 1.5     | 3    | Ω    |
|                      | LG Sink Resistance                | LG-PGND = 0.5V                                                    | -    | 0.7     | 1.4  | Ω    |
|                      | UG to LG Dead Time                | UG falling to LG rising, no load                                  | =    | 30      | -    | ns   |
|                      | LG to UG Dead Time                | LG falling to UG rising, no load                                  | =    | 30      | -    | ns   |
| BOOTST               | TRAP SWITCH                       |                                                                   |      |         |      |      |
| $V_{F}$              | Bootstrap Forward Voltage         | $V_{PVCC}$ - $V_{BOOT-GND}$ , $I_F = 10mA$                        | -    | 0.5     | 0.8  | V    |
| I <sub>R</sub>       | Reverse Leakage                   | $V_{BOOT\text{-}GND} = 30V$ , $V_{PHASE} = 25V$ , $V_{PVCC} = 5V$ | -    | -       | 0.5  | μА   |
| VCC PO               | R THRESHOLD                       |                                                                   |      |         | •    |      |
| V <sub>VCC_THR</sub> | Rising VCC POR Threshold Voltage  |                                                                   | 4.25 | 4.35    | 4.45 | V    |
|                      | VCC POR Hysteresis                |                                                                   | -    | 100     | -    | mV   |
| V <sub>PVCC_TH</sub> | Rising PVCC POR Threshold Voltage |                                                                   | 4.25 | 4.35    | 4.45 | V    |
|                      | PVCC POR Hysteresis               |                                                                   | -    | 100     | -    | mV   |



## **Electrical Characteristics (Cont.)**

These specifications apply for  $T_A$ =-40°C to +85°C, unless otherwise stated. All typical specifications  $T_A$ =+25°C,  $V_{CC}$ =5V,  $V_{PVCC}$ =5V.

| Cumbal              | Parameter                                     | Test Conditions                                                                                 |      | Unit |      |        |  |
|---------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|--------|--|
| Symbol              | Parameter                                     | Test Conditions                                                                                 | Min. | Тур. | Max. | ]      |  |
| CONTR               | OL INPUTS                                     | •                                                                                               |      |      |      |        |  |
|                     | EN High-Level Input Voltage                   |                                                                                                 | 2.9  | -    | -    | V      |  |
|                     | EN Float Voltage                              |                                                                                                 | 1.61 | 1.9  | 2.19 | V      |  |
|                     | EN Low-Level Input Voltage                    |                                                                                                 | -    | -    | 0.8  | V      |  |
|                     | Hysteresis                                    |                                                                                                 | 350  | 400  | 450  | mV     |  |
|                     | EN Leakage                                    | EN=5V                                                                                           | -    | 0.1  | 1.0  | μΑ     |  |
| POWER               | -OK INDICATOR                                 | •                                                                                               | •    | •    |      | •      |  |
| $V_{POK}$           | POK Threshold                                 | POK in from Lower (POK Goes High)                                                               | 87   | 90   | 93   | %      |  |
| VPOK                | T OK THIOSHOID                                | POK out from Normal high threshold (POK Goes Low)                                               | 120  | 125  | 130  | %      |  |
| $I_{POK}$           | POK Leakage Current                           | V <sub>POK</sub> =5V                                                                            | -    | 0.1  | 1.0  | μΑ     |  |
|                     | POK Sink Current                              | V <sub>POK</sub> =0.5V                                                                          | 1.25 | 7.5  | -    | mA     |  |
|                     | POK Out Debounce Time1                        | When enter high threshold                                                                       | -    | 3    | -    | μs     |  |
|                     | POK Out Debounce Time2 When run away 90%      |                                                                                                 | -    | 20   | -    | μs     |  |
|                     | POK Enable Delay Time                         | From EN High to POK High                                                                        | -    | 4.5  | -    | ms     |  |
| CURRE               | NT SENSE                                      |                                                                                                 |      |      |      |        |  |
| I <sub>OCSET</sub>  | I <sub>OCSET</sub> OCP Threshold              | I <sub>OCSET</sub> Sourcing                                                                     | 18   | 20   | 22   | μА     |  |
| T <sub>IOCSET</sub> | I <sub>OCSET</sub> Temperature<br>Coefficient | On The Basis of 25°C                                                                            | -    | 4700 | -    | ppm/°C |  |
| $V_{ROCSET}$        | Current Limit Threshold<br>Setting Range      | V <sub>OCSET-GND</sub> Voltage, Over All<br>Temperature                                         | 60   | -    | 650  | mV     |  |
|                     | Over current Limit Comparator Offset          | (V <sub>OCSET-PHASE</sub> -V <sub>GND-PHASE</sub> ) Voltage,<br>V <sub>OCSET-PHASE</sub> =200mV | -10  | 0    | 10   | mV     |  |
|                     | Zero Crossing Comparator<br>Offset            | V <sub>GND-PHASE</sub> Voltage, EN=3.3V                                                         | -5   | 0    | 5    | mV     |  |
| PROTEC              | CTION                                         |                                                                                                 |      |      |      |        |  |
| $V_{UV}$            | UVP Threshold                                 |                                                                                                 | 60   | 70   | 80   | %      |  |
|                     | UVP Debounce Interval                         |                                                                                                 | -    | 20   | -    | μs     |  |
|                     | UVP Enable Delay                              | EN high to UVP workable                                                                         | -    | 4.5  | -    | ms     |  |
| $V_{\text{OVR}}$    | OVP Rising Threshold                          |                                                                                                 | 120  | 125  | 130  | %      |  |
|                     | OVP Propagation Delay                         | V <sub>FB</sub> Rising, Over voltage=10mV                                                       | -    | 3    | -    | μs     |  |
| T <sub>OTR</sub>    | OTP Rising Threshold (Note 5)                 |                                                                                                 | -    | 155  | -    | °C     |  |
|                     | OTP Hysteresis (Note 5)                       |                                                                                                 | -    | 10   | -    | °C     |  |



## **Electrical Characteristics (Cont.)**

These specifications apply for  $T_A$ =-40°C to +85°C, unless otherwise stated. All typical specifications  $T_A$ =+25°C,  $V_{CC}$ =5V,  $V_{PVCC}$ =5V.

| Symbol                | Parameter                    | Test Conditions                    |       |      |       |      |
|-----------------------|------------------------------|------------------------------------|-------|------|-------|------|
|                       |                              | lest Conditions                    | Min.  | Тур. | Max.  | Unit |
| LDO Coi               | ntroller                     | •                                  | •     | •    | •     | •    |
| $I_{Q\_LDO}$          | LDO Quiescent Current        | PWM Off, LDO On, no load           | -     | -    | 350   | μА   |
|                       | LEN High-Level Input Voltage |                                    | 1.2   | -    | -     | V    |
|                       | LEN Low-Level Input Voltage  |                                    | -     | -    | 0.8   | V    |
|                       | LEN Leakage                  | LEN=5V                             | -     | 0.1  | 1.0   | μΑ   |
| $V_{LREF}$            | LDO Reference Voltage        |                                    | 0.739 | 0.75 | 0.761 | V    |
| I <sub>LFB</sub>      | FB Input Bias Current        |                                    |       | 0.02 | 1     | μΑ   |
|                       | LDDV Octobril Occurred       | Sourcing, LFB=0.72V                | -     | -    | 12    | mA   |
| I <sub>OUT_LDRV</sub> | LDRV Output Current          | Sinking, LFB=0.75V                 | -     | -    | 4     | mA   |
|                       | LDO Internal Soft Start Time | LDO Out ramp up to LDO Out=95%     | -     | 2    | -     | ms   |
|                       | LDO Enable Delay             | LEN High to LDO Out ramp up        | -     | 1    | -     | ms   |
| $V_{\text{LUV}}$      | LDO UVP Threshold            | Measured LFB Pin                   | 40    | 50   | 60    | %    |
|                       | LDO UVP Enable Delay         | LDO ramp up to UVP workable        | -     | 4    | -     | ms   |
|                       |                              | LPOK in from Lower (POK Goes High) | 87    | 90   | 93    | %    |
|                       | LPOK Debounce Time           | When run away 90%                  | -     | 20   | -     | μs   |
|                       | LPOK Sink Current            | V <sub>LPOK</sub> =0.5V            | 1.25  | 7.5  | -     | mA   |
| I <sub>LPOK</sub>     | LPOK Leakage Current         | V <sub>LPOK</sub> =5V              | -     | 0.1  | 1.0   | μА   |
| $T_{LOTR}$            | LDO OTP Rising Threshold     |                                    | -     | 155  | -     | °C   |
|                       | OTP Hysteresis (Note 5)      |                                    | -     | 10   | -     | °C   |

Note 5: Guaranteed by design.



## **Typical Operating Characteristics**





**Output Voltage vs. Input** 

Voltage











# **Typical Operating Characteristics**





## **Operating Waveforms**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =19V,  $T_A$ = 25°C unless otherwise specified.

#### **Enable(Forced PWM)**



CH2:V<sub>PHASE</sub>, 10V/Div CH3:V<sub>OUT</sub>, 1V/Div CH4:V<sub>POK</sub>, 5V/Div TIME: 1ms/Div

#### Enable(Auto)



 $\begin{array}{l} \text{CH1:V}_{\text{EN}} \text{ , 2V/Div} \\ \text{CH2:V}_{\text{PHASE}} \text{ , 10V/Div} \\ \text{CH3:V}_{\text{OUT}} \text{ , 1V/Div} \\ \text{CH4:V}_{\text{POK}} \text{ , 5V/Div} \\ \text{TIME: 1ms/Div} \end{array}$ 

#### Disable(15A)



CH1:  $V_{EN}$ , 5V/Div CH2:  $V_{UGATE}$ , 20V/Div CH3:  $V_{LGATE}$ , 5V/Div CH4:  $V_{OUT}$ , 1V/Div TIME: 10us/Div

#### **Load Transient**



CH1: V<sub>OUT</sub>, 100mV/Div CH2:V<sub>PHASE</sub>, 10V/Div CH3: I<sub>L</sub>,10A/Div CH4: I<sub>OUT</sub>,10A/Div TIME: 20us/Div



## **Operating Waveforms**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =19V,  $T_A$ = 25°C unless otherwise specified.

#### **Pre-short-protection**



CH1: V<sub>CC</sub>, 2V/Div CH2: V<sub>OUT</sub>, 500mV/Div CH3: V<sub>UGATE</sub>, 5V/Div CH4: I<sub>L</sub>, 10A/Div TIME: 5ms/Div

#### **Over-Voltage-Protection**



CH1: V<sub>FB</sub>, 1V/Div CH2: V<sub>OUT</sub>, 1V/Div CH3: V<sub>LGATE</sub>, 5V/Div CH4: I<sub>L</sub>, 10A/Div TIME: 100us/Div

#### **Under-Voltage-Protection**



CH1: V<sub>FB</sub>, 1V/Div CH2: V<sub>LGATE</sub>, 5V/Div CH3: V<sub>UGATE</sub>, 10V/Div TIME: 20us/Div

LDO On by LEN



CH1: V<sub>LEN</sub> 5V/Div CH2: V<sub>OUT</sub>, 500mV/Div CH3: V<sub>POK</sub>, 5V/Div CH4: V<sub>LDRV</sub>, 2V/Div TIME: 2ms/Div



# **Operating Waveforms**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =19V,  $T_A$ = 25°C unless otherwise specified.



CH1: V<sub>OUT</sub>, 500mV/Div CH2: V<sub>POK</sub>, 5V/Div CH3: V<sub>LDRV</sub>, 2V/Div TIME: 20us/Div



CH2: V<sub>LDRV</sub>, 2V/Div CH3: I<sub>L</sub>, 2A/Div TIME: 100us/Div



# **Pin Description**

| Р           | in    | DINIFUNOTION                                                                                                                                                                                                                                 |
|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.         | NAME  | PIN FUNCTION                                                                                                                                                                                                                                 |
| 1           | VOUT  | The VOUT Pin Makes A Direct Measurement of The Converter Output Voltage. The VOUT pin should be connected to the top feedback resistor at the converter output.                                                                              |
| 2           | VCC   | Supply Voltage Input Pin for Control Circuitry. Connect +5V from the VCC pin to the GND pin. Decoupling at least $1\mu F$ of a MLCC capacitor from the VCC pin to the GND pin.                                                               |
| 3           | FB    | Output Voltage Feedback Pin. This pin is connected to the resistive divider that set the desired output voltage. The POK, UVP, and OVP circuits detect this signal to report output voltage status.                                          |
| 4           | POK   | Power Good Output. POK is an open drain output used to indicate the status of the output voltage. Connect the POK in to +5V through a pull-high resistor.                                                                                    |
| 5           | LPOK  | LDO Power Good Output. LPOK is an open drain output used to indicate the status of the output voltage. Connect the LPOK in to +5V through a pull-high resistor.                                                                              |
| 6           | LFB   | LDO Output Voltage Feedback Pin. This pin is connected to the resistive divider that set the desired output voltage. The LPOK and UVP circuits detect this signal to report output voltage status.                                           |
| 7           | LDRV  | This pin drives the gate of an external N-channel MOSFET for linear regulator.                                                                                                                                                               |
| 8           | LGATE | Output of The Low-side MOSFET Driver. Connect this pin to Gate of the low-side MOSFET. Swings from GND to PVCC.                                                                                                                              |
| 9           | PVCC  | Supply Voltage Input Pin for The LG Low-side MOSFET Gate Driver. Connect +5V from the PVCC pin to the GND pin. Decoupling at least $1\mu$ F of a MLCC capacitor from the PVCC pin to the GND pin.                                            |
| 10          | OCSET | Current Limit Threshold Setting Pin. There is an internal source current 20µA through a resistor from OCSET pin to GND. This pin is used to monitor the voltage drop across the Drain and Source of the low-side MOSFET for current limit.   |
| 11          | PHASE | Junction Point of The High-side MOSFET Source, Output Filter Inductor And The Low-side MOSFET Drain. Connect this pin to the Source of the high-side MOSFET. PHASE serves as the lower supply rail for the UG high-side gate driver.         |
| 12          | UGATE | Output of The High-side MOSFET Driver. Connect this pin to Gate of the high-side MOSFET.                                                                                                                                                     |
| 13          | воот  | Supply Input for The UG Gate Driver And An Internal Level-shift Circuit. Connect to an external capacitor to create a boosted voltage suitable to drive a logic-level N-channel MOSFET.                                                      |
| 14          | LEN   | Enable Pin of The Linear Regulator. When the LEN is above high logic level, the LDO is enabled. When the LEN is below low logic level, the LDO is disabled.                                                                                  |
| 15          | EN    | Enable Pin of The PWM Controller. When the EN is above high logic level, the device is in automatic PFM/PWM Mode. When the EN is floating, the device is in force PWM mode. When the EN is below low logic level, the device is in shutdown. |
| 16          | TON   | This Pin is Allowed to Adjust The Switching Frequency. Connect a resistor $R_{\text{TON}}$ from TON pin to $V_{\text{IN}}$ .                                                                                                                 |
| Exposed pad | GND   | Signal Ground for The IC                                                                                                                                                                                                                     |



## **Block Diagram**

#### **PWM Controller**



#### **Linear Regulator**





## **Typical Application Circuit**





## **Function Description**

# Constant-On-Time PWM Controller with Input Feed-Forward

The constant-on-time control architecture is a pseudofixed frequency with input voltage feed-forward. This architecture relies on the output filter capacitor's effective series resistance (ESR) to act as a current-sense resistor, so the output ripple voltage provides the PWM ramp signal. In PFM operation, the high-side switch on-time controlled by the on-time generator is determined solely by a oneshot whose pulse width is inversely proportional to input voltage and directly proportional to output voltage. In PWM operation, the high-side switch on-time is determined by a switching frequency control circuit in the on-time generator block.

The switching frequency control circuit senses the switching frequency of the high-side switch and keeps regulating it at a constant frequency in PWM mode. The design improves the frequency variation and is more outstanding than a conventional constant-on-time controller, which has large switching frequency variation over input voltage, output current, and temperature. Both in PFM and PWM, the on-time generator, which senses input voltage on TON pin, provides very fast on-time response to input line transients.

Another one-shot sets a minimum off-time (typical: 400ns). The on-time one-shot is triggered if the error comparator is high, the low-side switch current is below the current-limit threshold, and the minimum off-time oneshot has timed out.

#### **Pulse-Frequency Modulation (PFM)**

In PFM mode, an automatic switchover to pulse-frequency modulation (PFM) takes place at light loads. This switchover is affected by a comparator that truncates the low-side switch on-time at the inductor current zero crossing. This mechanism causes the threshold between PFM and PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation (also known as the critical conduction point). The on-time of PFM is given by:

$$T_{ON\text{-PFM}} = \frac{1}{F_{SW}} \times \frac{V_{OUT}}{V_{IN}}$$

Where  $F_{SW}$  is the nominal switching frequency of the converter in PWM mode.

The load current at handoff from PFM to PWM mode is given by:

$$\begin{split} I_{LOAD(PFM \text{ to }PWM)} &= \frac{1}{2} \times \frac{V_{IN} - V_{OUT}}{L} \times T_{ON\text{-}PFM} \\ &= \frac{V_{IN} - V_{OUT}}{2L} \times \frac{1}{F\text{sw}} x \frac{V_{OUT}}{V_{IN}} \end{split}$$

#### **Forced-PWM Mode**

The Forced-PWM mode disables the zero-crossing comparator, which truncates the low-side switch on-time at the inductor current zero crossing. This causes the low-side gate-drive waveform to become the complement of the high-side gate-drive waveform. This in turn causes the inductor current to reverse at light loads while UGATE maintains a duty factor of  $V_{\text{OUT}}/V_{\text{IN}}$ . The benefit of Forced-PWM mode is to keep the switching frequency fairly constant. The Forced-PWM mode is most useful for reducing audio frequency noise, improving load-transient response, and providing sink-current capability for dynamic output voltage adjustment.

#### Power-On-Reset

A Power-On-Reset (POR) function is designed to prevent wrong logic controls when the PVCC or VCC voltage is low. The POR function continually monitors the bias supply voltage on the PVCC and VCC pins if at least one of the enable pins is set high. When the rising PVCC voltage reaches the rising PVCC POR voltage threshold (4.35V, typical) and the rising VCC voltage reaches the rising VCC POR Threshold (4.35V, typical), the POR signal goes high and the chip initiates soft-start operations. There is almost no hysteresis to POR voltage threshold (about 100mV typical). When PVCC voltage drops lower than 4.25V (typical) or VCC voltage drops lower than 4.25V (typical), the POR disables the chip.

#### **EN Pin Control**

When  $V_{\rm EN}$  is above the EN high threshold (2.9V, Minimum), the converter is enabled in automatic PFM/ PWM operation mode. When EN pin is floating, APW8816 internal circuit will pull  $V_{\rm EN}$  up to 1.9V (Typical). Furthermore, APW8816 is in Forced-PWM operation mode.



## **Function Description (Cont.)**

#### **EN Pin Control (Cont.)**

When  $V_{\rm EN}$  is below the EN low threshold (0.8V, Maximum), the chip is in the shutdown and only low leakage current is taken from VCC.

The linear regulator controller has a dedicated enable pin (LEN). A logic low signal applied to this pin shuts down the output. Following a shutdown, a logic high signal re-enables the output through initiation of a new soft-start cycle. It's not necessary to use an external transistor to save cost.

#### **Digital Soft-Start**

The APW8816 integrates digital soft-start circuits to ramp up the output voltage of the converter to the programmed regulation setpoint at a predictable slew rate. The slew rate of output voltage is internally controlled to limit the inrush current through the output capacitors during soft-start process. The figure 1 shows soft-start sequence. When the EN pin is pulled above the rising EN threshold voltage, the device initiates a soft-start process to ramp up the output voltage. The soft-start interval is 1.5ms (typical) and independent of the UGATE switching frequency.



Figure 1. Soft-Start Sequence

During soft-start stage before the POK pin is ready, the under-voltage protection is prohibited. The over-voltage and current-limit protection functions are enabled. If the output capacitor has residue voltage before start-up, both low-side and high-side MOSFETs are in off-state until the internal digital soft-start voltage equals to the  $V_{\rm FB}$  voltage. This will ensure that the output voltage starts from its existing voltage level.

In the event of under-voltage, over-voltage, over-temperature, or shutdown, the chip enables the soft-stop function. The soft-stop function discharges the output voltages to the PGND through an internal  $20\Omega$  switch.

The linear regulator controller provides an internal softstart circuitry to control rise rate of the output voltage and limit the current surge during start-up. Typical soft-start interval is about 2ms.

#### **Power OK Indicator**

The APW8816 features an open-drain POK pin to indicate output regulation status. In normal operation, when the output voltage rises 90% of its target value, the POK goes high. When the output voltage outruns 90% or 125% of the target voltage, POK signal will be pulled low after internal delay.

Since the FB pin is used for both feedback and monitoring purposes, the output voltage deviation can be coupled directly to the FB pin by the capacitor in parallel with the voltage divider as shown in the typical applications. In order to prevent false POK from dropping, capacitors need to parallel at the output to confine the voltage deviation with severe load step transient.

The linear regulator controller indicates the status of the output voltage by monitoring the feedback voltage (V $_{\rm LFB}$ ) on LFB pin. As the V $_{\rm LFB}$  rises and reaches the rising Power-OK voltage threshold (V $_{\rm POKTH}$ ), the IC turns off the internal NMOS of the LPOK to indicate that the output is ok. As the V $_{\rm LFB}$  falls and reaches the falling Power-OK voltage threshold, the IC turns on the NMOS of the LPOK (after a debounce time of 20µs typical).



## **Function Description (Cont.)**

#### **Under-Voltage Protection (UVP)**

In the operational process, if a short-circuit occurs, the output voltage will drop quickly. When load current is bigger than current-limit threshold value, the output voltage will fall out of the required regulation range. The undervoltage protection circuit continually monitors the FB voltage after soft-start is completed. If a load step is strong enough to pull the output voltage lower than the undervoltage threshold, the under-voltage threshold is 70% of the nominal output voltage, the internal UVP delay counter starts to count. After 20µs debounce time, the device turns off both high-side and low-side MOSEFET with latched and starts a soft-stop process to shut down the output gradually. Toggling enable pin to low or recycling PVCC or VCC, will clear the latch and bring the chip back to operation.

The linear regulator controller monitors the voltage on LFB. When the voltage on LFB falls below the undervoltage threshold, the UVP circuit shuts off the output voltage immediately by pulling down LDRV to 0V and latches controller off, requiring either a VCC POR or EN re-enable again to restart.

#### **Over-Voltage Protection (OVP)**

The over-voltage function monitors the output voltage by FB pin. When the FB voltage increases over 125% of the reference voltage due to the high-side MOSFET failure or for other reasons, the over-voltage protection comparator designed with a 3µs noise filter will force the low-side MOSFET gate driver fully turn on and latch high. This action actively pulls down the output voltage. In the meantime, the output voltage is also pulled low by internal discharge transistor.

This OVP scheme only clamps the voltage overshoot and does not invert the output voltage when otherwise activated with a continuously high output from low-side MOSFET driver. It's a common problem for OVP schemes with a latch. Once an over-voltage fault condition is set, it can only be reset by toggling EN, PVCC or VCC power on reset signal.

#### **Current-Limit**

The current-limit circuit employs a "valley" current-sensing algorithm (See Figure 2). The APW8816 uses the low-side MOSFET's  $R_{\mathrm{DS(ON)}}$  of the synchronous rectifier as a current-sensing element. If the magnitude of the current-sense signal at PHASE pin is above the current-limit threshold, the PWM is not allowed to initiate a new cycle. The actual peak current is greater than the current-limit threshold by an amount equals to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are the functions of the sense resistance, inductor value, and input voltage.



Figure 2. Current-Limit Algorithm

The PWM controller uses the low-side MOSFETs on-resistance  $R_{\mathrm{DS(ON)}}$  to monitor the current for protection against shortened outputs. The MOSFET's  $R_{\mathrm{DS(ON)}}$  is varied by temperature and gate to source voltage, the user should determine the maximum  $R_{\mathrm{DS(ON)}}$  in manufacture's datasheet.

The OCSET pin can source 20 $\mu$ A through an external resistor for adjusting current-limit threshold. The voltage at OCSET pin is equal to 20 $\mu$ A x R<sub>OCSET</sub>. The relationship between the sampled voltage V<sub>OCSET</sub> and the current-limit threshold I<sub>LIMIT</sub> is given by:

$$20\mu A \times R_{OCSET} = I_{LIMIT} \times R_{DS(ON)}$$

Where R<sub>OCSET</sub> is the resistor of current-limit setting threshold. R<sub>DS(ON)</sub> is the low side MOSFETs conducive resistance. I<sub>LIMIT</sub> is the setting current-limit threshold. I<sub>LIMIT</sub> can be expressed as I<sub>OUT</sub> minus half of peak-to-peak inductor current.



## **Function Description (Cont.)**

#### Current-Limit (cont.)

The PCB layout guidelines should ensure that noise and DC errors do not corrupt the current-sense signals at PHASE. Place the hottest power MOSEFTs as close to the IC as possible for best thermal coupling. When combined with the under-voltage protection circuit, this current-limit method is effective in almost every circumstance.

#### **Over-Temperature Protection (OTP)**

When the junction temperature increases above the rising threshold temperature  $T_{\rm OTR}$ , the IC will enter the overtemperature protection state that suspends the PWM, which forces the UGATE and LGATE gate drivers output low. The thermal sensor allows the converters to start a start-up process and regulate the output voltage again after the junction temperature cools by 10°C. The OTP is designed with a 10°C hysteresis to lower the average  $T_{\rm J}$  during continuous thermal overload conditions, which increases lifetime of the APW8816.

# Programming the On-Time Control and PWM Switching Frequency

The APW8816 does not use a clock signal to produce PWM. The device uses the constant-on-time control architecture to produce pseudo-fixed frequency with input voltage feed-forward. The on-time pulse width is proportional to output voltage  $V_{\text{OUT}}$  and inverses proportional to input voltage  $V_{\text{IN}}$ . In PWM, the on-time calculation is written as below :

$$T_{ON} = 3.85 \times 10^{-12} \times R_{TON} \left[ \frac{VOUT}{(VIN - 0.5)} \right]$$

Where:

 $R_{TON}$  is the resistor connected from TON pin to VIN. Furthermore, the approximate PWM switching frequency is written as :

$$T_{ON} = \frac{D}{F_{SW}} \Rightarrow F_{SW} = \frac{V_{OUT}/V_{IN}}{T_{ON}}$$

#### Where:

F<sub>sw</sub> is the PWM switching frequency.

APW8816 doesn't have VIN pin to calculate on-time pulse width. Therefore, monitoring  $V_{\text{TON}}$  voltage as input voltage to calculate on-time. And then, use the relationship between ontime and duty cycle to obtain the switching frequency.



## **Application Information**

#### **Output Voltage Setting**

The output voltage is adjustable from 0.75V to 3.3V with a resistor-divider connected with FB, GND, and converter's output. Using 1% or better resistors for the resistor-divider is recommended. The output voltage is determined by:

$$V_{OUT} = 0.75 \times \left(1 + \frac{R_{TOP}}{R_{GND}}\right)$$

Where 0.75 is the reference voltage,  $R_{\text{TOP}}$  is the resistor connected from converter's output to FB, and  $R_{\text{GND}}$  is the resistor connected from FB to GND. Suggested  $R_{\text{GND}}$  is in the range from 1k to 20k $\Omega$ . To prevent stray pickup, locate resistors  $R_{\text{TOP}}$  and  $R_{\text{GND}}$  close to APW8816.

The linear regulator controller,an external N-channel MOSFET should be connected to LDRV as the pass element. The output voltage set by the resistor divider is determined by:

$$V_{OUT(LDO)} = 0.75 \times \left(1 + \frac{R_{LTOP}}{R_{LGND}}\right)$$

Where  $R_{\text{LTOP}}$  is connected from VOUT to LFB and  $R_{\text{LGND}}$  is connected from LFB to GND.

#### **Output Inductor Selection**

The duty cycle (D) of a buck converter is the function of the input voltage and output voltage. Once an output voltage is fixed, it can be written as:

$$D = \frac{V_{OUT}}{V_{IN}}$$

The inductor value (L) determines the inductor ripple current, I<sub>RIPPLE</sub>, and affects the load transient reponse. Higher inductor value reduces the inductor's ripple current and induces lower output ripple voltage. The ripple current and ripple voltage can be approximated by:

$$I_{RIPPLE} = \frac{V_{IN} - V_{OUT}}{F_{SW} \times L} \times \frac{V_{OUT}}{V_{IN}}$$

Where  $F_{sw}$  is the switching frequency of the regulator. Although the inductor value and frequency are increased and the ripple current and voltage are reduced, a tradeoff exists between the inductor's ripple current and the regulator load transient response time.

A smaller inductor will give the regulator a faster load transient response at the expense of higher ripple current. Increasing the switching frequency (F<sub>sw</sub>) also reduces the ripple current and voltage, but it will increase the switching loss of the MOSFETs and the power dissipation of the converter. The maximum ripple current occurs at the maximum input voltage. A good starting point is to choose the ripple current to be approximately 30% of the maximum output current. Once the inductance value has been chosen, selecting an inductor which is capable of carrying the required peak current without going into saturation. In some types of inductors, especially core that is made of ferrite, the ripple current will increase abruptly when it saturates. This results in a larger output ripple voltage. Besides, the inductor needs to have low DCR to reduce the loss of efficiency.

#### **Output Capacitor Selection**

Output voltage ripple and the transient voltage deviation are factors which have to be taken into consideration when selecting an output capacitor. Higher capacitor value and lower ESR reduce the output ripple and the load transient drop. Therefore, selecting high performance low ESR capacitors is recommended for switching regulator applications. In addition to high frequency noise related to MOSFET turn-on and turn-off, the output voltage ripple includes the capacitance voltage drop  $\Delta V_{\text{COUT}}$  and ESR voltage drop  $\Delta V_{\text{ESR}}$  caused by the AC peak-to-peak inductor's current. These two voltages can be represented by:

$$\Delta V_{\text{COUT}} = \frac{I_{\text{RIPPLE}}}{8C_{\text{OUT}}F_{\text{SW}}}$$
$$\Delta V_{\text{ESR}} = I_{\text{RIPPLE}} \times R_{\text{ESR}}$$



## **Application Information (Cont.)**

#### **Output Capacitor Selection (cont.)**

These two components constitute a large portion of the total output voltage ripple. In some applications, multiple capacitors have to be paralleled to achieve the desired ESR value. If the output of the converter has to support another load with high pulsating current, more capacitors are needed in order to reduce the equivalent ESR and suppress the voltage ripple to a tolerable level. A small decoupling capacitor (1µF) in parallel for bypassing the noise is also recommended, and the voltage rating of the output capacitors are also must be considered. To support a load transient that is faster than the switching frequency, more capacitors are needed for reducing the voltage excursion during load step change. Another aspect of the capacitor selection is that the total AC current going through the capacitors has to be less than the rated RMS current specified on the capacitors in order to prevent the capacitor from over-heating.

#### **Input Capacitor Selection**

The input capacitor is chosen based on the voltage rating and the RMS current rating. For reliable operation, selecting the capacitor voltage rating to be at least 1.3 times higher than the maximum input voltage. The maximum RMS current rating requirement is approximately  $I_{\text{OUT}}/2$ , where  $I_{\text{OUT}}$  is the load current. During power-up, the input capacitors have to handle great amount of surge current. For low-duty notebook appliactions, ceramic capacitor is recommended. The capacitors must be connected between the drain of high-side MOSFET and the source of low-side MOSFET with very low-impeadance PCB layout.

#### **MOSFET Selection**

The application for a notebook battery with a maximum voltage of 28V, at least a minimum 30V MOSFETs should be used. The design has to trade off the gate charge with the  $R_{\tiny DS(ON)}$  of the MOSFET:

• For the low-side MOSFET, before it is turned on, the body diode has been conducting. The low-side MOSFET driver will not charge the miller capacitor of this MOSFET.

 In the turning off process of the low-side MOSFET, the load current will shift to the body diode first. The high dv/ dt of the phase node voltage will charge the miller capacitor through the low-side MOSFET driver sinking current path. This results in much less switching loss of the lowside MOSFETs. The duty cycle is often very small in high battery voltage applications, and the low-side MOSFET will conduct most of the switching cycle; therefore, when using smaller  $R_{\scriptscriptstyle DS(ON)}$  of the low-side MOSFET, the converter can reduce power loss. The gate charge for this MOSFET is usually the secondary consideration. The high-side MOSFET does not have this zero voltage switching condition; in addition, because it conducts for less time compared to the low-side MOSFET, the switching loss tends to be dominant. Priority should be given to the MOSFETs with less gate charge, so that both the gate driver loss and switching loss will be minimized.

The selection of the N-channel power MOSFETs are determined by the  $R_{\rm DS(ON)}$ , reversing transfer capacitance ( $C_{\rm RSS}$ ) and maximum output current requirement. The losses in the MOSFETs have two components: conduction loss and transition loss. For the high-side and low-side MOSFETs, the losses are approximately given by the following equations:

$$\begin{split} & P_{\text{high-side}} = {I_{\text{OUT}}}^2 (1+\text{TC}) (R_{\text{DS(ON)}}) D + (0.5) (~I_{\text{OUT}}) (V_{\text{IN}}) (~t_{\text{SW}}) F_{\text{SW}} \\ & P_{\text{low-side}} = {I_{\text{OUT}}}^2 (1+\text{TC}) (R_{\text{DS(ON)}}) (1-D) \end{split}$$

#### Where

I is the load current TC is the temperature dependency of  $R_{\rm DS(ON)}$  F is the switching frequency  $t_{\rm SW}$  is the switching interval D is the duty cycle

Note that both MOSFETs have conduction losses while the high-side MOSFET includes an additional transition loss. The switching interval,  $t_{\rm SW}$ , is the function of the reverse transfer capacitance  $C_{\rm RSS}$ . The (1+TC) term is a factor in the temperature dependency of the  $R_{\rm DS(ON)}$  and can be extracted from the " $R_{\rm DS(ON)}$  vs. Temperature" curve of the power MOSFET.



## **Application Information (Cont.)**

#### **Layout Consideration**

In any high switching frequency converter, a correct layout is important to ensure proper operation of the regulator. With power devices switching at higher frequency, the resulting current transient will cause voltage spike across the interconnecting impedance and parasitic circuit elements. As an example, consider the turn-off transition of the PWM MOSFET. Before turn-off condition, the MOSFET is carrying the full load current. During turn-off, current stops flowing in the MOSFET and is freewheeling by the low side MOSFET and parasitic diode. Any parasitic inductance of the circuit generates a large voltage spike during the switching interval. In general, using short and wide printed circuit traces should minimize interconnecting impedances and the magnitude of voltage spike. Besides, signal and power grounds are to be kept separating and finally combined using ground plane construction or single point grounding. The best tie-point between the signal ground and the power ground is at the negative side of the output capacitor on each channel, where there is less noise. Noisy traces beneath the IC are not recommended. Below is a checklist for your layout:

- Keep the switching nodes (UGATE, LGATE, BOOT, and PHASE) away from sensitive small signal nodes since these nodes are fast moving signals.
- Therefore, keep traces to these nodes as short as possible and there should be no other weak signal traces in parallel with theses traces on any layer.
- The signals going through theses traces have both high dv/dt and high di/dt with high peak charging and discharging current. The traces from the gate drivers to the MOSFETs (UGATE and LGATE) should be short and wide.
- Place the source of the high-side MOSFET and the drain of the low-side MOSFET as close as possible. Minimizing the impedance with wide layout plane between the two pads reduces the voltage bounce of the node. In addition, the large layout plane between the drain of the MOSFETs ( $V_{\rm IN}$  and PHASE nodes) can get better heat sinking.

- The PGND is the current sensing circuit reference ground and also the power ground of the LGATE low-side MOSFET. On the hand, the PGND trace should be a separate trace and independently go to the source of the low-side MOSFET. Besides, the current sense resistor should be close to OCSET pin to avoid parasitic capacitor effect and noise coupling.
- Decoupling capacitors, the resistor-divider, and boot capacitor should be close to their pins. (For example, place the decoupling ceramic capacitor close to the drain of the high-side MOSFET as close as possible.)
- The input bulk capacitors should be close to the drain of the high-side MOSFET, and the output bulk capacitors should be close to the loads. The input capacitor's ground should be close to the grounds of the output capacitors and low-side MOSFET.
- Locate the resistor-divider close to the FB pin to minimize the high impedance trace. In addition, FB pin traces can't be close to the switching signal traces (UGATE, LGATE, BOOT, and PHASE).

#### **Recommended Minimum Footprint**



\* Just Recommend



# **Package Information**

#### TQFN3x3-16



| Ş      |             | TQFN | 3x3-16 |       |
|--------|-------------|------|--------|-------|
| SYMBOL | MILLIMETERS |      | INC    | HES   |
| P<br>L | MIN.        | MAX. | MIN.   | MAX.  |
| Α      | 0.70        | 0.80 | 0.028  | 0.031 |
| A1     | 0.00        | 0.05 | 0.000  | 0.002 |
| А3     | 0.20 REF    |      | 0.00   | 8 REF |
| b      | 0.18        | 0.30 | 0.007  | 0.012 |
| D      | 2.90        | 3.10 | 0.114  | 0.122 |
| D2     | 1.50        | 1.80 | 0.059  | 0.071 |
| Е      | 2.90        | 3.10 | 0.114  | 0.122 |
| E2     | 1.50        | 1.80 | 0.059  | 0.071 |
| е      | 0.50 BSC    |      | 0.02   | D BSC |
| L      | 0.30        | 0.50 | 0.012  | 0.020 |
| K      | 0.20        |      | 0.008  |       |

Note: Follow JEDEC MO-220 WEED-4.



# **Carrier Tape & Reel Dimensions**



| Application | Α                 | Н         | T1                 | С                  | d        | D                 | W                  | E1                 | F                 |
|-------------|-------------------|-----------|--------------------|--------------------|----------|-------------------|--------------------|--------------------|-------------------|
|             | 330 ±2.00         | 50 MIN.   | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0 <b>±</b> 0.30 | 1.75 <b>±</b> 0.10 | 5.5 <b>±</b> 0.05 |
| TQFN3x3-16  | P0                | P1        | P2                 | D0                 | D1       | Т                 | A0                 | В0                 | K0                |
|             | 4.0 <b>±</b> 0.10 | 8.0 ±0.10 | 2.0 ±0.05          | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 3.30 €0.20         | 3.30 €0.20         | 1.30 ±0.20        |

(mm)

## **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| TQFN3x3-16   | Tape & Reel | 3000     |



## **Taping Direction Information**

TQFN3x3-16



## **Classification Profile**





#### **Classification Reflow Profiles**

| Profile Feature                                                                                                                                           | Sn-Pb Eutectic Assembly            | Pb-Free Assembly                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|
| Preheat & Soak Temperature min (T <sub>smin</sub> ) Temperature max (T <sub>smax</sub> ) Time (T <sub>smin</sub> to T <sub>smax</sub> ) (t <sub>s</sub> ) | 100 °C<br>150 °C<br>60-120 seconds | 150 °C<br>200 °C<br>60-120 seconds |
| Average ramp-up rate (T <sub>smax</sub> to T <sub>P</sub> )                                                                                               | 3 °C/second max.                   | 3°C/second max.                    |
| Liquidous temperature (T <sub>L</sub> )<br>Time at liquidous (t <sub>L</sub> )                                                                            | 183 °C<br>60-150 seconds           | 217 °C<br>60-150 seconds           |
| Peak package body Temperature (T <sub>p</sub> )*                                                                                                          | See Classification Temp in table 1 | See Classification Temp in table 2 |
| Time $(t_P)^{**}$ within 5°C of the specified classification temperature $(T_c)$                                                                          | 20** seconds                       | 30** seconds                       |
| Average ramp-down rate (T <sub>p</sub> to T <sub>smax</sub> )                                                                                             | 6 °C/second max.                   | 6 °C/second max.                   |
| Time 25°C to peak temperature                                                                                                                             | 6 minutes max.                     | 8 minutes max.                     |

<sup>\*</sup> Tolerance for peak profile Temperature (Tp) is defined as a supplier minimum and a user maximum.

Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br><sup>3</sup> 350 |
|----------------------|--------------------------------|--------------------------------------------|
| <2.5 mm              | 235 °C                         | 220 °C                                     |
| ≥2.5 mm              | 220 °C                         | 220 °C                                     |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package         | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> |
|-----------------|------------------------|------------------------|------------------------|
| Thickness       | <350                   | 350-2000               | >2000                  |
| <1.6 mm         | 260 °C                 | 260 °C                 | 260 °C                 |
| 1.6 mm – 2.5 mm | 260 °C                 | 250 °C                 | 245 °C                 |
| ≥2.5 mm         | 250 °C                 | 245 °C                 | 245 °C                 |

## **Reliability Test Program**

| Test item     | Method             | Description                            |
|---------------|--------------------|----------------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                           |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ T <sub>j</sub> =125°C |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C           |
| TCT           | JESD-22, A104      | 500 Cycles, -65°C~150°C                |
| НВМ           | MIL-STD-883-3015.7 | VHBM 2KV                               |
| MM            | JESD-22, A115      | VMM 200V                               |
| Latch-Up      | JESD 78            | 10ms, 1 <sub>tr</sub> 100mA            |

<sup>\*\*</sup> Tolerance for time at peak profile temperature (tp) is defined as a supplier minimum and a user maximum.



#### **Customer Service**

#### **Anpec Electronics Corp.**

Head Office:

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel: 886-3-5642000 Fax: 886-3-5642050

#### Taipei Branch:

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan

Tel: 886-2-2910-3838 Fax: 886-2-2917-3838