



Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## FEATURES AND BENEFITS

- Automotive AEC-Q100 qualified
- A<sup>2</sup>-SIL<sup>™</sup> product—device features for safety-critical systems
- 6 to 36  $V_{IN}$  operating range, 40  $V_{IN}$  maximum
- 2.2 MHz synchronous buck pre-regulator (VREG)
- Adjustable synchronous buck regulator (1.275 V or 1.25 V typ)
- 3.3 V (3V3) and 5 V (V5) internal LDO regulators with foldback short-circuit protection
- 5 V (V5P1 and V5P2) internal tracking LDO regulator with foldback short-circuit and short-to-battery protections
- Power-on reset (NPOR) with fixed delay of 15 ms
- Selectable watchdog (single-ended or window timer)
- Active-low watchdog timer enable input (WDENn)
- Dual band gaps for increased reliability: BG<sub>VREF</sub>, BG<sub>FAULT</sub>
- Fixed POK5V undervoltage threshold for V5
- Three 2-wire speed (rotational) sensor IOs
- Seven logic level shifter I/F
- Logic enable input (ENB) for microprocessor control
- Ignition enable inputs (ENBAT and VIGN-IN)
- Control and Diagnostic reporting through a serial peripheral interface (SPI)
- Frequency dithering (SSCG) helps reduce EMI/EMC
- · Overvoltage and undervoltage protection for all supply rails
- · Thermal shutdown protection
- -40°C to 165°C junction temperature range

## **APPLICATIONS**

- Transmission Control Units (TCU)
- Advanced Braking Systems (ABS)
- Electronic Power Steering (EPS)

## PACKAGE:



Not to scale

## DESCRIPTION

The ARG81403 is power management IC that uses a 2.2 MHz synchronous buck pre-regulator to efficiently convert automotive battery voltages into a tightly regulated intermediate voltage, complete with control, diagnostics, and protections. The output of the pre-regulator supplies two 5 V / 100 mA tracking/ protected LDOs, a 3.3 V / 150 mA LDO, a 5 V / 300 mA LDO, and an adjustable output synchronous buck regulator (1.275 V or 1.25 V<sub>TYP</sub> / 1600 mA). Designed to supply power for microprocessors, sensors, and CAN transceivers, the ARG81403 is ideal for underhood applications.

Enable inputs to the ARG81403 include a logic-level (ENB) input and high-voltage (ENBAT and VIGN-IN) inputs.

Diagnostic outputs from the ARG81403 include a power-onreset output (NPOR) and a fault flag output (FFn) to alert the microprocessor that a fault has occurred. The microprocessor can read fault status through a serial peripheral interface (SPI). Dual band gaps, one for regulation and one for fault checking, improve safety coverage and fault detection of the ARG81403.

The ARG81403 implements three channels of 2-wire speed (rotational) sensor IOs with dedicated VIN terminal and seven channels of level shifter interfaces. The ARG81403 contains a selectable watchdog (single-ended timer and window timer) that can be programmed to accept a wide range of clock frequencies. The watchdog timer has a fixed activation delay to accommodate processor startup. The watchdog function has an enable/disable pin (active low, WDENn) to facilitate initial factory programming or field reflash programming.

Protection features include under- and overvoltage detection on all five supply rails. In case of a shorted output, all linear regulators feature foldback overcurrent protection. In addition, the V5Px output is protected from a short-to-battery event. Both switching regulators include pulse-by-pulse current limit, hiccup mode short-circuit protection and LX short-circuit protection.

The ARG81403 is supplied in a 64-lead low-profile quad flat package (suffix "JB") with exposed thermal pad.



ARG81403 Simplified Block Diagram

#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

#### **SELECTION GUIDE**

| Part Number      | Output Voltage of 1V2x (V <sub>TYP</sub> ) | Package                     | Packing                      | Lead Frame     |  |  |
|------------------|--------------------------------------------|-----------------------------|------------------------------|----------------|--|--|
| ARG81403KJBATR   | 1.275                                      | 64 pip OED with thermal pad | 000 pieces per 12 ipph real  | 100% matte tin |  |  |
| ARG81403KJBATR-1 | 1.25                                       | 04-pin QFF with thermal pau | 900 pieces per 13-incit teer | 100% matte un  |  |  |

#### ABSOLUTE MAXIMUM RATINGS [1]

| Characteristic                 | Symbol                                   | Notes                                                                                                                            | Rating                         | Unit |
|--------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|
| Input Voltages                 | V <sub>VIN</sub> , V <sub>SNSVIN</sub>   |                                                                                                                                  | -0.3 to 40                     | V    |
|                                |                                          | With current limiting resistor [2]                                                                                               | -13 to 40                      | V    |
| Ignition Enable Inputs         | VENBAT, VVIGN-IN                         |                                                                                                                                  | –0.3 to 8                      | V    |
|                                | I <sub>ENBAT,</sub> I <sub>VIGN-IN</sub> |                                                                                                                                  | ±75                            | mA   |
|                                |                                          |                                                                                                                                  | –0.3 to V <sub>VIN</sub> + 0.3 | V    |
| LX1                            | V <sub>LX1</sub>                         | t < 250 ns                                                                                                                       | -1.5                           | V    |
|                                |                                          | t < 50 ns                                                                                                                        | V <sub>VIN</sub> + 3           | V    |
| VCP, CP2                       | V <sub>CP</sub> , V <sub>CP2</sub>       |                                                                                                                                  | -0.3 to 50                     | V    |
| CP1                            | V <sub>CP1</sub>                         |                                                                                                                                  | -0.3 to 40                     | V    |
| V5P1, V5P2                     | V <sub>V5Px</sub>                        | Independent of V <sub>VIN</sub>                                                                                                  | -1 to 40                       | V    |
| Rotational Sensor Inputs       | V <sub>SNSxP</sub> , V <sub>SNSxN</sub>  | Independent of V <sub>VIN</sub>                                                                                                  | -0.3 to 40                     | V    |
| Lovel Shifter Inpute           | N                                        |                                                                                                                                  | -0.3 to 40                     | V    |
|                                | VLSINx                                   | With current limiting resistor <sup>[3]</sup>                                                                                    | -13 to 40                      | V    |
| All other pins                 |                                          |                                                                                                                                  | -0.3 to 7                      | V    |
| Junction Temperature           | T <sub>J(max)</sub>                      |                                                                                                                                  | 165                            | °C   |
| Transient Junction Temperature | T <sub>JT</sub>                          | Over temperature event not exceeding 10 seconds, lifetime duration not exceeding 10 hours, determined by design characterization | 175                            | °C   |
| Storage Temperature Range      | T <sub>stg</sub>                         |                                                                                                                                  | -55 to 150                     | °C   |

[1] ] Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>[2]</sup> The higher ENBAT/VIGN-IN rating are measured at node "A" in the following circuit configuration.

[3] The higher LSINx rating are measured at node "B" in the following circuit configuration.



#### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

| Characteristic                         | Symbol                | Test Conditions <sup>[4]</sup>                | Value | Unit |
|----------------------------------------|-----------------------|-----------------------------------------------|-------|------|
| Junction to Ambient Thermal Resistance | $R_{	extsf{	heta}JA}$ | 4-layer PCB based on JEDEC standard footprint | 27    | °C/W |

<sup>[4]</sup> Additional thermal information available on the Allegro website.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **Table of Contents**

| Features and Benefits                  | 1  |
|----------------------------------------|----|
| Description                            | 1  |
| Applications                           | 1  |
| Package                                | 1  |
| Simplified Block Diagram               | 1  |
| Selection Guide                        | 2  |
| Absolute Maximum Ratings               | 2  |
| Thermal Characteristics                | 3  |
| Functional Block Diagram               | 4  |
| Pinout Diagram and Terminal List Table | 5  |
| Electrical Characteristics             | 7  |
| Summary of Fault Mode Operation        | 21 |
| Functional Description                 | 26 |
| Overview                               | 26 |
| Pre-Regulator (VREG)                   | 26 |
| Bias Supply (VCC)                      | 26 |

| Charge Pump (VCP)                                 | 26 |
|---------------------------------------------------|----|
| Bandgap                                           | 26 |
| Enable Inputs (ENB, ENBAT, VIGN-IN)               | 26 |
| Adjustable Synchronous Buck Post Regulator (1V2x) | 27 |
| Linear Regulators (V5, 3V3, V5P1, V5P2)           | 27 |
| Fault Detection and Reporting                     | 27 |
| Built-In Self-Test (BIST)                         | 27 |
| Level Shifter Interface                           | 28 |
| Two-Wire Speed (Rotational) Sensor Interface      | 28 |
| VIN 2nd UV Detection                              | 30 |
| Watchdog Functions                                | 31 |
| Serial Communication Interface                    | 35 |
| Register Mapping                                  | 36 |
| Input/Output Structures                           | 50 |
| PCB Layout Guidelines                             | 51 |
| Package Outline Drawing                           | 52 |



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

FUNCTIONAL BLOCK DIAGRAM





#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## PINOUT DIAGRAM AND TERMINAL LIST



Package JB, 64-Pin QFP Pinout Diagram

(Contact Allegro before committing to PCB layout)



## Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

#### **Terminal List Table**

| Number | Name     | Function                                                                                                                       |  |  |  |
|--------|----------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1      | SNSVIN   | Input voltage pin for rotational sensor IOs                                                                                    |  |  |  |
| 2      | CP2      | Charge pump capacitor connection 2                                                                                             |  |  |  |
| 3      | CP1      | Charge pump capacitor connection 1                                                                                             |  |  |  |
| 4      | VCP      | Charge pump reservoir capacitor connection                                                                                     |  |  |  |
| 5      | VIN      | Input voltage pin                                                                                                              |  |  |  |
| 6      | VIN      | Input voltage pin                                                                                                              |  |  |  |
| 7      | PGND1    | Power ground for SR buck pre-regulator                                                                                         |  |  |  |
| 8      | LX1      | Switching node for SR buck pre-regulator                                                                                       |  |  |  |
| 9      | LX1      | Switching node for SR buck pre-regulator                                                                                       |  |  |  |
| 10     | ENBAT    | Ignition enable input from key/switch via a series resistor                                                                    |  |  |  |
| 11     | VREG     | Voltage feedback input of SR buck pre-regulator and input for LDOs and adjustable synchronous buck regulator                   |  |  |  |
| 12     | VCC      | Internal voltage regulator bypass capacitor connection                                                                         |  |  |  |
| 13     | COMP1    | Error amplifier compensation network connection pin for SR buck pre-regulator                                                  |  |  |  |
| 14     | GND      | Ground                                                                                                                         |  |  |  |
| 15     | VIGN-IN  | Ignition enable and Level Shifter Input pin                                                                                    |  |  |  |
| 16     | ENB      | Logic enable input from microcontroller                                                                                        |  |  |  |
| 17     | LX2      | Switching node for adjustable synchronous buck regulator                                                                       |  |  |  |
| 18     | LX2      | Switching node for adjustable synchronous buck regulator                                                                       |  |  |  |
| 19     | PGND2    | Power ground for adjustable synchronous buck regulator                                                                         |  |  |  |
| 20     | PGND2    | Power ground for adjustable synchronous buck regulator                                                                         |  |  |  |
| 21     | 1V2x     | Feedback pin for adjustable synchronous buck regulator                                                                         |  |  |  |
| 22     | COMP2    | Error amplifier compensation network connection pin for<br>adjustable synchronous buck regulator                               |  |  |  |
| 23     | V5       | 5 V regulator output                                                                                                           |  |  |  |
| 24     | VIGN-OUT | Ignition Level Shifter Logic Level output pin                                                                                  |  |  |  |
| 25     | NPOR     | Active-low, open-drain regulator fault detection output                                                                        |  |  |  |
| 26     | 3V3      | 3.3 V regulator output                                                                                                         |  |  |  |
| 27     | FFn      | Active-low, open-drain Fault flag for microcontroller                                                                          |  |  |  |
| 28     | POK5V    | Power OK output indicating when V5 rail is out of regulation but not hitting undervoltage, threshold is $V_{V5(\text{POK},L)}$ |  |  |  |
| 29     | V5P2     | 5 V tracking/protected regulator output                                                                                        |  |  |  |
| 30     | V5P1     | 5 V tracking/protected regulator output                                                                                        |  |  |  |
| 31     | WDIN     | Watchdog refresh input (rising edge triggered) from<br>microcontroller or DSP                                                  |  |  |  |
| 32     | STRn     | SPI Chip Select input for microcontroller                                                                                      |  |  |  |

| Number | Name   | Function                                                                |
|--------|--------|-------------------------------------------------------------------------|
| 33     | SCK    | SPI Clock Input from microcontroller                                    |
| 34     | SDI    | SPI Data Input from microcontroller                                     |
| 35     | SDO    | SPI Data Output to microcontroller                                      |
| 36     | LSOUT1 | Level Shifter #1, Logic Level Output pin                                |
| 37     | LSOUT2 | Level Shifter #2, Logic Level Output pin                                |
| 38     | LSOUT3 | Level Shifter #3, Logic Level Output pin                                |
| 39     | LSOUT4 | Level Shifter #4, Logic Level Output pin                                |
| 40     | LSOUT5 | Level Shifter #5, Logic Level Output pin                                |
| 41     | LSOUT6 | Level Shifter #6, Logic Level Output pin                                |
| 42     | GND    | Ground                                                                  |
| 43     | LSIN6  | Level Shifter #6, Input pin                                             |
| 44     | LSIN5  | Level Shifter #5, Input pin                                             |
| 45     | LSIN4  | Level Shifter #4, Input pin                                             |
| 46     | LSIN3  | Level Shifter #3, Input pin                                             |
| 47     | LSIN2  | Level Shifter #2, Input pin                                             |
| 48     | LSIN1  | Level Shifter #1, Input pin                                             |
| 49     | SNS30  | Rotational sensor #3, Logic Level Output                                |
| 50     | SNS3FB | Rotational sensor #3, Sensing Resistor feedback input                   |
| 51     | SNS3R  | Rotational sensor #3, Sensing Resistor connection                       |
| 52     | SNS3N  | Rotational sensor #3, Low Side Input connection                         |
| 53     | SNS3P  | Rotational sensor #3, High Side Input connection                        |
| 54     | SNS2P  | Rotational sensor #2, High Side Input connection                        |
| 55     | SNS2N  | Rotational sensor #2, Low Side Input connection                         |
| 56     | SNS2R  | Rotational sensor #2, Sensing Resistor connection                       |
| 57     | SNS2FB | Rotational sensor #2, Sensing Resistor feedback input                   |
| 58     | SNS2O  | Rotational sensor #2, Logic Level Output                                |
| 59     | WDENn  | Watchdog enable pin:<br>Open/Low – WD is enabled; High – WD is disabled |
| 60     | SNS10  | Rotational sensor #1, Logic Level Output                                |
| 61     | SNS1FB | Rotational sensor #1, Sensing Resistor feedback input                   |
| 62     | SNS1R  | Rotational sensor #1, Sensing Resistor connection                       |
| 63     | SNS1N  | Rotational sensor #1, Low Side Input connection                         |
| 64     | SNS1P  | Rotational sensor #1. High Side Input connection                        |



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)** <sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; • indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                            | Symbol                   | Test Conditions                                                                          |   | Min. | Тур. | Max. | Unit |
|-------------------------------------------|--------------------------|------------------------------------------------------------------------------------------|---|------|------|------|------|
| INPUT VOLTAGE SPECIFICATIO                | NS                       | ·                                                                                        |   |      |      |      |      |
| Operating Input Voltage <sup>[2][3]</sup> | V <sub>VIN</sub>         |                                                                                          | • | 6.0  | 13.5 | 36   | V    |
| VIN UVLO START Voltage                    | V <sub>VIN(START)</sub>  | V <sub>VIN</sub> rising                                                                  | • | 5.45 | 5.7  | 5.95 | V    |
| VIN UVLO STOP Voltage                     | V <sub>VIN(STOP)</sub>   | V <sub>VIN</sub> falling                                                                 | • | 2.95 | 3.2  | 3.45 | V    |
| VIN UVLO Hysteresis                       | V <sub>VIN(HYS)</sub>    | V <sub>VIN(START)</sub> - V <sub>VIN(STOP)</sub>                                         | • | -    | 2.5  | _    | V    |
| INPUT SUPPLY CURRENT                      |                          |                                                                                          |   |      |      |      |      |
| Quiescent Current <sup>[1]</sup>          | Ι <sub>Q</sub>           | $V_{VIN}$ = 13.5 V, $V_{VREG}$ = 5.6 V (no switching)                                    | • | _    | 13   | _    | mA   |
| Shutdown Current [1]                      | <br>                     | $V_{VIN}$ = 13.5 V, ENB = ENBAT = VIGN-IN = Low,<br>T <sub>J</sub> = 25°C                |   | -    | _    | 10   | μA   |
|                                           | 'Q(SD)                   | $V_{VIN}$ = 13.5 V, ENB = ENBAT = VIGN-IN = Low,<br>T <sub>J</sub> = 85°C <sup>[3]</sup> |   | _    | -    | 50   | μA   |
| PWM SWITCHING FREQUENCY                   | AND DITHERI              | NG (SSCG)                                                                                |   |      |      |      |      |
| Switching Frequency                       | f <sub>osc</sub>         | Dithering disabled                                                                       | • | 2.0  | 2.2  | 2.4  | MHz  |
| Dithering Frequency Range                 | f <sub>DITH</sub>        | As a percent of f <sub>OSC</sub>                                                         | • | _    | ±12  | _    | %    |
| Dither START VIN Threshold                | V <sub>INDS(ON-R)</sub>  | V <sub>VIN</sub> rising                                                                  | • | 8.5  | 9.0  | 9.5  | V    |
| Ditrier START VIN Threshold               | V <sub>INDS(ON-F)</sub>  | V <sub>VIN</sub> falling                                                                 | • | 16   | 16.5 | 17   | V    |
| Dither STOP VIN Threshold                 | V <sub>INDS(OFF-R)</sub> | V <sub>VIN</sub> falling                                                                 | • | 7.8  | 8.3  | 8.8  | V    |
|                                           | V <sub>INDS(OFF-F)</sub> | V <sub>VIN</sub> rising                                                                  | • | 16.5 | 17.2 | 17.8 | V    |
|                                           |                          | V <sub>VIN</sub> rising, 100% ON to f <sub>OSC</sub> /8                                  | • | 5.2  | 5.4  | 5.6  | V    |
|                                           |                          | $V_{VIN}$ rising, $f_{OSC}/8$ to $f_{OSC}/4$                                             | • | 6.2  | 6.4  | 6.6  | V    |
|                                           | V <sub>IN(FB)-R</sub>    | $V_{VIN}$ rising, $f_{OSC}/4$ to $f_{OSC}/2$                                             | • | 6.6  | 6.8  | 7    | V    |
|                                           |                          | $V_{VIN}$ rising, $f_{OSC}/2$ to $f_{OSC}$                                               | • | 7    | 7.3  | 7.5  | V    |
| PWM Frequency Foldback (VREG)             |                          | $V_{VIN}$ rising, $f_{OSC}$ to $f_{OSC}/2$                                               | • | 16.5 | 17.2 | 17.8 | V    |
| VIN Threshold <sup>[3]</sup>              |                          | $V_{VIN}$ falling, $f_{OSC}/2$ to $f_{OSC}$                                              | • | 16   | 16.5 | 17   | V    |
|                                           |                          | $V_{VIN}$ falling, $f_{OSC}$ to $f_{OSC}/2$                                              | • | 6.9  | 7.1  | 7.4  | V    |
|                                           | V <sub>IN(FB)-F</sub>    | $V_{VIN}$ falling, f <sub>OSC</sub> /2 to f <sub>OSC</sub> /4                            | • | 6.5  | 6.7  | 6.9  | V    |
|                                           |                          | $V_{VIN}$ falling, f <sub>OSC</sub> /4 to f <sub>OSC</sub> /8                            | • | 6.1  | 6.3  | 6.5  | V    |
|                                           |                          | V <sub>VIN</sub> falling, f <sub>OSC</sub> /8 to 100% ON                                 | • | 5.1  | 5.3  | 5.5  | V    |
| CHARGE PUMP (VCP)                         |                          |                                                                                          |   |      |      |      |      |
|                                           |                          | V <sub>VCP</sub> voltage w.r.t. VIN, V <sub>VIN</sub> = 13.5 V                           | • | 4.1  | 6.6  | -    | V    |
| Output Voltage                            | V <sub>VCP</sub>         | $V_{VCP}$ voltage w.r.t. VIN, $V_{VIN}$ = 6 V                                            | • | 3.6  | 4.4  | _    | V    |
|                                           |                          | $V_{VCP}$ voltage w.r.t. VIN, $V_{VIN}$ = 3.5 V                                          | • | 2.4  | _    | _    | V    |
| Switching Frequency                       | f <sub>SW(CP)</sub>      |                                                                                          | • | -    | 65   | _    | kHz  |
| Output Current Limit                      | I <sub>LIM(VCP)</sub>    | V <sub>VIN</sub> = 13.5 V, V <sub>VCP</sub> - V <sub>VIN</sub> = 2.5 V                   | • | -25  | -50  | _    | mA   |
| VCC VOLTAGE                               |                          |                                                                                          |   |      |      |      |      |
| Output Voltage                            | V <sub>VCC</sub>         | V <sub>VREG</sub> = 5.35 V                                                               | • | _    | 4.3  | _    | V    |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or

pin (sinking). <sup>[2]</sup> Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)** <sup>[1]</sup>: Valid at 6 V  $\leq$  V<sub>VIN</sub> / V<sub>SNSVIN</sub>  $\leq$  36 V, T<sub>J</sub> = 25°C; • indicates specifications guaranteed –40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                      | Symbol                  | Test Conditions                                                                                   |   | Min. | Тур. | Max. | Unit |
|-------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------|---|------|------|------|------|
| PRE-REGULATOR OUTPUT VOLTAGE (VREG) |                         |                                                                                                   |   |      |      |      |      |
|                                     | N                       |                                                                                                   | • | _    | 5.35 | _    | V    |
| VREG Feedback Voltage Accuracy      | V <sub>VREG</sub>       | V <sub>VIN</sub> = 13.5 V                                                                         | • | -1.9 | _    | +1.9 | %    |
| PULSE WIDTH MODULATION (VR          | EG-PWM)                 |                                                                                                   |   |      | ~    | ~    |      |
| Minimum Controllable SW On-Time     | t <sub>ON(MIN1)</sub>   |                                                                                                   | • | _    | 90   | 120  | ns   |
| Minimum SW Off-Time                 | t <sub>OFF(MIN1)</sub>  |                                                                                                   | • | _    | 90   | 120  | ns   |
| Maximum Duty Cycle [3]              | D <sub>MAX</sub>        | V <sub>VIN</sub> < 7.8 V                                                                          | • | _    | _    | 100  | %    |
| COMP1 to LX1 Current Gain           | gm <sub>POWER1</sub>    |                                                                                                   | • | _    | 4.57 | _    | A/V  |
| Slope Compensation <sup>[3]</sup>   | S <sub>E1</sub>         |                                                                                                   | • | 1.1  | 1.43 | 2.15 | A/µs |
| PWM Ramp Offset                     | V <sub>PWM1(OFFS)</sub> | V <sub>COMP1</sub> for 0% duty cycle                                                              | • | _    | 500  | _    | mV   |
| ERROR AMPLIFIER (VREG-COMP          | 1)                      |                                                                                                   |   |      | ~    | ~    |      |
| Open Loop Voltage Gain [3]          | A <sub>VOL1</sub>       |                                                                                                   | • | _    | 60   | _    | dB   |
| Transconductance                    | gm <sub>EA1</sub>       | After startup                                                                                     | • | 520  | 820  | 1120 | μA/V |
| Output Current                      | I <sub>EA1</sub>        |                                                                                                   | • | _    | ±75  | _    | μA   |
| Maximum Output Voltage              | V <sub>EA1VO(max)</sub> |                                                                                                   | • | 0.9  | 1.6  | 2.1  | V    |
| COMP1 Pull-Down Resistance          | R <sub>COMP1</sub>      |                                                                                                   | • | _    | 1    | _    | kΩ   |
| INTERNAL MOSFET PARAMETER           | S (VREG: LX1            | )                                                                                                 |   |      |      |      |      |
|                                     |                         | $V_{VIN}$ = 13.5 V, $T_{J}$ = -40°C <sup>[3]</sup> , $I_{DS1}$ = 0.9 A                            |   | -    | 75   | 95   | mΩ   |
| High-Side MOSFET On-Resistance      | R <sub>ds(on)HS</sub>   | $V_{VIN}$ = 13.5 V, T <sub>J</sub> = 25°C <sup>[3]</sup> , I <sub>DS1</sub> = 0.9 A               |   | -    | 110  | 140  | mΩ   |
|                                     |                         | V <sub>VIN</sub> = 13.5 V, T <sub>J</sub> = 150°C, I <sub>DS1</sub> = 0.9 A                       |   | -    | 180  | 210  | mΩ   |
|                                     |                         | $V_{VIN}$ = 13.5 V, T <sub>J</sub> = -40°C <sup>[3]</sup> , I <sub>DS1</sub> = 0.9 A              |   | -    | 85   | 110  | mΩ   |
| Low-Side MOSFET On-Resistance       | R <sub>ds(on)LS</sub>   | $V_{VIN}$ = 13.5 V, T <sub>J</sub> = 25°C <sup>[3]</sup> , I <sub>DS1</sub> = 0.9 A               |   | -    | 130  | 165  | mΩ   |
|                                     |                         | $V_{VIN}$ = 13.5 V, T <sub>J</sub> = 150°C, I <sub>DS1</sub> = 0.9 A                              |   | -    | 230  | 280  | mΩ   |
| High-Side Leakage Current           | I <sub>LKG(HS1)</sub>   | V <sub>LX1</sub> = 0V, V <sub>VIN</sub> = 13.5 V,<br>-40°C < T <sub>J</sub> < 85°C <sup>[3]</sup> |   | _    | -    | 10   | μΑ   |
| Low-Side Leakage Current            | I <sub>LKG(LS1)</sub>   | $V_{LX1} = 5.35V$ , $V_{VIN} = 13.5 V$ ,<br>-40°C < T <sub>J</sub> < 85°C <sup>[3]</sup>          |   | -    | -    | 10   | μΑ   |
| LX Rising Slew Rate Control [3]     | LX1 <sub>RISE</sub>     | V <sub>VIN</sub> = 13.5V, 10% to 90%, I <sub>VREG</sub> = 0.6 A                                   | • | _    | 1.4  | _    | V/ns |
| LX Falling Slew Rate [3]            | LX1 <sub>FALL</sub>     | V <sub>VIN</sub> = 13.5V, 10% to 90%, I <sub>VREG</sub> = 0.6 A                                   | • | _    | 1.5  | _    | V/ns |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>[2]</sup> Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)**<sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; • indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                                             | Symbol                     | Test Conditions                                                                         |   | Min. | Тур.                | Max. | Unit          |
|------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------|---|------|---------------------|------|---------------|
| SOFT START (VREG)                                          |                            |                                                                                         |   |      |                     |      |               |
| VREG Soft Start Ramp Time [3]                              | t <sub>SS1</sub>           |                                                                                         | • | _    | 1                   | _    | ms            |
| PWM FREQUENCY FOLDBACK (VREG)                              |                            |                                                                                         |   |      |                     |      |               |
|                                                            |                            | $V_{VREG} < 1.3 V_{TYP}, V_{COMP1} = V_{EA1VO(max)}$                                    | • | _    | f <sub>OSC</sub> /8 | —    | -             |
|                                                            |                            | $V_{VREG} < 1.3 V_{TYP}, V_{COMP1} < V_{EA1VO(max)}$                                    | • | -    | f <sub>OSC</sub> /4 | _    | -             |
| PWM Frequency Foldback (VREG)                              | f <sub>SW1(FB)</sub>       | $1.3 V_{TYP} < V_{VREG} < 2.7 V_{TYP},$<br>$V_{COMP1} < V_{EA1VO(max)}$                 | • | -    | f <sub>OSC</sub> /2 | _    | _             |
|                                                            |                            | $V_{VREG} > 2.7 V_{TYP}, V_{COMP1} < V_{EA1VO(max)}$                                    | • | _    | f <sub>OSC</sub>    | _    | -             |
| HICCUP MODE (VREG)                                         |                            |                                                                                         |   |      |                     |      |               |
| Liegue OCR DW/M Counto                                     | t <sub>HIC1(OCP)L</sub>    | V <sub>VREG</sub> < 1.3 V <sub>TYP</sub> , V <sub>COMP1</sub> = V <sub>EA1VO(max)</sub> | • | -    | 30                  | _    | PWM<br>cycles |
|                                                            | t <sub>HIC1(OCP)</sub> H   | V <sub>VREG</sub> > 1.3 V <sub>TYP</sub> , V <sub>COMP1</sub> = V <sub>EA1VO(max)</sub> | • | _    | 120                 | _    | PWM<br>cycles |
| CURRENT PROTECTION (VREG)                                  |                            |                                                                                         |   |      |                     |      |               |
| Pulse-by-Pulse Current Limit                               | I <sub>LIM1(ton,min)</sub> |                                                                                         | • | 2.5  | 2.8                 | 3.3  | А             |
| LX1 Short-Circuit Current Limit                            | I <sub>LIM(LX1)</sub>      | Latched fault after 3 <sup>rd</sup> detection                                           | • | 6.0  | 7.0                 | _    | А             |
| Low-Side MOSFET Reverse Current<br>Limit (Drain to Source) | I <sub>LIM(LX1)Lo</sub>    |                                                                                         | • | _    | 1                   | _    | А             |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

[2] Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)**<sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; • indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                               | Symbol                  | Test Co                                                     | onditions           |   | Min. | Тур.  | Max. | Unit |
|----------------------------------------------|-------------------------|-------------------------------------------------------------|---------------------|---|------|-------|------|------|
| ADJUSTABLE SYNCHRONOUS BUCK REGULATOR (1V2X) |                         |                                                             |                     |   |      |       |      |      |
|                                              |                         |                                                             | ABC 91402           | • | _    | 1.275 | _    | V    |
|                                              |                         |                                                             | ARG81403            | • | -2   | _     | +2   | %    |
| TV2X Feedback Voltage Accuracy               | V <sub>1V2x</sub>       | V <sub>VREG</sub> = 5.35 V                                  | ADC91402.1          | • |      | 1.25  |      | V    |
|                                              |                         |                                                             | ARG81403-1          | • | -2   | _     | +2   | %    |
| PULSE WIDTH MODULATION (1V2X-PWM)            |                         |                                                             |                     |   |      |       |      |      |
| Minimum Controllable SW On-Time              | t <sub>ON(MIN2)</sub>   |                                                             |                     | • | _    | 65    | 105  | ns   |
| Minimum SW Off-Time                          | t <sub>OFF(MIN2)</sub>  |                                                             |                     | • | _    | 100   | 125  | ns   |
| Gate Drive Non-Overlap Time [3]              | t <sub>NO2</sub>        |                                                             |                     | • | —    | 8     | _    | ns   |
| COMP2 to LX2 Current Gain                    | gm <sub>POWER2</sub>    |                                                             |                     |   | _    | 3.7   | -    | A/V  |
| Slope Compensation [3]                       | SE <sub>2</sub>         |                                                             |                     | • | 0.45 | 0.7   | 0.95 | A/µs |
| PWM Ramp Offset                              | V <sub>PWM2(OFFS)</sub> | V <sub>COMP2</sub> for 0% duty                              | cycle               | • | _    | 400   | _    | mV   |
| ERROR AMPLIFIER (1V2X-COMP2)                 |                         |                                                             |                     |   |      |       |      |      |
| Feedback Input Bias Current <sup>[3]</sup>   | I <sub>1V2x</sub>       | V <sub>COMP2</sub> = 0.8 V, 1V2<br>I <sub>COMP2</sub> = 0 A | x regulated so that | • | _    | -150  | -350 | nA   |
| Open Loop Voltage Gain <sup>[3]</sup>        | A <sub>VOL2</sub>       |                                                             |                     | • | _    | 60    | _    | dB   |
| Transconductance                             | gm <sub>EA2H</sub>      | I <sub>COMP2</sub> = 0 μA, V <sub>SS2</sub><br>signal       | > 500 mV, internal  | • | 515  | 900   | 1350 | μA/V |
|                                              | gm <sub>EA2L</sub>      | V <sub>SS2</sub> < 500 mV, internal signal                  |                     | • | _    | 250   | _    | μA/V |
| Source and Sink Current                      | I <sub>EA2</sub>        |                                                             |                     | • | -    | ±50   | -    | μA   |
| Maximum Output Voltage                       | V <sub>EA2VO(max)</sub> |                                                             |                     | • | 1.0  | 1.3   | 1.7  | V    |
| COMP2 Pull-Down Resistance                   | R <sub>COMP2</sub>      | When 1V2x is in OF                                          | F state             | • | _    | 1.5   | _    | kΩ   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

[2] Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)** <sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; • indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                                             | Symbol                  | Test Conditions                                                                                       |   | Min. | Тур.                | Max. | Unit          |
|------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------|---|------|---------------------|------|---------------|
| INTERNAL MOSFET PARAMETERS                                 | 6 (1V2X: LX2)           | ·                                                                                                     |   |      |                     |      |               |
| Llink Cide On Desistence                                   |                         | $V_{VREG}$ = 5.35 V, $T_{J}$ = 25°C <sup>[3]</sup> , $I_{DS2}$ = 0.1 A                                |   | _    | 275                 | 350  | mΩ            |
| High-Side On Resistance                                    | R <sub>ds(on)</sub> HS2 | V <sub>VREG</sub> = 5.35 V, I <sub>DS2</sub> = 0.1 A                                                  | • | _    | _                   | 550  | mΩ            |
| Low Side On Desistance                                     | P                       | $V_{VREG}$ = 5.35 V, $T_{J}$ = 25°C <sup>[3]</sup> , $I_{DS2}$ = 0.1 A                                |   | _    | 135                 | 175  | mΩ            |
| Low-Side Off Resistance                                    | Rds(on)LS2              | V <sub>VREG</sub> = 5.35 V, I <sub>DS2</sub> = 0.1 A                                                  | • | _    | _                   | 270  | mΩ            |
| High-Side Leakage Current                                  | ILKG(HS2)               | $V_{LX2} = 0 V, V_{VREG} = 5.35 V,$<br>-40°C < T <sub>J</sub> < 85°C <sup>[3]</sup>                   |   | _    | _                   | 2    | μA            |
|                                                            | 2.(0(1.02)              | V <sub>LX2</sub> = 0 V, V <sub>VREG</sub> = 5.35 V                                                    | • | _    | -                   | 15   | μA            |
| Low-Side Leakage Current                                   | ILKG(LS2)               | V <sub>LX2</sub> = 5.35 V, V <sub>VIN</sub> = 13.5 V,<br>-40°C < T <sub>J</sub> < 85°C <sup>[3]</sup> |   | _    | _                   | 2    | μA            |
|                                                            | 2110(202)               | V <sub>LX2</sub> = 5.35 V, V <sub>VIN</sub> = 13.5 V                                                  | • | -    | -                   | 30   | μA            |
| LX2 Rise Time <sup>[3]</sup>                               | t <sub>LX2RISE</sub>    | $V_{VREG}$ = 5.35 V, 10% to 90%, $I_{1V2}$ = 0.1 A                                                    | • | _    | 7                   | _    | ns            |
| LX2 Fall Time <sup>[3]</sup>                               | t <sub>LX2FALL</sub>    | $V_{VREG}$ = 5.35 V, 10% to 90%, $I_{1V2}$ = 0.1 A                                                    | • | -    | 6                   | -    | ns            |
| SOFT START (1V2X)                                          |                         |                                                                                                       |   |      |                     |      |               |
| 1V2x Soft Start Ramp Time [3]                              | t <sub>SS2</sub>        |                                                                                                       | • | -    | 1                   | —    | ms            |
| PWM FREQUENCY FOLDBACK (1)                                 | /2X)                    |                                                                                                       |   |      |                     |      |               |
|                                                            |                         | V <sub>1V2x</sub> < 450 mV <sub>TYP</sub>                                                             | • | _    | f <sub>OSC</sub> /4 | _    | _             |
| 1V2x PWM Frequency Foldback                                | f <sub>SW2(FB)</sub>    | $450 \text{ mV}_{\text{TYP}} < \text{V}_{1\text{V2x}} < 780 \text{ mV}_{\text{TYP}}$                  | • | -    | f <sub>OSC</sub> /2 | -    | -             |
|                                                            |                         | V <sub>1V2x</sub> > 780 mV <sub>TYP</sub>                                                             | • | _    | f <sub>OSC</sub>    | _    | -             |
| HICCUP MODE (1V2X)                                         |                         |                                                                                                       |   |      |                     |      |               |
|                                                            | t <sub>HIC2(OCP)L</sub> | V <sub>1V2x</sub> < 450 mV <sub>TYP</sub>                                                             | • | -    | 30                  | -    | PWM<br>cycles |
|                                                            | t <sub>HIC2(OCP)H</sub> | V <sub>1V2x</sub> > 450 mV <sub>TYP</sub>                                                             | • | _    | 120                 | _    | PWM<br>cycles |
| CURRENT PROTECTION (1V2X)                                  |                         |                                                                                                       |   |      |                     |      |               |
| High-Side MOSFET Pulse-by-Pulse<br>Current Limit           | ILIM2(ton,min)H         |                                                                                                       | • | 1.8  | 2.6                 | 3.3  | A             |
| Low-Side MOSFET Reverse Current<br>Limit (Drain to Source) | I <sub>LIM(LX2)Lo</sub> |                                                                                                       | • | _    | 1                   | _    | A             |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>[2]</sup> Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)** [1]: Valid at  $6 \vee \leq V_{VIN} / V_{SNSVIN} \leq 36 \vee$ , T<sub>J</sub> = 25°C; • indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                       | Symbol                   | Test Conditions                                                                                                                                                                                                               | ns Mir |                           |      | Max. | Unit |
|--------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------|------|------|------|
| V5 LINEAR REGULATORS                 |                          |                                                                                                                                                                                                                               |        |                           |      |      |      |
| V5 Accuracy and Load Regulation      | V <sub>V5</sub>          | 10 mA < I <sub>V5</sub> < 300 mA, V <sub>VREG</sub> = 5.25 V                                                                                                                                                                  | •      | 4.9                       | 5.0  | 5.1  | V    |
| V5 Dropout 1                         | V <sub>V5(DO)1</sub>     | $ T_{\rm J} = -40^{\circ} \text{C}, V_{\rm VIN} = 3.5 \text{ V}, I_{\rm V5} = 230 \text{ mA}, \\ I_{\rm V5P1} = 10 \text{ mA}, I_{\rm V5P2} = 10 \text{ mA}, I_{\rm 3V3} = 50 \text{ mA}, \\ I_{\rm 1V2x} = 800 \text{ mA}, $ |        | V <sub>V5(UV,L)max</sub>  | _    | _    | V    |
| V5 Dropout 2                         | V <sub>V5(DO)2</sub>     | $T_J = 150^{\circ}$ C, $V_{VIN} = 3.65$ V, $I_{V5} = 230$ mA,<br>$I_{V5P1} = 10$ mA, $I_{V5P2} = 10$ mA, $I_{3V3} = 50$ mA,<br>$I_{1V2x} = 1200$ mA                                                                           |        | V <sub>V5(UV,L)max</sub>  | _    | _    | V    |
| V5 Dropout 3                         | V <sub>V5(DO)3</sub>     | $T_J = -40^{\circ}$ C, $V_{VIN} = 5.2$ V, $I_{V5} = 230$ mA,<br>$I_{V5P1} = 10$ mA, $I_{V5P2} = 10$ mA, $I_{3V3} = 50$ mA,<br>$I_{1V2x} = 800$ mA                                                                             |        | V <sub>V5(POK,L)max</sub> | _    | -    | V    |
| V5 Dropout 4                         | V <sub>V5(DO)4</sub>     | $T_J = 150^{\circ}$ C, $V_{VIN} = 5.2$ V, $I_{V5} = 230$ mA,<br>$I_{V5P1} = 10$ mA, $I_{V5P2} = 10$ mA, $I_{3V3} = 50$ mA,<br>$I_{1V2x} = 1200$ mA                                                                            |        | V <sub>V5(POK,L)max</sub> | _    | -    | V    |
| V5 Output Capacitance [3]            | C <sub>OUT(V5)</sub>     |                                                                                                                                                                                                                               | •      | 1.0                       | _    | 22   | μF   |
| V5 Current Limit <sup>[1]</sup>      | I <sub>LIM(V5)</sub>     | V <sub>V5</sub> = 5 V                                                                                                                                                                                                         | •      | -330                      | -470 | -    | mA   |
| V5 Foldback Current <sup>[1]</sup>   | I <sub>FBK(V5)</sub>     | V <sub>V5</sub> = 0 V                                                                                                                                                                                                         | •      | -60                       | -120 | -180 | mA   |
| V5 Startup Time [3]                  | t <sub>SU(V5)</sub>      | $C_{V5} \le 2.9 \ \mu\text{F}$ , Load = 33 $\Omega \pm 5\%$ (150 mA)                                                                                                                                                          | •      | -                         | _    | 1    | ms   |
| V5P1 LINEAR REGULATORS               |                          |                                                                                                                                                                                                                               |        |                           |      |      |      |
| V5P1 Accuracy and Load Regulation    | V <sub>V5P1</sub>        | 10 mA < $I_{V5P1}$ < 100 mA, $V_{VREG}$ = 5.25 V                                                                                                                                                                              | •      | 4.9                       | 5.0  | 5.1  | V    |
| V5P1/V5 Tracking Accuracy            | V <sub>V5P1(TRACK)</sub> | I <sub>V5P1</sub> = 50 mA, I <sub>V5</sub> = 50 mA                                                                                                                                                                            | •      | -25                       | _    | 25   | mV   |
| V5P1 Output Capacitance [3]          | C <sub>OUT(V5P1)</sub>   |                                                                                                                                                                                                                               | •      | 1.0                       | -    | 22   | μF   |
| V5P1 Current Limit <sup>[1]</sup>    | I <sub>LIM(V5P1)</sub>   | V <sub>V5P1</sub> = 5 V                                                                                                                                                                                                       | •      | -110                      | -155 | -    | mA   |
| V5P1 Foldback Current <sup>[1]</sup> | I <sub>FBK(V5P1)</sub>   | V <sub>V5P1</sub> = 0 V                                                                                                                                                                                                       | •      | -20                       | -40  | -70  | mA   |
| V5P1 Startup Time [3]                | t <sub>SU(V5P1)</sub>    | $C_{V5P1} \le 2.9 \ \mu\text{F}, R_{Load} = 100 \ \Omega \pm 5\%$ (50 mA)                                                                                                                                                     | •      | -                         | _    | 1    | ms   |
| V5P2 LINEAR REGULATORS               |                          |                                                                                                                                                                                                                               |        |                           |      |      |      |
| V5P2 Accuracy and Load Regulation    | V <sub>V5P2</sub>        | 10 mA < I <sub>V5P2</sub> < 100 mA, V <sub>VREG</sub> = 5.25 V                                                                                                                                                                | •      | 4.9                       | 5.0  | 5.1  | V    |
| V5P2/ V5 Tracking Accuracy           | V <sub>V5P2(TRACK)</sub> | I <sub>V5P2</sub> = 50 mA, I <sub>V5</sub> = 50 mA                                                                                                                                                                            | •      | -25                       | _    | 25   | mV   |
| V5P2 Output Capacitance [3]          | C <sub>OUT(V5P2)</sub>   |                                                                                                                                                                                                                               | •      | 1.0                       | -    | 22   | μF   |
| V5P2 Current Limit [1]               | I <sub>LIM(V5P2)</sub>   | V <sub>V5P2</sub> = 5 V                                                                                                                                                                                                       | •      | -110                      | -155 | -    | mA   |
| V5P2 Foldback Current <sup>[1]</sup> | I <sub>FBK(V5P2)</sub>   | $V_{V5P2} = 0 V$                                                                                                                                                                                                              | •      | -20                       | -40  | -70  | mA   |
| V5P2 Startup Time [3]                | t <sub>SU(V5P2)</sub>    | $C_{V5P2} \le 2.9 \ \mu\text{F}, R_{Load} = 100 \ \Omega \pm 5\% (50 \ \text{mA})$                                                                                                                                            | •      | _                         | _    | 1    | ms   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>[2]</sup> Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)** <sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; • indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                      | Symbol                  | Test Conditions                                                                                                                                                                                                                                        |          | Min.                      | Тур. | Max. | Unit |
|-------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------|------|------|------|
| 3V3 LINEAR REGULATOR                | •                       |                                                                                                                                                                                                                                                        |          |                           |      |      | °    |
| 3V3 Accuracy and Load Regulation    | V <sub>3V3</sub>        | 10 mA < I <sub>3V3</sub> < 150 mA, V <sub>VREG</sub> = 5.25 V                                                                                                                                                                                          | •        | 3.23                      | 3.3  | 3.37 | V    |
| 3V3 Dropout 1                       | V <sub>3V3(DO)1</sub>   | $T_J = -40^{\circ}$ C, $V_{VIN} = 3.5$ V, $I_{V5} = 230$ mA,<br>$I_{V5P1} = 10$ mA, $I_{V5P2} = 10$ mA , $I_{3V3} = 50$ mA,<br>$I_{1V2x} = 800$ mA                                                                                                     |          | V <sub>3V3(UV,L)max</sub> | -    | -    | V    |
| 3V3 Dropout 2                       | V <sub>3V3(DO)2</sub>   | $ \begin{array}{l} T_{\rm J} = 150^{\circ}{\rm C},  V_{\rm VIN} = 3.65 {\rm V},  I_{\rm V5} = 230  {\rm mA}, \\ I_{\rm V5P1} = 10  {\rm mA},  I_{\rm V5P2} = 10  {\rm mA},  I_{\rm 3V3} = 50  {\rm mA}, \\ I_{\rm 1V2x} = 1200  {\rm mA} \end{array} $ |          | V <sub>3V3(UV,L)max</sub> | -    | -    | V    |
| 3V3 Output Capacitance [3]          | C <sub>OUT(3V3)</sub>   |                                                                                                                                                                                                                                                        | •        | 1.0                       | _    | 22   | μF   |
| 3V3 Current Limit <sup>[1]</sup>    | I <sub>LIM(3V3)</sub>   | V <sub>3V3</sub> = 3.3 V                                                                                                                                                                                                                               | •        | -165                      | -235 | _    | mA   |
| 3V3 Foldback Current <sup>[1]</sup> | I <sub>FBK(3V3)</sub>   | V <sub>3V3</sub> = 0 V                                                                                                                                                                                                                                 | •        | -30                       | -60  | -90  | mA   |
| 3V3 Startup Time [3]                | t <sub>SU(3V3)</sub>    | $C_{3V3} \le 2.9 \ \mu\text{F}, \ \text{R}_{\text{Load}} = 22 \ \Omega \ \pm 5\% \ (150 \ \text{mA})$                                                                                                                                                  | •        | -                         | _    | 1    | ms   |
| IGNITION ENABLE (ENBAT) INPUT       |                         |                                                                                                                                                                                                                                                        |          |                           |      |      |      |
| ENRAT Throshold                     | V <sub>ENBAT(H)</sub>   | V <sub>ENBAT</sub> rising                                                                                                                                                                                                                              | •        | -                         | 2.8  | 3.0  | V    |
| V <sub>ENBAT</sub> (L)              |                         | V <sub>ENBAT</sub> falling                                                                                                                                                                                                                             | •        | 1.7                       | 2.1  | -    | V    |
| ENBAT Hysteresis                    | V <sub>ENBAT(HYS)</sub> | V <sub>ENBAT(H)</sub> - V <sub>ENBAT(L)</sub>                                                                                                                                                                                                          | •        | -                         | 700  | -    | mV   |
| ENRAT Riss Current                  |                         | T <sub>J</sub> = 25°C <sup>[3]</sup> , V <sub>ENBAT</sub> = 3.5 V                                                                                                                                                                                      |          | -                         | 28   | 45   | uA   |
|                                     | 'ENBAT(BIAS)            | T <sub>J</sub> = 150°C, V <sub>ENBAT</sub> = 3.5 V                                                                                                                                                                                                     |          | _                         | 35   | 55   | μA   |
| ENBAT Resistance                    | R <sub>ENBAT</sub>      | V <sub>ENBAT</sub> < 1.2 V                                                                                                                                                                                                                             | •        | 200                       | 650  | 900  | kΩ   |
| LOGIC ENABLE (ENB) INPUT            |                         |                                                                                                                                                                                                                                                        |          |                           |      |      |      |
| ENB Thresholds                      | V <sub>ENB(H)</sub>     | V <sub>ENB</sub> rising                                                                                                                                                                                                                                | •        | -                         | _    | 2.0  | V    |
|                                     | V <sub>ENB(L)</sub>     | V <sub>ENB</sub> falling                                                                                                                                                                                                                               | •        | 0.8                       | -    | _    | V    |
| ENB Bias Current                    | I <sub>ENB(BIAS)</sub>  | V <sub>ENB</sub> = 3.3 V                                                                                                                                                                                                                               | •        | -                         | _    | 175  | μA   |
| ENB Resistance                      | R <sub>ENB</sub>        | V <sub>ENB</sub> = 0.8 V                                                                                                                                                                                                                               | •        | 25                        | 35   | 50   | kΩ   |
| ENB/ENBAT/VIGN-IN FILTER/DEGL       | ІТСН                    |                                                                                                                                                                                                                                                        |          |                           |      |      |      |
| Enable Filter/Deglitch Time         | t <sub>dEN(FILT)</sub>  |                                                                                                                                                                                                                                                        | •        | -                         | 30   | 40   | μs   |
| ENB/ENBAT/VIGN-IN SHUTDOWN I        | DELAY                   |                                                                                                                                                                                                                                                        |          |                           |      |      |      |
| Regulator (1V2x) Shutdown delay     | t <sub>dREG(OFF)</sub>  | Period from NPOR is low (when ENB,<br>ENBAT, and VIGN-IN are low) to COMP2<br>begins to decay (see Figure 4)                                                                                                                                           | • 5 15 3 |                           | 30   | μs   |      |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).
[2] Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)**<sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; ● indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                     | Symbol                    | Test Conditions                                      |   | Min.  | Тур. | Max.  | Unit |
|------------------------------------|---------------------------|------------------------------------------------------|---|-------|------|-------|------|
| NPOR OV/UV PROTECTION THREE        | SHOLDS                    |                                                      |   |       |      |       |      |
|                                    | V <sub>V5(OV,H)</sub>     | V <sub>V5</sub> rising                               | • | 5.15  | 5.33 | 5.50  | V    |
| V5 OV Thresholds                   | V <sub>V5(OV,L)</sub>     | V <sub>V5</sub> falling                              | • | _     | 5.30 | _     | V    |
| V5 OV Hysteresis                   | V <sub>V5(OV,HYS)</sub>   | $V_{V5(OV,H)} - V_{V5(OV,L)}$                        | • | 15    | 30   | 50    | mV   |
| V/5 LIV/ Threeholde                | V <sub>V5(UV,H)</sub>     | V <sub>V5</sub> rising                               |   | —     | 4.68 | _     | V    |
| VS OV Thresholds                   | V <sub>V5(UV,L)</sub>     | V <sub>V5</sub> falling                              | • | 3.00  | 3.13 | 3.27  | V    |
| V5Px Output Disconnect Threshold   | V <sub>V5Px(DISC)</sub>   | $V_{\text{V5Px}}$ rising, turning off disconnect FET | • | —     | 6.5  | _     | V    |
| VEDy OV Throsholds                 | V <sub>V5Px(OV,H)</sub>   | V <sub>V5Px</sub> rising                             | • | 5.15  | 5.33 | 5.50  | V    |
|                                    | V <sub>V5Px(OV,L)</sub>   | V <sub>V5Px</sub> falling                            | • | —     | 5.30 | _     | V    |
| V5Px OV Hysteresis                 | V <sub>V5Px(OV,HYS)</sub> | V <sub>V5Px(OV,H)</sub> - V <sub>V5Px(OV,L)</sub>    | • | 15    | 30   | 50    | mV   |
| VEDy LIV Throoboldo                | V <sub>V5Px(UV,H)</sub>   | V <sub>V5Px</sub> rising                             | • | _     | 4.68 | _     | V    |
| VSPX OV Thresholds                 | V <sub>V5Px(UV,L)</sub>   | V <sub>V5Px</sub> falling                            | • | 3.00  | 3.13 | 3.27  | V    |
|                                    | V <sub>3V3(OV,H)</sub>    | V <sub>3V3</sub> rising                              | • | 3.41  | 3.52 | 3.60  | V    |
| SV3 OV Thresholds                  | V <sub>3V3(OV,L)</sub>    | V <sub>3V3</sub> falling                             | • | _     | 3.48 | _     | V    |
| 3V3 OV Hysteresis                  | V <sub>3V3(OV,HYS)</sub>  | $V_{3V3(OV,H)} - V_{3V3(OV,L)}$                      | • | 25    | 35   | 50    | mV   |
| 2)/2 LIV/ Threeholds               | V <sub>3V3(UV,H)</sub>    | V <sub>3V3</sub> rising                              | • | _     | 3.12 | _     | V    |
| SV3 OV Thresholds                  | V <sub>3V3(UV,L)</sub>    | V <sub>3V3</sub> falling                             | • | 3.0   | 3.07 | 3.17  | V    |
| 3V3 UV Hysteresis                  | V <sub>3V3(UV,HYS)</sub>  | $V_{3V3(UV,H)} - V_{3V3(UV,L)}$                      | • | 40    | 50   | 60    | mV   |
| 1/2 $O/$ Thresholds (ADC91402)     | V <sub>1V2x(OV,H)</sub>   | V <sub>1V2x</sub> rising                             | • | 1.316 | 1.35 | 1.377 | V    |
| TV2x OV Thresholds (ARGo1403)      | V <sub>1V2x(OV,L)</sub>   | V <sub>1V2x</sub> falling                            | • | 1.31  | 1.33 | 1.36  | V    |
| 1V2x OV Hysteresis (ARG81403)      | V <sub>1V2x(OV,HYS)</sub> | $V_{1V2x(OV,H)} - V_{1V2x(OV,L)}$                    | • | _     | 17   | _     | mV   |
| 1)/2x LIV/ Threeholds (ADC91402)   | V <sub>1V2x(UV,H)</sub>   | V <sub>1V2x</sub> rising                             | • | 1.19  | 1.22 | 1.24  | V    |
| TV2x UV Thresholds (ARGo 1403)     | V <sub>1V2x(UV,L)</sub>   | V <sub>1V2x</sub> falling                            | • | 1.173 | 1.20 | 1.234 | V    |
| 1V2x UV Hysteresis (ARG81403)      | V <sub>1V2x(UV,HYS)</sub> | $V_{1V2x(UV,H)} - V_{1V2x(UV,L)}$                    | • | _     | 17   | _     | mV   |
| 1/2 $O/$ Thresholds (ADC91402.1)   | V <sub>1V2x(OV,H)</sub>   | V <sub>1V2x</sub> rising                             | • | 1.29  | 1.32 | 1.35  | V    |
| TV2X OV THIESHOLDS (ARGo1403-1)    | V <sub>1V2x(OV,L)</sub>   | V <sub>1V2x</sub> falling                            | • | 1.28  | 1.30 | 1.32  | V    |
| 1V2x OV Hysteresis (ARG81403-1)    | V <sub>1V2x(OV,HYS)</sub> | $V_{1V2x(OV,H)} - V_{1V2x(OV,L)}$                    | • | _     | 17   | _     | mV   |
| 1)/2x LIV/Threabolds (APC 91402-1) | V <sub>1V2x(UV,H)</sub>   | V <sub>1V2x</sub> rising                             | • | 1.17  | 1.20 | 1.22  | V    |
| TV2x UV Thresholds (ARGo1403-1)    | V <sub>1V2x(UV,L)</sub>   | V <sub>1V2x</sub> falling                            | • | 1.15  | 1.18 | 1.21  | V    |
| 1V2x UV Hysteresis (ARG81403-1)    | V <sub>1V2x(UV,HYS)</sub> | $V_{1V2x(UV,H)} - V_{1V2x(UV,L)}$                    | • | _     | 17   | _     | mV   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

<sup>[2]</sup> Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)** <sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; • indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                                      | Symbol                  | Test Conditions                                                                                                |   | Min. | Тур. | Max. | Unit |  |  |
|-----------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------|---|------|------|------|------|--|--|
| OVERVOLTAGE (OV) DETECTION F                        | ILTERING TI             | ME                                                                                                             |   |      |      |      |      |  |  |
| Overvoltage Detection Filtering Time                | t <sub>dOV</sub>        | V5Px, 3V3, and 1V2x overvoltage<br>detection filtering time (OV detection is<br>masked during this period)     | • | 5    | 15   | 25   | μs   |  |  |
| Overvoltage Detection Filtering Time,<br>V5 Rising  | t <sub>dOV(V5R)</sub>   | V5 overvoltage detection filtering time at<br>V5 rising (OV detection is masked during<br>this period)         | • | 0.7  | 1    | 1.3  | ms   |  |  |
| Overvoltage Detection Filtering Time,<br>V5 Falling | t <sub>dOV(V5F)</sub>   | V5 overvoltage detection filtering time at<br>V5 falling (OV detection is masked during<br>this period)        | • | 5    | 15   | 25   | μs   |  |  |
| NPOR TURN-ON DELAY                                  |                         |                                                                                                                |   |      |      |      |      |  |  |
| NPOR Turn-On Delay                                  | t <sub>dNPOR(ON)</sub>  |                                                                                                                | • | 12   | 15   | 18   | ms   |  |  |
| NPOR OUTPUT                                         |                         |                                                                                                                |   |      |      |      |      |  |  |
| NPOR Output Low Voltage                             | V <sub>NPOR(L)</sub>    | I <sub>NPOR</sub> = 4 mA                                                                                       | • | _    | 150  | 400  | mV   |  |  |
| NPOR Leakage Current <sup>[1]</sup>                 | I <sub>NPOR(LKG)</sub>  | V <sub>NPOR</sub> = 3.3 V                                                                                      | • | _    | _    | 2    | μA   |  |  |
| UNDERVOLTAGE (UV) FILTERING                         | ГІМЕ                    |                                                                                                                |   |      |      |      |      |  |  |
| Undervoltage Detection Filtering Time               | t <sub>dFILT</sub>      | V5Px, V5, 3V3, and 1V2x undervoltage detection filtering time (UV detection is masked during this period)      | • | 5    | _    | 25   | μs   |  |  |
| POK5V UV PROTECTION THRESHO                         | DLDS                    |                                                                                                                |   |      |      |      |      |  |  |
| V5-POK5V Rising Thresholds                          | V <sub>V5(POK,H)</sub>  | V <sub>V5</sub> rising                                                                                         | • | _    | 4.75 | -    | V    |  |  |
| V5-POK5V Falling Thresholds                         | V <sub>V5(POK,L)</sub>  | V <sub>V5</sub> falling                                                                                        | • | 4.50 | 4.65 | 4.80 | V    |  |  |
| ΡΟΚ5Υ ΟυΤΡυΤ                                        |                         |                                                                                                                |   |      |      |      |      |  |  |
| POK5V Output Voltage                                | V <sub>POK5V(L)</sub>   | I <sub>POK5V</sub> = 4 mA                                                                                      | • | _    | 150  | 400  | mV   |  |  |
| POK5V Leakage Current                               | I <sub>POK5V(LKG)</sub> | V <sub>POK5V</sub> = 3.3 V                                                                                     | • | _    | _    | 2    | μA   |  |  |
| FFN OUTPUT                                          |                         |                                                                                                                |   |      |      |      |      |  |  |
| FFn Output Voltage                                  | V <sub>FFn(L)</sub>     | I <sub>FFn</sub> = 4 mA                                                                                        | • | _    | 150  | 400  | mV   |  |  |
| FFn Leakage Current                                 | I <sub>FFn(LKG)</sub>   | V <sub>FFn</sub> = 3.3 V                                                                                       | • | _    | _    | 2    | μA   |  |  |
| VIN 2ND UV DETECTION THRESHO                        | LDS                     | ·                                                                                                              |   |      |      | ·    |      |  |  |
| VIN 2nd UV Thresholds                               | V <sub>VIN(UV2,L)</sub> | V <sub>VIN</sub> falling, set "VIN_2nd _UV" bit "1"<br>See "VIN 2nd UV DETECTION in<br>Functional Description" | • | 5.3  | 5.6  | 5.9  | V    |  |  |
| THERMAL PROTECTION                                  |                         |                                                                                                                |   |      |      |      |      |  |  |
| Thermal Shutdown Threshold [3]                      | T <sub>TSD</sub>        | T <sub>J</sub> rising                                                                                          |   | 165  | _    | -    | °C   |  |  |
| Thermal Shutdown Hysteresis [3]                     | T <sub>HYS</sub>        |                                                                                                                |   | _    | 15   | -    | °C   |  |  |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>[2]</sup> Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)** <sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; ● indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                                 | Symbol                    | Test Conditions Min. Typ. Max.                     |   |      |      |      |    |  |
|------------------------------------------------|---------------------------|----------------------------------------------------|---|------|------|------|----|--|
| VREG, VCP, AND BG THRESHOLD                    | S                         |                                                    |   |      |      |      |    |  |
|                                                | V <sub>VREG(OV,H)</sub>   | V <sub>VREG</sub> rising, LX1 PWM disabled         | • | 5.48 | 5.65 | 5.90 | V  |  |
| VREG OV Thresholds                             | V <sub>VREG(OV,L)</sub>   | V <sub>VREG</sub> falling, LX1 PWM enabled         | • | _    | 5.55 | _    | V  |  |
| VREG OV Hysteresis                             | V <sub>REG(OV,HYS)</sub>  | V <sub>VREG(OV,H)</sub> – V <sub>VREG(OV,L)</sub>  | • | —    | 100  | _    | mV |  |
|                                                | V <sub>VREG(UV,H)</sub>   | V <sub>VREG</sub> rising                           | • | 4.14 | 4.38 | 4.62 | V  |  |
| VREG OV Thiesholds                             | V <sub>VREG(UV,L)</sub>   | V <sub>VREG</sub> falling                          | • | _    | 3.2  | _    | V  |  |
| VREG UV Hysteresis                             | V <sub>VREG(UV,HYS)</sub> | $V_{VREG(UV,H)} - V_{VREG(UV,L)}$                  | • | _    | 1.2  | _    | V  |  |
| VCP OV Thresholds                              | V <sub>VCP(OV,H)</sub>    | V <sub>VCP</sub> rising                            | • | 11.0 | 12.5 | 14.0 | V  |  |
|                                                | V <sub>VCP(UV,H)</sub>    | V <sub>VCP</sub> rising, PWM enabled               | • | _    | 4.3  | -    | V  |  |
|                                                | V <sub>VCP(UV,L)</sub>    | V <sub>VCP</sub> falling, PWM disabled             | • | _    | 2.8  | _    | V  |  |
| VCP UV Hysteresis                              | V <sub>VCP(UV,HYS)</sub>  | V <sub>VCP(UV,H)</sub> - V <sub>VCP(UV,L)</sub>    | • | _    | 1.4  | _    | V  |  |
| BGREF and BGFAULT UV Thresholds <sup>[3]</sup> | V <sub>BGx(UV)</sub>      | V <sub>BGVREF</sub> or V <sub>BGFAULT</sub> rising | • | 1.00 | 1.05 | 1.10 | V  |  |
|                                                | V <sub>VCC(UV, H)</sub>   | V <sub>VCC</sub> rising                            | • | 2.9  | 3.05 | 3.2  | V  |  |
|                                                | V <sub>VCC(UV, L)</sub>   | V <sub>VCC</sub> falling                           | • | 2.6  | 2.8  | 3    | V  |  |
|                                                | V <sub>VCC(OV, H)</sub>   | V <sub>VCC</sub> rising                            |   | 5.1  | 5.3  | 5.5  | V  |  |
|                                                | V <sub>VCC(OV, L)</sub>   | V <sub>VCC</sub> falling                           | • | 4.7  | 4.95 | 5.2  | V  |  |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

<sup>[2]</sup> Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)** <sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; ● indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                        | Symbol                    | Test Conditions                         |   | Min. | Тур. | Max. | Unit |  |  |  |  |
|---------------------------------------|---------------------------|-----------------------------------------|---|------|------|------|------|--|--|--|--|
| WD ENABLE / INPUT (WDENn)             | WD ENABLE / INPUT (WDENn) |                                         |   |      |      |      |      |  |  |  |  |
| WDEND Voltage Thresholds              | V <sub>WDENn(LO)</sub>    | V <sub>WDENn</sub> falling, WDT enabled | • | 0.8  | _    | —    | V    |  |  |  |  |
|                                       | V <sub>WDENn(HI)</sub>    | V <sub>WDENn</sub> rising, WDT disabled | • | _    | _    | 2.0  | V    |  |  |  |  |
| WDENn Input Resistance                | R <sub>WD(ENn)</sub>      |                                         | • | _    | 60   | _    | kΩ   |  |  |  |  |
| WDIN VOLTAGE THRESHOLDS AN            | D CURRENT                 |                                         |   |      |      |      |      |  |  |  |  |
| WDIN Input Voltage Thresholds         | V <sub>WDIN(LO)</sub>     | V <sub>WDIN</sub> falling               | • | 0.8  | —    | _    | V    |  |  |  |  |
| WDiv input voltage Thresholds         | V <sub>WDIN(HI)</sub>     | V <sub>WDIN</sub> rising                | • | _    | _    | 2.0  | V    |  |  |  |  |
| WDIN Input Current <sup>[1]</sup>     | I <sub>WDIN</sub>         | V <sub>WDIN</sub> = 5 V                 | • | -10  | -    | 10   | μA   |  |  |  |  |
| WDIN TIMING SPECIFICATION             |                           |                                         |   |      |      |      |      |  |  |  |  |
| Watchdog Activation Delay (Startup)   | t <sub>dWD(START)</sub>   |                                         | • | 120  | 140  | 160  | ms   |  |  |  |  |
| Watchdog Activation Delay (Operation) | t <sub>dWD(OP)</sub>      |                                         | • | _    | 64   | _    | ms   |  |  |  |  |
| WD ONE-SHOT TIME                      |                           |                                         |   |      |      |      |      |  |  |  |  |
| WD Pulse Time after WD Fault          | t <sub>WD(FAULT)</sub>    |                                         | • | 1.6  | 2.0  | 2.4  | ms   |  |  |  |  |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

<sup>[2]</sup> Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)** <sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; • indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                                            | Symbol                       | Test Conditions                                                                                                                                                                                                                                                                                                                                                                            |   | Min. | Тур. | Max. | Unit |  |  |
|-----------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|------|------|------|--|--|
| ROTATIONAL SENSOR: VOLTAGE DROP OF HIGH / LOW-SIDE SWITCH |                              |                                                                                                                                                                                                                                                                                                                                                                                            |   |      |      |      |      |  |  |
| Voltage Drop, High-Side Switch                            | V <sub>DROP(H-SW)</sub>      | V <sub>SNSVIN</sub> – V <sub>SNSxP</sub> , I <sub>SNSxP</sub> = 20 mA,                                                                                                                                                                                                                                                                                                                     | • | _    | -    | 280  | mV   |  |  |
| Voltage Drop, Low-Side Switch                             | V <sub>DROP(L-SW)</sub>      | V <sub>SNSxN</sub> – V <sub>SNSxR</sub> , I <sub>SNSxN</sub> = 20 mA                                                                                                                                                                                                                                                                                                                       | • | _    | -    | 50   | mV   |  |  |
| ROTATIONAL SENSOR: REFERENCE VOLTAGE                      |                              |                                                                                                                                                                                                                                                                                                                                                                                            |   |      |      |      |      |  |  |
| SNSxFB Reference High Threshold                           | V <sub>REF(SNSxFB,H)</sub>   |                                                                                                                                                                                                                                                                                                                                                                                            | • | 1.04 | 1.1  | 1.16 | V    |  |  |
| SNSxFB Reference Low Threshold                            | V <sub>REF(SNSxFB,L)</sub>   |                                                                                                                                                                                                                                                                                                                                                                                            | • | 0.83 | 0.9  | 0.95 | V    |  |  |
| SNSxFB Reference Hysteresis                               | V <sub>REF(SNSxFB,HYS)</sub> |                                                                                                                                                                                                                                                                                                                                                                                            | • | _    | 0.2  | -    | V    |  |  |
| ROTATIONAL SENSOR: LEAKAGE CURRENT                        |                              |                                                                                                                                                                                                                                                                                                                                                                                            |   |      |      |      |      |  |  |
| SNSxFB Leakage Current                                    | I <sub>SNSxFB</sub>          | V <sub>SNSxFB</sub> = 2 V                                                                                                                                                                                                                                                                                                                                                                  | • | _    | -    | 1    | μA   |  |  |
| <b>ROTATIONAL SENSOR: OUTPUT V</b>                        | OLTAGE / DE                  | LAY TIME                                                                                                                                                                                                                                                                                                                                                                                   |   |      |      |      |      |  |  |
| SNSxO Output High Voltage                                 | V <sub>SNSxO(H)</sub>        | $V_{V5}$ = 5 V, $V_{SNSxFB}$ = 2 V, $I_{SNSxO}$ = 200 $\mu$ A                                                                                                                                                                                                                                                                                                                              | • | 4.5  | 4.9  | -    | V    |  |  |
| SNSxO Output Low Voltage                                  | V <sub>SNSxO(L)</sub>        | $V_{V5}$ = 5 V, $V_{SNSxFB}$ = 0 V, $I_{SNSxO}$ = 200 $\mu$ A                                                                                                                                                                                                                                                                                                                              | • | _    | 0.4  | 0.8  | V    |  |  |
| SNSxO response time                                       | t <sub>SNSxO(RES)</sub>      | $\label{eq:VV5} \begin{array}{l} V_{V5} = 5 \ V; \ from \ SNSxFB \ input \ rising \\ above \ V_{REF(SNSxFB,H)} \ to \ SNSxO \ output \\ rising \ (10\%); \ from \ SNSxFB \ input \ falling \\ below \ V_{REF(SNSxFB,H)} \ to \ SNSxO \ output \\ falling \ (90\%); \ SNSxFB \ input \ overdrive = \\ 0.8 \ V; \ input \ capacitance \ of \ MCU = 10 \ pF; \\ see \ Figure \ 1 \end{array}$ | • | _    | Ι    | 2    | μs   |  |  |
| SNSxO rise time                                           | t <sub>SNSxO(RISE)</sub>     | Output rising from 10% to 90%<br>SNSxFB input overdrive = 0.8 V, input<br>capacitance of MCU = 10 pF; see Figure 1                                                                                                                                                                                                                                                                         | • | _    | _    | 1    | μs   |  |  |
| SNSxO fall time                                           | t <sub>SNSxO(RISE)</sub>     | Output falling from 90% to 10%<br>SNSxFB input overdrive = 0.8 V, input<br>capacitance of MCU = 10 pF; see Figure 1                                                                                                                                                                                                                                                                        |   | _    | _    | 1    | μs   |  |  |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

[2] Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.







#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)**<sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; • indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                          | Symbol                    | Test Conditions                                                                                                                                                                                   |                                                                                                                                                                                                                                                                        | Min.                          | Тур.                         | Max.                         | Unit |
|-----------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------|------------------------------|------|
| ROTATIONAL SENSOR OVERVOLT              | AGE PROTE                 | CTION                                                                                                                                                                                             |                                                                                                                                                                                                                                                                        |                               |                              |                              |      |
|                                         | V <sub>SNSxP(OV,H)</sub>  | Rising, Monitoring SNSxP to GND,<br>high-side SW disabled (non-latch)                                                                                                                             | •                                                                                                                                                                                                                                                                      | 21                            | 22                           | 23                           | V    |
| SNSXF OV Threshold                      | V <sub>SNSxP(OV,L)</sub>  | Falling, Monitoring SNSxP to GND,<br>high-side SW enabled                                                                                                                                         | •                                                                                                                                                                                                                                                                      | 18                            | 19                           | 20                           | V    |
| SNSxP OV Detection Delay [3]            | t <sub>dSNS-OV</sub>      |                                                                                                                                                                                                   | •                                                                                                                                                                                                                                                                      | -                             | 8                            | -                            | μs   |
| ROTATIONAL SENSOR OVERCURF              |                           |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                        |                               |                              |                              |      |
| SNSxP High-Side SW Current Limit        | ILIM (SNSxP)              | Increasing, Monitoring SNSVIN to SNSxP,<br>high-side SW operation is hiccup (non-latch)                                                                                                           | •                                                                                                                                                                                                                                                                      | -75                           | -50                          | -25                          | mA   |
| SNSxN Low-Side SW Current Limit         | I <sub>LIM (SNSxN)</sub>  | Increasing, Monitoring SNSxN to SNSxR,<br>low-side SW operation is hiccup (non-latch),<br>resistor (SNSxR to GND) = $100 \Omega$                                                                  | •                                                                                                                                                                                                                                                                      | 25                            | 50                           | 75                           | mA   |
| SNSVIN                                  |                           |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                        |                               |                              |                              |      |
| SNSVIN Quiescent Current <sup>[1]</sup> | I <sub>Q(SNSVIN)</sub>    | V <sub>SNSVIN</sub> = 13.5 V                                                                                                                                                                      | •                                                                                                                                                                                                                                                                      | —                             | -                            | 10                           | mA   |
| SNSXR                                   |                           |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                        |                               |                              |                              |      |
| SNSxR Leakage Current <sup>[3]</sup>    | I <sub>SNSxR</sub>        | V <sub>SNSxR</sub> = 2 V                                                                                                                                                                          | •                                                                                                                                                                                                                                                                      | _                             | _                            | 0.1                          | μA   |
| LEVEL SHIFTERS INPUT THRESHO            | DLDS                      |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                        |                               |                              |                              |      |
| LSINx High Threshold                    | V <sub>LSINx(H)</sub>     |                                                                                                                                                                                                   | •                                                                                                                                                                                                                                                                      | _                             | 0.6 ×<br>V <sub>SNSVIN</sub> | 0.7 ×<br>V <sub>SNSVIN</sub> | V    |
| LSINx Low Threshold                     | V <sub>LSINx(L)</sub>     |                                                                                                                                                                                                   | •                                                                                                                                                                                                                                                                      | 0.33 ×<br>V <sub>SNSVIN</sub> | 0.4 ×<br>V <sub>SNSVIN</sub> | _                            | V    |
| LSINx Hysteresis                        | V <sub>LSINx(HYS)</sub>   |                                                                                                                                                                                                   | •                                                                                                                                                                                                                                                                      | 0.1 ×<br>V <sub>SNSVIN</sub>  | 0.2 ×<br>V <sub>SNSVIN</sub> | -                            | V    |
| LSINx Bias Current                      | I <sub>B-LSINx</sub>      |                                                                                                                                                                                                   | •                                                                                                                                                                                                                                                                      | -                             | _                            | 10                           | μA   |
| LEVEL SHIFTERS OUTPUT VOLTA             | GE / DELAY T              | IME                                                                                                                                                                                               |                                                                                                                                                                                                                                                                        |                               |                              |                              |      |
| LSOUTx High                             | V <sub>LSOUTx(H)</sub>    | V <sub>V5</sub> = 5 V, I <sub>LSOUTx</sub> = 100 μA                                                                                                                                               | •                                                                                                                                                                                                                                                                      | 4.6                           | _                            | -                            | V    |
| LSOUTx Low                              | V <sub>LSOUTx(L)</sub>    | V <sub>V5</sub> = 5 V, I <sub>LSOUTx</sub> = 100 μA                                                                                                                                               | •                                                                                                                                                                                                                                                                      | _                             | _                            | 0.4                          | V    |
| LSOUTx Delay time                       | t <sub>LSOUTx(DLY)</sub>  | High to Low / Low to High                                                                                                                                                                         | •                                                                                                                                                                                                                                                                      | _                             | -                            | 3                            | μs   |
| VIGN INPUT THRESHOLDS                   |                           |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                        |                               |                              |                              |      |
| VIGN-IN High Threshold                  | V <sub>IGN-IN(H)</sub>    | V <sub>IGN-IN</sub> rising                                                                                                                                                                        | •                                                                                                                                                                                                                                                                      | _                             | 2.8                          | 3.0                          | V    |
| VIGN-IN Low Threshold                   | V <sub>IGN-IN(L)</sub>    | V <sub>IGN-IN</sub> falling                                                                                                                                                                       | •                                                                                                                                                                                                                                                                      | 1.7                           | 2.1                          | -                            | V    |
| VIGN-IN Hysteresis                      | V <sub>IGN-IN (HYS)</sub> | $V_{IGN-IN(H)} - V_{IGN-IN(L)}$                                                                                                                                                                   | •                                                                                                                                                                                                                                                                      | -                             | 700                          | -                            | mV   |
|                                         |                           | T <sub>J</sub> = 25°C <sup>[3]</sup> , V <sub>IGN-IN</sub> = 3.5 V                                                                                                                                |                                                                                                                                                                                                                                                                        | _                             | 28                           | 45                           | μA   |
| VIGN-IN Blas Current                    | IGN-IN (BIAS)             | T <sub>J</sub> = 150°C, V <sub>IGN-IN</sub> = 3.5 V                                                                                                                                               |                                                                                                                                                                                                                                                                        | _                             | 35                           | 55                           | μA   |
| VIGN-IN Resistance                      | R <sub>IGN-IN</sub>       | V <sub>IGN-IN</sub> < 1.2 V                                                                                                                                                                       | •                                                                                                                                                                                                                                                                      | 200                           | 650                          | 900                          | kΩ   |
| VIGN OUTPUT VOLTAGE/ DELAY T            | IME                       |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                        |                               |                              |                              |      |
| VIGN-OUT High                           | V <sub>IGN-OUT(H)</sub>   | V <sub>V5</sub> = 5 V, I <sub>IGN-OUT</sub> = 100 μA                                                                                                                                              | •                                                                                                                                                                                                                                                                      | 4.6                           | _                            | _                            | V    |
| VIGN-OUT Low                            | V <sub>IGN-OUT(L)</sub>   | V <sub>V5</sub> = 5 V, I <sub>IGN-OUT</sub> = 100 μA                                                                                                                                              | •                                                                                                                                                                                                                                                                      | _                             | -                            | 0.4                          | V    |
| VIGN-OUT Delay Time                     | t <sub>dIGN-OUT</sub>     | From VIGN-IN input rising above $V_{IGN-OUT(H)} + 0.8$ V overdrive to VIGN-OUT output rising (10%).<br>From VIGN-IN input falling below $V_{IGN-OUT(L)} - 0.8$ V to VIGN-OUT output falling (90%) | v <sub>5</sub> = 5 V, I <sub>IGN-OUT</sub> = 100 μA<br>rom VIGN-IN input rising above V <sub>IGN-OUT(H)</sub> +<br>8 V overdrive to VIGN-OUT output rising (10%).<br>rom VIGN-IN input falling below V <sub>IGN-OUT(L)</sub> –<br>8 V to VIGN-OUT output falling (90%) |                               | _                            | 3                            | μs   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

[2] Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

**ELECTRICAL CHARACTERISTICS (continued)** <sup>[1]</sup>: Valid at 6 V ≤ V<sub>VIN</sub> / V<sub>SNSVIN</sub> ≤ 36 V, T<sub>J</sub> = 25°C; • indicates specifications guaranteed –40°C ≤ T<sub>J</sub> ≤ 150°C, ENB = High or ENBAT = High or VIGN-IN = High, unless otherwise specified

| Characteristic                                           | Symbol            | Test Conditions                                               |   | Min.                                  | Тур. | Max. | Unit |
|----------------------------------------------------------|-------------------|---------------------------------------------------------------|---|---------------------------------------|------|------|------|
| SERIAL INTERFACE (STRn, SDI, SD                          | O, SCK)           |                                                               |   | · · · · · · · · · · · · · · · · · · · |      |      |      |
| Input Low Voltage                                        | V <sub>IL</sub>   |                                                               | • | -                                     | -    | 0.8  | V    |
| Input High Voltage                                       | V <sub>IH</sub>   | All logic inputs                                              | • | 2.0                                   | _    | —    | V    |
| Input Hysteresis                                         | V <sub>Ihys</sub> | All logic inputs                                              | • | 250                                   | 550  | _    | mV   |
| Input Pull-Down SDI, SCK                                 | R <sub>PDS</sub>  | 0 V < V <sub>INPUT</sub> < 5 V                                | • | -                                     | 50   | _    | kΩ   |
| Input Pull-Up To VCC                                     | I <sub>PU</sub>   | STRn                                                          | • | -                                     | 50   | _    | kΩ   |
| Output Low Voltage                                       | V <sub>OL</sub>   | I <sub>OL</sub> = 1 mA <sup>[1]</sup>                         | • | -                                     | _    | 0.3  | V    |
| Output High Voltage                                      | V <sub>OH</sub>   | I <sub>OL</sub> = 1 mA <sup>[1]</sup> , V <sub>V5</sub> = 5 V | • | 4.5<br>(V <sub>V5</sub> – 0.5 V)      | -    | _    | V    |
| Clock High Time                                          | t <sub>scкн</sub> | A in Figure 2                                                 | • | 50                                    | -    | _    | ns   |
| Clock Low Time                                           | t <sub>SCKL</sub> | B in Figure 2                                                 | • | 50                                    | _    | _    | ns   |
| Strobe Lead Time                                         | t <sub>STLD</sub> | C in Figure 2                                                 | • | 30                                    | _    | _    | ns   |
| Strobe Lag Time                                          | t <sub>STLG</sub> | D in Figure 2                                                 | • | 30                                    | _    | _    | ns   |
| Strobe High Time                                         | t <sub>STRH</sub> | E in Figure 2                                                 | • | 300                                   | _    | _    | ns   |
| Data Out Enable Time <sup>[3]</sup>                      | t <sub>SDOE</sub> | F in Figure 2                                                 | • | -                                     | -    | 40   | ns   |
| Data Out Disable Time [3]                                | t <sub>SDOD</sub> | G in Figure 2                                                 | • | -                                     | -    | 30   | ns   |
| Data Out Valid Time From Clock<br>Falling <sup>[3]</sup> | t <sub>SDOV</sub> | H in Figure 2                                                 | • | -                                     | _    | 40   | ns   |
| Data Out Hold Time From Clock<br>Falling <sup>[3]</sup>  | t <sub>SDOH</sub> | J in Figure 2                                                 | • | 5                                     | _    | _    | ns   |
| Data In Setup Time To Clock Rising                       | t <sub>SDIS</sub> | K in Figure 2                                                 | • | 15                                    | _    | _    | ns   |
| Data In Hold Time From Clock Rising                      | t <sub>SDIH</sub> | L in Figure 2                                                 | • | 10                                    | _    | _    | ns   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>[2]</sup> Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow.

<sup>[3]</sup> Ensured by design and characterization, not production tested.



**Figure 2: Serial Interface Timing** X = don't exceed WD Config timeout, Z = high impedance (tri-state)



## Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

#### Table 1: Summary of Fault Mode Operation

| Fault Type and Condition                                                            | ARG81403 Response to Fault                                                                                                                                                              | NPOR                                                  | FFn                                                   | POK5V                                              | V5, 3V3, 1V2x                        | V5Px                                                   | Reset Method                                     |
|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------|--------------------------------------|--------------------------------------------------------|--------------------------------------------------|
| LATCHING FAULTS                                                                     |                                                                                                                                                                                         |                                                       |                                                       |                                                    | ·                                    | ·                                                      |                                                  |
| LX1 Shorted to Ground                                                               | If high-side MOSFET current exceeding I <sub>LIM(LX1</sub> ) results<br>in MPOR <sup>[1]</sup> , then all regulators are turned off.                                                    | Low                                                   | Low                                                   | Low                                                | Off                                  | Off                                                    | Remove short, then cycle<br>EN or VIN            |
| NON-LATCHING FAULTS                                                                 |                                                                                                                                                                                         |                                                       |                                                       |                                                    |                                      |                                                        |                                                  |
| V5P1<br>Short to VBAT (> 6.5 V <sub>typ</sub> )                                     | V5P1 disconnect occurs.                                                                                                                                                                 | No effect                                             | Low                                                   | No effect                                          | No effect                            | V5P1: Turning OFF<br>disconnect FET<br>V5P2: No effect | Check for short circuits<br>on V5P1              |
| V5P2<br>Short to VBAT (> 6.5 V <sub>typ</sub> )                                     | V5P2 disconnect occurs.                                                                                                                                                                 | No effect                                             | Low                                                   | No effect                                          | No effect                            | V5P1: No effect<br>V5P2: Turning OFF<br>disconnect FET | Check for short circuits<br>on V5P2              |
| V5P1<br>Overvoltage                                                                 | If OV condition persists for more than $t_{\rm dOV},$ then set FFn low.                                                                                                                 | No effect                                             | Low                                                   | No effect                                          | No effect                            | V5P2: No effect                                        | Check for short circuits<br>on V5P1              |
| V5P2<br>Overvoltage                                                                 | If OV condition persists for more than $t_{\rm dOV},$ then set FFn low.                                                                                                                 | No effect                                             | Low                                                   | No effect                                          | No effect                            | V5P1: No effect                                        | Check for short circuits<br>on V5P2              |
| V5P1<br>Overcurrent                                                                 | Foldback current limit will reduce output voltage.                                                                                                                                      | No effect                                             | Low<br>if V <sub>V5P1</sub> < V <sub>V5Px(UV,L)</sub> | No effect                                          | No effect                            | V5P2: No effect                                        | Remove short circuit or<br>decrease load         |
| V5P2<br>Overcurrent                                                                 | Foldback current limit will reduce output voltage.                                                                                                                                      | No effect                                             | Low<br>if V <sub>V5P2</sub> < V <sub>V5Px(UV,L)</sub> | No effect                                          | No effect                            | V5P1: No effect                                        | Remove short circuit or<br>decrease load         |
| V5P1<br>Undervoltage                                                                | Closed-loop control will try to raise voltage, but may be<br>constrained by foldback current limit.                                                                                     | No effect                                             | Low                                                   | No effect                                          | No effect                            | V5P2: No effect                                        | Remove short circuit or<br>decrease load         |
| V5P2<br>Undervoltage                                                                | Closed-loop control will try to raise voltage, but may be<br>constrained by foldback current limit.                                                                                     | No effect                                             | Low                                                   | No effect                                          | No effect                            | V5P1: No effect                                        | Remove the short circuit or<br>decrease the load |
| V5<br>Overvoltage                                                                   | If OV condition persists for more than $t_{\rm dOV},$ then set NPOR and FFn low.                                                                                                        | Low                                                   | Low                                                   | No effect                                          | 3V3: No effect<br>1V2x: No effect    | Track to V5                                            | Check for short circuits<br>on V5                |
| V5<br>Overcurrent                                                                   | Foldback current limit will reduce output voltage.                                                                                                                                      | Low if $V_{V5} < V_{V5(UV,L)}$                        | Low if $V_{V5} < V_{V5(UV,L)}$                        | Low<br>if V <sub>V5</sub> < V <sub>V5(POK,L)</sub> | 3V3: No effect<br>1V2x: No effect    | Track to V5                                            | Remove short circuit or<br>decrease load         |
| V5<br>Undervoltage<br>V <sub>V5</sub> > V <sub>V5(UV,L)</sub>                       | Closed-loop control will try to raise voltage, but may be<br>constrained by foldback current limit.                                                                                     | No effect                                             | No effect                                             | Low if V <sub>V5</sub> <<br>V <sub>V5(POK,L)</sub> | 3V3: No effect<br>1V2x: No effect    | Track to V5                                            | Remove short circuit or decrease load            |
| V5<br>Undervoltage<br>V <sub>V5</sub> < V <sub>V5(UV,L)</sub>                       | Closed-loop control will try to raise voltage, but may be<br>constrained by foldback current limit.                                                                                     | Low                                                   | Low                                                   | Low                                                | 3V3: No effect<br>1V2x: No effect    | Track to V5                                            | Remove short circuit or decrease load            |
| 3V3<br>Overvoltage                                                                  | If OV condition persists for more than $t_{\rm dOV},$ then set NPOR and FFn low.                                                                                                        | Low                                                   | Low                                                   | No effect                                          | V5: No effect<br>1V2x: No effect     | No effect                                              | Check for short circuits<br>on 3V3               |
| 3V3<br>Overcurrent                                                                  | Foldback current limit will reduce output voltage.                                                                                                                                      | Low<br>if V <sub>3V3</sub> < V <sub>3V3(UV,L)</sub>   | Low<br>if V <sub>3V3</sub> < V <sub>3V3(UV,L)</sub>   | No effect                                          | V5: No effect<br>1V2x: No effect     | No effect                                              | Remove short circuit or<br>decrease load         |
| 3V3<br>Undervoltage                                                                 | Closed-loop control will try to raise voltage, but may be<br>constrained by foldback current limit.                                                                                     | Low                                                   | Low                                                   | No effect                                          | V5: No effect<br>1V2x: No effect     | No effect                                              | Remove short circuit or<br>decrease load         |
| 1V2x<br>Overvoltage                                                                 | If OV condition persists for more than $t_{\rm dOV},$ then set NPOR and FFn low.                                                                                                        | Low                                                   | Low                                                   | No effect                                          | V5: No effect<br>3V3: No effect      | No effect                                              | Check for short circuits<br>on 1V2x              |
| 1V2x<br>Overcurrent                                                                 | Foldback current limit will reduce output voltage.                                                                                                                                      | Low<br>if V <sub>1V2x</sub> < V <sub>1V2x(UV,L)</sub> | Low<br>if V <sub>1V2x</sub> < V <sub>1V2x(UV,L)</sub> | No effect                                          | V5: No effect<br>3V3: No effect      | No effect                                              | Remove short circuit or<br>decrease load         |
| 1V2x<br>Undervoltage                                                                | Closed-loop control will try to raise voltage, but may be<br>constrained by foldback current limit.                                                                                     | Low                                                   | Low                                                   | No effect                                          | V5: No effect<br>3V3: No effect      | No effect                                              | Remove short circuit or<br>decrease load         |
| 1V2x Pin Open Circuit                                                               | 1V2x pin will be pulled high by internal current source,<br>COMP2 will respond by going low, LX2 will operate at<br>zero cycle, and synchronous buck output $\approx 0$ V.              | Low                                                   | Low                                                   | No effect                                          | V5: No effect<br>3V3: No effect      | No effect                                              | Repair open circuit,<br>check 1V2x circuitry     |
| 1V2x Output Shorted to<br>Ground, V <sub>1V2x</sub> < 450 mV<br>(during soft-start) | Continues to PWM, but turns off LX2 when high-side MOSFET current exceeds I <sub>LIM2(ton,min)H</sub> .                                                                                 | Low                                                   | Low                                                   | Low (V5 could not wake up)                         | V5: No effect<br>3V3: No effect      | No effect                                              | Remove short circuit                             |
| 1V2x Output Overcurrent,<br>V <sub>1V2x</sub> < 450 mV                              | Enters hiccup mode after 30 OCP faults.                                                                                                                                                 | Low                                                   | Low                                                   | No effect                                          | V5: No effect<br>3V3: No effect      | No effect                                              | Decrease the load                                |
| 1V2x output Overcurrent,<br>V <sub>1V2x</sub> > 450 mV                              | Enters hiccup mode after 120 OCP faults.                                                                                                                                                | Low<br>if V <sub>1V2x</sub> < V <sub>1V2x(UV,L)</sub> | Low                                                   | No effect                                          | V5: No effect<br>3V3: No effect      | No effect                                              | Decrease the load                                |
| LX2 Shorted to Ground                                                               | If high- side MOSFET current exceeding I <sub>LIM2(ton,min)H</sub> , 1V2x regulator is turned off.                                                                                      | $\frac{Low}{if V_{1V2x} < V_{1V2x(UV,L)}}$            | Low                                                   | No effect                                          | V5: No effect<br>3V3: No effect      | No effect                                              | Remove short circuit                             |
| VREG Pin<br>Open Circuit                                                            | $ \begin{array}{l} V_{VREG} \mbox{ will decay to 0 V; LX1 will switch at maximum} \\ duty cycle so the voltage on the output capacitors will \\ be very close to V_{VIN}. \end{array} $ | Low<br>if V5, 3V3, or 1V2x<br>detects UV              | Low<br>if VREG, V5, 3V3, or<br>1V2x detects UV        | Low<br>if V <sub>V5</sub> < V <sub>V5(POK,L)</sub> | Decay to 0 V due to<br>no VREG input | Decay to 0 V due to<br>no VREG input                   | Connect VREG pin                                 |

<sup>[1]</sup> MPOR: Master Power-On Reset.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

#### Table 1: Summary of Fault Mode Operation (continued)

| Fault Type and Condition                                                                         | ARG81403 Response to Fault                                                                                                                                  | NPOR                                      | FFn                                            | POK5V                                              | V5, 3V3, 1V2x                             | V5Px                                      | Reset Method                                       |
|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------|----------------------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------------------------|
| VREG Overcurrent<br>V <sub>VREG</sub> < 1.3 V,<br>V <sub>COMP1</sub> = V <sub>EA1(VO,MAX)</sub>  | Enters hiccup mode after 30 OCP faults.                                                                                                                     | Low<br>if V5, 3V3, or 1V2x<br>detects UV) | Low<br>if VREG, V5, 3V3, or<br>1V2x detects UV | Low<br>if V <sub>V5</sub> < V <sub>V5(POK,L)</sub> | Decay                                     | Decay                                     | Decrease load                                      |
| VREG Overcurrent<br>V <sub>VREG</sub> > 1.3 V,<br>V <sub>COMP1</sub> = V <sub>EA1</sub> (VO,MAX) | Enters hiccup mode after 120 OCP faults.                                                                                                                    | Low<br>if V5, 3V3, or 1V2x<br>detects UV) | Low<br>if VREG, V5, 3V3, or<br>1V2x detects UV | Low<br>if V <sub>V5</sub> < V <sub>V5(POK,L)</sub> | May decay depending<br>on<br>VREG voltage | May decay depending<br>on<br>VREG voltage | Decrease load                                      |
| VREG Overvoltage<br>V <sub>VREG</sub> > V <sub>VREG(OV,H)</sub>                                  | Temporarily stop PWM switching of LX1.                                                                                                                      | No effect                                 | Low                                            | No effect                                          | No effect                                 | No effect                                 | Check for short circuits<br>on VREG                |
| VREG Undervoltage<br>V <sub>VREG</sub> > V <sub>VREG(UV,L)</sub>                                 | Closed-loop control will try to raise voltage, but may be<br>constrained by foldback current limit.                                                         | Low<br>if V5, 3V3, or 1V2x<br>detects UV) | Low                                            | Low<br>if V <sub>V5</sub> < V <sub>V5(POK,L)</sub> | May decay depending<br>on<br>VREG voltage | May decay depending<br>on<br>VREG voltage | Remove short circuit or decrease load              |
| Charge Pump (VCP)<br>Overvoltage                                                                 | Results in MPOR $^{\left[ 1\right] },$ so all regulators are off.                                                                                           | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Check VCP/CP1/ CP2                                 |
| Charge Pump (VCP)<br>Overcurrent                                                                 | Results in VCP-UV and MPOR <sup>[1]</sup> , so all regulators are off.                                                                                      | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Check VCP/CP1/ CP2                                 |
| Charge Pump (VCP)<br>Undervoltage                                                                | Results in MPOR $^{\left[ 1\right] },$ so all regulators are off.                                                                                           | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Check VCP/CP1/ CP2                                 |
| VCP Pin<br>Open Circuit                                                                          | Results in VCP-UV and MPOR <sup>[1]</sup> , so all regulators are off.                                                                                      | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Connect the VCP pin or<br>populate C <sub>CP</sub> |
| VCP Pin<br>Shorted to Ground                                                                     | Results in high current from charge pump and<br>(intentional) fusing of internal trace. Also results in<br>MPOR <sup>[1]</sup> , so all regulators are off. | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Remove short circuit and replace device            |
| CP1 or CP2 Pin<br>Open Circuit                                                                   | Results in VCP-UV and MPOR <sup>[1]</sup> , so all regulators are off.                                                                                      | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Connect the CP1 or<br>CP2 pins                     |
| CP1 Pin<br>Shorted to Ground                                                                     | Results in VCP-UV and MPOR <sup>[1]</sup> , so all regulators are off.                                                                                      | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Remove short circuit                               |
| CP2 Pin<br>Shorted to Ground                                                                     | Results in high current from charge pump and<br>(intentional) fusing of internal trace. Also results in<br>MPOR <sup>[1]</sup> , so all regulators are off. | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Remove short circuit and<br>replace device         |
| BG <sub>VREF</sub> or BG <sub>FAULT</sub><br>Undervoltage                                        | Results in MPOR $^{\left[ 1\right] },$ so all regulators are off.                                                                                           | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Raise VIN or wait for BGs<br>to power up           |
| BG <sub>VREF</sub> Overvoltage                                                                   | If BG <sub>VREF</sub> is too high, all regulators will appear to be OV (because BGFAULT is good).                                                           | Low                                       | Low                                            | Low                                                | OV                                        | OV                                        | Replace the device                                 |
| BG <sub>FAULT</sub> Overvoltage                                                                  | If BG <sub>FAULT</sub> is too high, all regulators will appear to be UV (because BGVREF is good).                                                           | Low                                       | Low                                            | Low                                                | UV                                        | UV                                        | Replace the device                                 |
| VCC Undervoltage or<br>Shorted to Ground                                                         | Results in MPOR $^{\left[ 1\right] },$ so all regulators are off.                                                                                           | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Raise VIN or remove short<br>from VCC pin          |
| VCC Overvoltage                                                                                  | Set FFn Low.                                                                                                                                                | No effect                                 | Low                                            | No effect                                          | No effect                                 | No effect                                 | Replace the device                                 |
| Thermal Shutdown                                                                                 | Results in MPOR <sup>[1]</sup> , so all regulators are off.                                                                                                 | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Let the device cool                                |
| Rotational Sensor<br>SNSxP High-Side SW<br>Current Limit                                         | Respective channel results in foldback current limit.                                                                                                       | No effect                                 | Low                                            | No effect                                          | No effect                                 | No effect                                 | Remove short circuit                               |
| Rotational Sensor<br>SNSxN Low-Side SW<br>Current Limit                                          | Respective channel results in foldback current limit.                                                                                                       | No effect                                 | Low                                            | No effect                                          | No effect                                 | No effect                                 | Remove short circuit                               |
| Rotational Sensor<br>SNSxP Overvoltage                                                           | Respective high-side SW will be disabled.                                                                                                                   | No effect                                 | Low                                            | No effect                                          | No effect                                 | No effect                                 | Remove short circuit                               |
| Internal Clock (8 MHz)<br>Stuck High                                                             | Set FFn Low.                                                                                                                                                | No effect                                 | Low                                            | No effect                                          | No effect                                 | No effect                                 | Replace the device                                 |
| Internal Clock (8 MHz)<br>Stuck Low                                                              | Set FFn Low.                                                                                                                                                | No effect                                 | Low                                            | No effect                                          | No effect                                 | No effect                                 | Replace the device                                 |
| Internal Clock (1 MHz)<br>Stuck High                                                             | Results in MPOR <sup>[1]</sup> , so all regulators are off.                                                                                                 | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Replace the device                                 |
| Internal Clock (1 MHz)<br>Stuck Low                                                              | Results in MPOR <sup>[1]</sup> , so all regulators are off.                                                                                                 | Low                                       | Low                                            | Low                                                | OFF                                       | OFF                                       | Replace the device                                 |

<sup>[1]</sup> MPOR: Master Power-On Reset.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI



Figure 3: Startup Sequence



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI



Time for outputs to drop to zero various for each output and depends on load current and capacitance. Note: When shutting down by some fault (including VIN-UVLO), all regulators simultaneously start to decay.

## Figure 4: Shutdown Sequence



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI







Figure 6: Hiccup Mode Operation when 1V2x output is shorted to GND



Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## FUNCTIONAL DESCRIPTION

## Overview

The ARG81403 is a power management IC designed for safetycritical applications. It contains two switching and four linear regulators to create the voltages necessary for typical automotive applications such as automatic transmission.

The ARG81403 pre-regulator is a synchronous buck converter. This pre-regulator generates a fixed 5.35 V to power the internal post-regulators. These post-regulators generate the various voltage levels for the end system.

## **Pre-Regulator (VREG)**

The pre-regulator incorporates internal high-side and low-side switches for buck configuration. An output LC filter is required to complete the buck converter.

The pre-regulator provides many protection and diagnostic functions:

- 1. Pulse-by-pulse and hiccup mode current limit
- 2. Undervoltage and overvoltage detection and reporting
- 3. Shorted switch node to ground
- 4. High voltage rating for load dump

Hiccup short-circuit protection will be enabled when  $V_{VREG}$  is less than 1.3  $V_{TYP}$ ; the number of overcurrent pulses (OCP) is limited to only 30. If  $V_{VREG}$  is greater than 1.3  $V_{TYP}$ , the number of OCP pulses is increased to 120 to accommodate the possibility of starting into a relatively high output capacitance. The cooldown timer is 2500 switching cycles; at 2.2 MHz, this is around 1.14 ms.

### **PWM SWITCHING FREQUENCY**

The switching frequency of the ARG81403 is fixed at 2.2 MHz nominal ( $f_{OSC}$ ). The pre-regulator (VREG) includes a frequency foldback scheme shown in Table 2.

| Table 2: EG PWN | <b>Frequency Foldback</b> | , VIN Threshold |
|-----------------|---------------------------|-----------------|
|-----------------|---------------------------|-----------------|

| VIN Rising | fo                                         | VIN Falling                                |        |
|------------|--------------------------------------------|--------------------------------------------|--------|
| 5.4 V      | 100% ON to f <sub>OSC</sub> /8             | f <sub>OSC</sub> /8 to 100% ON             | 5.3 V  |
| 6.4 V      | f <sub>OSC</sub> /8 to f <sub>OSC</sub> /4 | f <sub>OSC</sub> /4 to f <sub>OSC</sub> /8 | 6.3 V  |
| 6.8 V      | f <sub>OSC</sub> /4 to f <sub>OSC</sub> /2 | f <sub>OSC</sub> /2 to f <sub>OSC</sub> /4 | 6.7 V  |
| 7.3 V      | f <sub>OSC</sub> /2 to f <sub>OSC</sub>    | f <sub>OSC</sub> to f <sub>OSC</sub> /2    | 7.1 V  |
| 17.2 V     | f <sub>OSC</sub> to f <sub>OSC</sub> /2    | f <sub>OSC</sub> /2 to f <sub>OSC</sub>    | 16.5 V |

## **Bias Supply (VCC)**

The bias supply (VCC) is generated by an internal linear regulator. This supply is the first rail to start up. Most of the internal control circuitry is powered by this supply. The bias supply includes some unique features to ensure safe operation of the ARG81403.

These features include:

- 1. Output over voltage detection and reporting
- 2. Dual input, VIN and VREG, for low battery voltage operation

## Charge Pump (VCP)

A charge pump doubler provides the voltage necessary to drive high-side n-channel MOSFETs in the pre-regulator and the linear regulators. Two external capacitors are required for charge pump operation.

The charge pump incorporates some safety features:

- 1. Undervoltage and overvoltage detection and reporting
- 2. Overcurrent safe mode protection

## Bandgap

Dual bandgaps are implemented within the ARG81403. One bandgap is dedicated to the voltage regulation loops within each of the regulators, VCC, VCP, VREG, 1V2x, V5 and 3V3. The second bandgap is dedicated to the monitoring function of all the regulators undervoltage and overvoltage. This improves safety coverage and fault reporting from the ARG81403.

Should the regulation bandgap fail, then the outputs will be out of specification and the monitoring bandgap will report the fault.

If the monitoring bandgap fails, the outputs will remain in regulation but the monitoring circuits will report the outputs as out of specification and trip the fault flag.

## Enable Inputs (ENB, ENBAT, VIGN-IN)

Three enable pins are available on the ARG81403. A high signal on either of these pins enables the regulated outputs of the ARG81403. One (ENB) is logic-level compatible. The others (ENBAT and VIGN-IN) are battery-level rated and can be connected to the ignition switch through a resistor.



# Adjustable Synchronous Buck Post Regulator (1V2x)

The ARG81403 integrates the high-side and low-side MOSFETs necessary for implementing an adjustable output synchronous buck post-regulator. It is powered by the pre-regulator output. The synchronous buck is optimized for 1.275 V output (ARG81403) or 1.25 V (ARG81403-1) but can produce higher output voltages if a feedback resistor divider is inserted between the output voltage node and the 1V2x pin.

The synchronous buck requires an LC filter on its switch node to complete the regulation function.

Protection and safety functions provided by the synchronous buck include:

- 1. Pulse-by-pulse and hiccup mode current limit
- 2. Undervoltage and overvoltage detection and reporting
- 3. Shorted switch node to ground

Hiccup short-circuit protection will be enabled when  $V_{1V2x}$  is less than 450 m $V_{TYP}$ ; the number of overcurrent pulses (OCP) is limited to only 30. If  $V_{1V2x}$  is greater than 450 m $V_{TYP}$ , the number of OCP pulses increases to 120 to accommodate the possibility of starting into a relatively high output capacitance. The cooldown timer is 2.5 ms.

## Linear Regulators (V5, 3V3, V5P1, V5P2)

The ARG81403 has four linear regulators: one 5 V (V5), one 3.3 V (3V3) and two tracking/protected 5 V (V5P1/2).

All linear regulators provide the following protection features:

- 1. Current limit with foldback
- 2. Undervoltage and overvoltage detection and reporting

The tracking/protected regulators (V5P1 and V5P2) track V5 voltage and include protection against connection to the battery voltage. This makes these outputs most suitable for powering remote sensors or circuitry where short to battery is possible.

The pre-regulator powers these linear regulators which reduces power dissipation and temperature.

## Fault Detection and Reporting

There is extensive fault detection within the ARG81403, as discussed previously. There are two fault reporting mechanisms used by the ARG81403: through hardwired pins and through a serial communications interface (SPI). Two hardwired pins on the ARG81403 are used for fault reporting. The first pin, NPOR, reports on the status of the V5, 3V3, and 1V2x output levels. This signal goes low if either of these outputs are out of regulation. The NPOR signal may also toggle low for 2 ms if a watchdog fault is detected. The second pin, FFn (Active Low Fault Flag), reports on all faults. FFn goes low if a fault within the ARG81403 exists. The FFn pin can be used by the processor as an alert to check the status of the ARG81403 via SPI and see where the fault occurred.

## Built-In Self-Test (BIST)

The ARG81403 includes a self-test that is performed during the startup sequence. This self-test verifies the operation of the undervoltage and overvoltage detection circuits for the main outputs and overtemperature (thermal shutdown: TSD) detection circuit.

In the event the self-test fails, the ARG81403 will report the failure through SPI.

## UNDERVOLTAGE DETECT SELF-TEST

The undervoltage (UV) detectors are verified during startup of the ARG81403. A voltage that is lower than the undervoltage threshold is applied to each UV comparator; this should cause the relative undervoltage fault bit in the diagnostic registers to change state. If the diagnostic UV register bits change state, the corresponding verify register bits will latch low. When the test of all UV detectors is complete, the verify register bits will remain low if the test passed. If any UV bits in the verify registers after test are not set low, then the verification has failed. The following UV detectors are tested: VREG, V5, 3V3, 1V2x, V5P1, and V5P2.

## **OVERVOLTAGE DETECT SELF-TEST**

The overvoltage (OV) detectors are verified during startup of the ARG81403. A voltage is applied to each OV comparator that is higher than the overvoltage threshold; this should cause the relative overvoltage fault bit in the diagnostic registers to change state. If the diagnostic OV register bits change state, the corresponding verify register bits will latch low. When the test of all OV detectors is complete, the verify register bits will remain low if the test passed. If any OV bits in the verify registers after test are not set low, then the verification has failed. The following OV detectors are tested: VREG, V5, 3V3, 1V2x, V5P1, and V5P2.

## OVERTEMPERATURE SHUTDOWN SELF-TEST

The overtemperature shutdown (TSD) detector is verified on startup of the ARG81403. A voltage is applied to the comparator that is lower than the overtemperature threshold, and should cause



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

the general fault flag to be active and an overtemperature fault bit, TSD, to be latched in the Verify Result register 0. When the test is complete, the general fault flag will be cleared and the overtemperature fault will remain in the Verify Result register 0 until reset. If the TSD bit is not set low, then the verification has failed.

## Level Shifter Interface

The ARG81403 implements seven channels of level shifter interfaces: LS1 through LS6 are inverted and VIGN is non-inverted.

The input threshold of LS1-6 is SNSVIN ratio-related and the VIGN input threshold is fixed value, as shown in the Electrical Characteristics table, and each output is driven by V5.

The following connection is recommended when a channel is not used:

- LSINx, VIGN-IN: tied to GND
- LSOUTx, VIGN-OUT: open

If the input is open, its operation will be the same as when low-level signal is applied.

## Two-Wire Speed (Rotational) Sensor Interface

The ARG81403 implements three channels of rotational sensor IOs that are designed to interface between a microprocessor and a pair of two-wire Hall-effect sensor ICs.

The ARG81403 has one dedicated VIN terminal (SNSVIN) and three pairs of protected high-side and low-side low resistance MOSFET switches to deliver the supply voltage to the three Hall-effect devices.

Each switch is independently protected with current-limiting circuitry and the high-side switches have overvoltage protection. The output switches are able to source at least 25 mA per channel before current limiting.

Typical two-wire Hall device applications require the user to measure the supply current to determine whether the Hall IC is switched on (magnetic field present) or switched off (no magnetic field present). This is accomplished by using an external series shunt resistor and protection circuits for the microprocessor. In many systems, the sensed voltage is used as the input to a microprocessor analog-to-digital (A-to-D) input. This provides the system with an indication of the status of the two-wire switch, as well as providing capability for diagnostic information if there is an open or shorted Hall device. The ARG81403 integrates the following terminals to support above function. (See Table 3 and Figure 7)

Switchable voltage supply high-side and low-side switches will be activated after the V5 regulator output exceeds the undervoltage rising thresholds ( $V_{V5(UV,H)}$ ).

### SNSVIN (VIN of the rotational sensor interface circuit):

The power input terminal; separated from regulator's power input; common for three rotational sensor IOs and used for the reference of level-shifter circuits.

# SNSxP (Connection of the positive side of Hall-effect sensor IC):

Switchable voltage supply (high-side switch) output terminal to the Hall-effect sensor IC with overcurrent and overvoltage protection. (x = 1, 2, or 3)

# SNSxN (Connection of the negative side of Hall-effect sensor IC):

Switchable voltage supply (low-side switch) input terminal to the Hall-effect sensor IC with overcurrent protection. (x = 1, 2, or 3)

### SNSxR (Sensor/Resistor connection):

External series shunt resistor connection terminal. (x = 1, 2, or 3)

### SNSxFB (Sensor/Feedback input):

Sensed voltage input terminal from an external series shunt resistor, can be added RC filter for EMC. (x = 1, 2, or 3)

### SNSxO (Sensor/Output to MCU):

Output terminal for the input to a microprocessor. (x = 1, 2, or 3)

#### Unused terminal treatment:

When some channel is not tied to a sensor, the following connection is recommended.

- SNSxP: tied to SNSVIN
- SNSxN, FB, and R: tied to GND
- SNSxO: open



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

#### Table 3: Protection function of the Rotational Sensor Interface

| Functions                   | Detection Points     | Actions                                                                                                                                                                                                                                                                                                                                                                                    | Latch or Non-Latch | Reset Method     |
|-----------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| High-Side SW<br>Overvoltage | From SNSxP to GND    | $ \begin{array}{l} V_{SNSxP} > V_{SNSxP(OV,H)} \text{: Turns off respective CH's high-side SW.} \\ V_{SNSxP} < V_{SNSxP(OV,L)} \text{: Turns on respective CH's high-side SW.} \\ \text{If OV condition happens, SNSxP voltage looks like hysteretic operation between } \\ V_{SNSxP(OV,H)} \text{ and } V_{SNSxP(OV,L)} \text{.} \\ (\text{the other CHs are not affected}) \end{array} $ | Non-latch          | Decrease voltage |
| High-Side SW<br>Overcurrent | From SNSVIN to SNSxP | Limit the output current as hiccup mode until the output load is reduced or V5 decays below $V_{V5(UV,L)}$ threshold. (the other CHs are not affected)                                                                                                                                                                                                                                     | Non-latch          | Decrease current |
| Low-Side SW<br>Overcurrent  | From SNSxN to SNSxR  | Limit the output current as hiccup mode until the output load is reduced or V5 decays below $V_{V5(UV,L)}$ threshold. (the other CHs are not affected)                                                                                                                                                                                                                                     | Non-latch          | Decrease current |



Figure 7: Typical Application with Two-Wire Hall-Effect Speed Sensor IC



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **VIN 2nd UV Detection**

The ARG81403 implements two VIN undervoltage detection thresholds: VIN UVLO Stop Threshold and VIN Undervoltage Detection Threshold. VIN UVLO Stop Threshold,  $V_{VIN (STOP)}$ , is the master detector to shut down the device before the device

cannot operate due to low VIN. VIN undervoltage detection threshold is used for the alert/evidence of before/after fault detection. When VIN drops to less than VIN 2nd UV threshold but more than  $V_{VIN(STOP)}$ , VIN\_2nd\_UV bit will be set to "1" and each application's control unit can realize the VIN decay event via SPI.

#### Table 4: VIN 2nd UV Detection

|                  | VIN Rising                                                            | VIN Rising  | VIN Rising                                                  | VIN Falling                                                                          | VIN Falling                                                     |  |
|------------------|-----------------------------------------------------------------------|-------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|
| VIN              | VIN VIN State #1:<br>0 V < V <sub>VIN</sub> < V <sub>VIN(START)</sub> |             | VIN State #3:<br>V <sub>VIN(UV2,L)</sub> < V <sub>VIN</sub> | VIN State #4:<br>V <sub>VIN(UV2,L)</sub> > V <sub>VIN</sub> > V <sub>VIN(STOP)</sub> | VIN State #5:<br>V <sub>VIN(STOP)</sub> >V <sub>VIN</sub> > 0 V |  |
| (SPI) VIN_2nd_UV |                                                                       | 0: Not dete | cted                                                        | 1: detected, latched until W1C<br>or device shuts off.                               |                                                                 |  |
| FFn (terminal)   | Device does not operate                                               | No effe     | ct                                                          | Low<br>since VIN_2nd_UV detection                                                    | Device does not operate                                         |  |
| (SPI) FF         |                                                                       | No effe     | ct                                                          | 1: Fault<br>since VIN_2nd_UV detection                                               |                                                                 |  |



Figure 8: VIN 2nd UV detection



## Watchdog

The ARG81403 has two types of watchdog functions: singleended timer and window timer. When the regulators (VREG, V5, 3V3, and 1V2x) have been above their undervoltage thresholds, watchdog activation delay (startup:  $t_{dWD(START)}$ ) timer will be in initiated. When  $t_{dWD(START)}$  is expired and WDENn is low or open, WD is activated, WD state will be in the configuration state ("Config") and watchdog activation delay (Operation:  $t_{dWD(OP)}$ ) timer will be in initiated. When  $t_{dWD(OP)}$  is expired, watchdog timer will be in normal operation. Moving back to Config mode requires secure SPI command (WD Secure Key register).

## SINGLE-ENDED WATCHDOG TIMER

The ARG81403 single-ended watchdog circuit monitors an external clock applied to the WDIN pin. This clock should be generated by the microcontroller or DSP. The time between rising edges of the clock must fall within a SPI programmed Maximum (slow) timeout or a watchdog fault (WDT\_F bit and FF bit) will be generated. A watchdog fault will set NPOR low for t<sub>WD(FAULT)</sub>, typically 2 ms.

After startup, if no clock edges are detected at WDIN for watchdog activation delay (startup:  $t_{dWD(START)}$ ) + maximum timeout (written in 0x07), the ARG81403 will generate watchdog fault and reset its counters. This process will repeat until the system recovers and clock edges are applied to WDIN.

## WINDOW WATCHDOG TIMER

The ARG81403 window watchdog circuit monitors an external clock applied to the WDIN pin. This clock should be generated by the microcontroller or DSP. The time between rising edges of the clock must fall within a SPI-programmed window or a watchdog fault (WDT\_F bit and FF bit) will be generated. A watchdog fault will set NPOR low for t<sub>WD(FAULT)</sub>, typically 2 ms.

After startup, if no clock edges are detected at WDIN for watchdog activation delay (startup:  $t_{dWD(START)}$ ) + maximum timeout (written in Config 0 register), the ARG81403 will generate watchdog fault and reset its counters. This process will repeat until the system recovers and clock edges are applied to WDIN.

#### Table 5: Watchdog Fault

| WD Mode      | WD Fault Conditions        | Descriptions                                                                                                                                                                                                                                                                                                                    | <b>Reporting Registers</b> |
|--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Single-Ended | Timeout Fault (Slow fault) | Rising edges of WDIN signal are longer than maximum (slow) timeout value which is programmed via SPI: WIN_Timer [0:2].                                                                                                                                                                                                          | WDT_F                      |
|              | Timeout Fault (Slow fault) | Rising edges of WDIN signal are longer than maximum (slow) timeout value which is programmed via SPI: WIN_Timer [0:2].                                                                                                                                                                                                          | WDT_F                      |
| Window Timer | Timeout Fault (Fast fault) | Rising edges of WDIN signal are shorter than minimum (fast) timeout value<br>which is programmed via SPI: WIN_Timer [0:2] and WIN_Timer_R [0:1].<br>Minimum WD timeout (Fast) = "Maximum (Slow) TO" × "Ratio of Minimum<br>(Fast)/Maximum (Slow)".<br>e.g. Max-timeout (slow) = 64 ms (slow-TO) × 1/8 (Ratio: fast/slow) = 8 ms | WDT_F                      |



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI



#### Figure 9: Typical Single-Ended Watchdog Timer Operation

Max (slow) WD Time out: 64 ms ( $\pm$ 5%: 3.2 ms) case is shown. WD will not indicate a fault if the rising edges of WDIN occur within 60.8 ms of each other. WD will indicate a fault if the rising edges of WDIN occur more than 67.2 ms apart.



#### Figure 10: Single-Ended Watchdog Timer Operation Showing Start Delay and Missing WDIN signal Max (slow) WD Time out: 64 ms (±5%: 3.2 ms) case is shown, After startup, if WDIN is stuck low (or high), NPOR will periodically pulse LOW for 2 ms.

The time between NPOR fault indications will be  $t_{dWD(OP)}$  + Max (slow) WD Timeout.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI



#### Figure 11: Typical Window Watchdog Timer Operation, Slow fault

Max (slow) WD Time out: 64 ms ( $\pm$ 5%: 3.2 ms) and Timeout ratio: 1/8 case is shown. WD will indicate a fault if the rising edges of WDIN occur more than 67.2 ms apart.



#### Figure 12: Typical Window Watchdog Timer Operation, Fast fault

Max (slow) WD Time out: 64 ms ( $\pm$ 5%: 3.2 ms) and Timeout ratio: 1/8 case is shown. WD will indicate a fault if the rising edges of WDIN occur less than 7.6 ms apart.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI







Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## SERIAL COMMUNICATION INTERFACE

The ARG81403 provides the user with a three-wire synchronous serial interface that is compatible with SPI (Serial Peripheral Interface). A fourth wire can be used to provide diagnostic feedback and readback of the register content.

The serial interface timing requirements are specified in the Electrical Characteristics table and illustrated in the Serial Interface Timing diagram (Figure 2). Data is received on the SDI terminal and clocked through a shift register on the rising edge of the clock signal input on the SCK terminal. STRn is normally held high and is only brought low to initiate a serial transfer. No data is clocked through the shift register when STRn is high, allowing multiple SDI slave units to use common SDI, SCK, and SDO connections. Each slave then requires an independent STRn connection.

When 16 data bits have been clocked into the shift register, STRn must be taken high to latch the data into the selected register. When this occurs, the internal control circuits act on the new data and the Diagnostic register is reset.

If there are more than 16 rising edges on SCK or if STRn goes high and there are fewer than 16 rising edges on SCK, the write will be cancelled without writing data to the registers. In addition, the Diagnostic register will not be reset and the SE (serial error) bit will be set to indicate a data transfer error. Diagnostic information or the contents of the configuration and control registers are output on the SDO terminal MSB first, while STRn is low, and changes to the next bit on each falling edge of SCK. The first bit, which is always the FF (fault flag) bit from the Diagnostic register, is output as soon as STRn goes low.

Each of the programmable (configuration and control) registers has a write bit, WR (bit 10), as the first bit after the register address. This bit must be set to 1 to write the subsequent bits into the selected register. If WR is set to 0, then the remaining data bits (bits 9 to 0) are ignored. The state of the WR bit also determines the data output on SDO. If WR is set to 1 then the Diagnostic register is output. If WR is set to 0, then the contents of the register selected by the first five bits is output. In all cases, the first bit output on SDO will always be the FF bit from the Diagnostic Register.

The ARG81403 has 15 register banks. Bit <15:11> represents the register address for read and write. Bit <10> detects the read and write operation: for write operation, Bit <10> = 1, and for read operation, bit value is logic low. Bit <9> is an unused bit. Maximum data size is eight bits so Bit<8:1> represents the data word. The last bit in a serial transfer, Bit<0>, is a parity bit that is set to ensure odd parity in the complete 16-bit word. Odd parity means that the total number of 1s in any transmission should always be

#### Pattern at SDI Pin

| MSB |    |               |    |    |     |    |    |    |    |       |      |    |    |    | LSB |
|-----|----|---------------|----|----|-----|----|----|----|----|-------|------|----|----|----|-----|
| 15  | 14 | 13            | 12 | 11 | 10  | 9  | 8  | 7  | 6  | 5     | 4    | 3  | 2  | 1  | 0   |
| A4  | A3 | A2            | A1 | A0 | W/R | NU | D7 | D6 | D5 | D4    | D3   | D2 | D1 | D0 | Р   |
|     | Ę  | 5-Bit Address | i  |    |     |    |    |    |    | 8-Bit | Data |    |    |    |     |

#### Pattern at SDO Pin after SDI Write

| MSB         |    |         |       |    |    |        |     |         |       |        |         |         |         |   | LSB |
|-------------|----|---------|-------|----|----|--------|-----|---------|-------|--------|---------|---------|---------|---|-----|
| 15          | 14 | 13      | 12    | 11 | 10 | 9      | 8   | 7       | 6     | 5      | 4       | 3       | 2       | 1 | 0   |
| FF          | SE | ENBAT_S | WDT_F | 0  | 0  | TSD_OK | DBE | VREG_OK | V5_OK | 3V3_OK | 1V2x_OK | V5P1_OK | V5P2_OK | 0 | Р   |
| Diagnostics |    |         |       |    |    |        |     |         |       |        |         |         |         |   |     |

#### Pattern at SDO Pin after SDI Read

| MSB |    |         |             |    |    |        |            |    |    |    |    |    |    |    | LSB |
|-----|----|---------|-------------|----|----|--------|------------|----|----|----|----|----|----|----|-----|
| 15  | 14 | 13      | 12          | 11 | 10 | 9      | 8          | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
| FF  | SE | ENBAT_S | WDT_F       | 0  | 0  | TSD_OK | D7         | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Р   |
|     |    |         | Diagnostics |    |    |        | 8-Bit Data |    |    |    |    |    |    |    |     |



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

an odd number. This ensures that there is always at least one bit set to 1 and one bit set to 0 and allows detection of stuck-at faults on the serial input and output data connections. The parity bit is not stored but generated on each transfer.

Register data is output on the SDO terminal MSB first, while STRn is low, and changes to the next bit on each falling edge of the SCK. The first bit which is always the FF bit from the status register, is output as soon as STRn goes low.

If there are more than 16 rising edges on SCL, or if STRn goes high and there are fewer than 16 rising edges on SCK, then the write will be cancelled without writing data to the registers. In addition, the diagnostic register will not be reset; the SE bit will be set to indicate a data transfer error.

**SDI:** Serial data logic input with pull-down. 16-bit serial word, input MSB first.

**SCK:** Serial clock logic input with pull-down. Data is latched in from SDI on the rising edge of SCL. There must be 16 rising edges per write and SCK must be held high when STRn changes.

**STRn:** Serial data strobe and serial access enable logic input with pull-up. When STRn is high, any activity on SCK or SDI is ignored and SDO is high impedance, allowing multiple SDI slaves to have common SDI, SCK, and SDO connections.

**SDO:** Serial data output. High impedance when STRn is high. Output bit 15 of the status register, the fault flag (FF), as soon as STRn goes low.

## **Register Mapping**

## STATUS REGISTERS

The ARG81403 provides five status registers. They provide realtime status of various functions within the ARG81403.

These registers report on the status of all five system rails. They also report on internal rail status, including the charge pump and VREG rails. In addition, rotational sensor status is reported. The general fault flag and watchdog fault state are also found in these status registers.

The logic that creates the power reset status is reported through these registers.

## **CONFIGURATION REGISTERS**

The ARG81403 allows configuration of the watchdog validation parameters, disabling dithering function (SSCG: spread spectrum clock generator) and overvoltage detection of V5.

The watchdog can only be configured during Config state. This occurs when the ARG81403 is initially enabled or the watchdog is restarted through SPI.

The ARG81403 uses frequency dithering for pre-regulator to help reduce EMC noise. The user can disable this feature through the SPI. Default is enabled.

All WD Configuration must be entered before modifying the WD\_SEL bits; this means write Config-1 before Config-0.

### **DIAGNOSTIC REGISTERS**

There are multiple diagnostic registers in the ARG81403. These registers can be read to evaluate the status of the ARG81403. The high-level registers will tell which area a fault has occurred. Logic high on a data bit in this register implies that no fault has occurred. The following are monitored by these registers:

- All five outputs
- ARG81403 bias voltage
- Charge pump voltage
- Pre-regulator voltage
- Overtemperature
- Watchdog output
- Shorts on LX pin
- Input voltage (VIN)

Note some of these faults will cause the ARG81403 to shut down which might shutdown the microprocessor monitoring the SPI. In this event, the only way to read the fault would be to have alterative power to the microprocessor so it can read the registers. If VCC of the ARG81403 shuts down, all stored register information is lost and the registers revert to default values.

Other diagnostic registers store more detail on each fault; this includes:

- Overvoltage on a particular output or internal rail
- · Undervoltage on a particular output or internal rail

The diagnostic registers are latched registers and will hold data if a fault has occurred but recovered. These registers are reset by writing a '1' to them.

### CONTROL REGISTER

The output enable/disable register provides the user control of the LDO outputs: V5P1 and V5P2.



#### WATCHDOG MODE KEY REGISTER

At time, reconfiguration may be necessary. To do this, the user must put the watchdog into "Config Mode". This is done by setting the writing a sequence of key words to the "watchdog\_ mode key" register. If the correct word sequence is not received, then the sequence must restart.

If VCC has not been removed from the ARG81403, the watchdog will restart with the current configuration.

#### VERIFY RESULT REGISTERS

On every startup, the ARG81403 performs a self-test of the UV and OV detection circuits. This test should cause the diagnostic registers to toggle state. If the diagnostic register successfully changes state, the verify result register will latch low. Upon completion of startup, the systems microprocessor can check the verify result registers to see if the self-test passed.

#### Table 6: Register Map

| Register<br>Name | 15 to 11<br>(Address) | 10   | 9 | 8         | 7             | 6            | 5             | 4               | 3            | 2            | 1            | 0 |
|------------------|-----------------------|------|---|-----------|---------------|--------------|---------------|-----------------|--------------|--------------|--------------|---|
| Status 0         | 000                   | RO   |   | FF        | SE            | DBE          | NPOR_S        | NPOR_OK         |              |              |              | D |
| Status u         | UXUU                  | RW1C |   |           |               |              |               |                 | WDT_F        |              |              | ٢ |
| Status 1         | 0x01                  | RO   |   | VCC_OK    | VCP_OK        | VREG_OK      | V5_OK         | 3V3_OK          | V5P1_OK      | V5P2_OK      | 1V2x_OK      | Р |
| Otativa 2        | 002                   | RO   |   |           |               | TSD_OK       | LX1_OK        | ENB_S           | ENBAT_S      | POK5V_S      |              | D |
| Status 2         | UXUZ                  | RW1C |   |           |               |              |               |                 |              |              | RS1_OV       | ٢ |
| Status 3         | 0x03                  | RW1C |   | RS3_H_OC  | RS3_L_OC      | RS3_OV       | RS2_H_OC      | RS2_L_OC        | RS2_OV       | RS1_H_OC     | RS1_L_OC     | Р |
| Status 4         | 0x04                  | RO   |   |           |               |              | FFn_OK        | POK5V_OK        | WD_state_2   | WD_state_1   | WD_state_0   | Р |
| Diag 0           | 0x05                  | RW1C |   | VCC_OV    | VCP_OV        | VCP_UV       | VREG_OV       | VREG_UV         | V5_OV        | V5_UV        | VIN_2nd_UV   | Р |
| Diag 1           | 0x06                  | RW1C |   | 3V3_OV    | 3V3_UV        | V5P1_OV      | V5P1_UV       | V5P2_OV         | V5P2_UV      | 1V2x_OV      | 1V2x_UV      | Р |
| Config 0         | 0x07                  | RW   |   | WD_SEL_2  | WD_SEL_1      | WD_SEL_0     | WIN_Timer_2   | WIN_Timer_1     | WIN_Timer_0  | WIN_Timer_R1 | WIN_Timer_R0 | Р |
| Config 1         | 0x08                  | RW   |   | OV_DIS    | DITH_DIS      |              |               |                 |              |              |              | Р |
| Config 2         | 0x09                  | RW   |   |           |               |              |               |                 |              |              | SPI_TEST     | Р |
| n/a              | 0x0A                  | RW   |   |           |               |              |               |                 |              |              |              | Р |
| WD Secure Key    | 0x0B                  | WO   |   |           |               |              | Key code entr | ry (Write Only) |              |              |              | Р |
| Control          | 0x0C                  | RW   |   | V5P2_EN   | V5P1_EN       |              |               |                 |              |              |              | Р |
| Verify result 0  | 0x0D                  | RW1C |   | BIST_FAIL | TSD_FAIL      | VREG_OV_FAIL | VREG_UV_FAIL  | V5_OV_FAIL      | V5_UV_FAIL   | 3V3_OV_FAIL  | 3V3_UV_FAIL  | Р |
| Verify result 1  | 0x0E                  | RW1C |   |           | V5POK_UV_FAIL | V5P1_OV_FAIL | V5P1_UV_FAIL  | V5P2_OV_FAIL    | V5P2_UV_FAIL | 1V2x_OV_FAIL | 1V2x_UV_FAIL | Р |

Register Types: RO = Read-Only

RW = Read or Write

RW1C = Read or Write 1 to clear WO = Write-Only



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **Status Register 0**

|      | [    | 15 | 14 | 13 | 12 | 11 | 10   | 9 | 8  | 7  | 6   | 5      | 4       | 3     | 2 | 1 | 0 |
|------|------|----|----|----|----|----|------|---|----|----|-----|--------|---------|-------|---|---|---|
|      |      |    |    |    |    |    |      |   |    |    |     |        |         |       |   |   |   |
|      |      |    |    |    |    |    | RO   |   | FF | SE | DBE | NPOR_S | NPOR_OK |       |   |   |   |
| Stat | us 0 | 0  | 0  | 0  | 0  | 0  | RW1C |   |    |    |     |        |         | WDT_F |   |   | Р |
|      |      |    |    |    |    |    |      | 0 | 0  | 0  | 0   | 0      | 0       | 0     | 0 | 0 | 1 |

NPOR S

0

1

| FF | Fault Flag |         |
|----|------------|---------|
| 0  | No Fault   | Default |
| 1  | Fault      |         |

| SE | Serial Error Flag <sup>[1]</sup> |         |
|----|----------------------------------|---------|
| 0  | No Fault                         | Default |
| 1  | Fault                            |         |

Power-On Reset Internal Logic Status

NPOR is Low

NPOR is High

Default

| DBE | EEPROM Dual Bit Error Flag <sup>[2]</sup> |         |
|-----|-------------------------------------------|---------|
| 0   | No Fault                                  | Default |
| 1   | Fault                                     |         |

| NPOR_OK | NPOR Signal Matches Device Demand |         |
|---------|-----------------------------------|---------|
| 0       | Fault                             | Default |
| 1       | No Fault                          |         |

| WDT_F | Watchdog Timer Fault Flag                                        |         |
|-------|------------------------------------------------------------------|---------|
| 0     | No Fault or Single ended or Window timer<br>Watchdog is disabled | Default |
| 1     | Single-ended or Window timer Watchdog<br>Timeout Fault           |         |

<sup>[1]</sup> SE Fault: If more than sixteen rising edges on SCK are detected while STRn is LOW or if STRn goes HIGH and there are fewer than sixteen rising edges on SCK or parity bit error.

<sup>[2]</sup> DBE Fault: dual bit error occurred loading the trim data from EEPROM.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **Status Register 1**

|          | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8      | 7      | 6           | 5     | 4      | 3           | 2           | 1           | 0 |
|----------|----|----|----|----|----|----|---|--------|--------|-------------|-------|--------|-------------|-------------|-------------|---|
|          |    |    |    |    |    |    |   |        |        |             |       |        |             |             |             |   |
| Status 1 | 0  | 0  | 0  | 0  | 1  | RO |   | VCC_OK | VCP_OK | VREG_<br>OK | V5_OK | 3V3_OK | V5P1_<br>OK | V5P2_<br>OK | 1V2x_<br>OK | Р |
|          |    |    |    |    |    |    | 0 | 0      | 0      | 0           | 0     | 0      | 0           | 0           | 0           |   |

| VCC_OK | VCC Output Rail OK |         |
|--------|--------------------|---------|
| 0      | Fault (OV)         | Default |
| 1      | No Fault           |         |

| VREG_OK | VREG Output Rail OK |         |
|---------|---------------------|---------|
| 0       | Fault (UV or OV)    | Default |
| 1       | No Fault            |         |

| 3V3_OK | 3V3 Output Rail OK |         |
|--------|--------------------|---------|
| 0      | Fault (UV or OV)   | Default |
| 1      | No Fault           |         |

| V5P2_OK | V5P2 Output Rail OK |         |
|---------|---------------------|---------|
| 0       | Fault (UV or OV)    | Default |
| 1       | No Fault            |         |

| VCP_OK | Charge Pump Output Rail OK |         |
|--------|----------------------------|---------|
| 0      | Fault (UV or OV)           | Default |
| 1      | No Fault                   |         |

| V5_OK | V5 Output Rail OK |         |
|-------|-------------------|---------|
| 0     | Fault (UV or OV)  | Default |
| 1     | No Fault          |         |

| V5P1_OK | V5P1 Output Rail OK |         |
|---------|---------------------|---------|
| 0       | Fault (UV or OV)    | Default |
| 1       | No Fault            |         |

| 1V2x_OK | 1V2x Output Rail OK |         |
|---------|---------------------|---------|
| 0       | Fault (UV or OV)    | Default |
| 1       | No Fault            |         |



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **Status Register 2**

|          | 15 | 14 | 13 | 12 | 11 | 10   | 9 | 8 | 7 | 6      | 5      | 4     | 3       | 2       | 1      | 0 |
|----------|----|----|----|----|----|------|---|---|---|--------|--------|-------|---------|---------|--------|---|
|          |    |    |    |    |    |      |   |   |   |        |        |       |         |         |        |   |
|          |    |    |    |    |    | RO   |   |   |   | TSD_OK | LX1_OK | ENB_S | ENBAT_S | POK5V_S |        |   |
| Status 2 | 0  | 0  | 0  | 1  | 0  | RW1C |   |   |   |        |        |       |         |         | RS1_OV | Р |
|          |    |    |    |    |    |      | 0 | 0 | 0 | 0      | 0      | 0     | 0       | 0       | 0      |   |

ENBAT\_S

| TSD_OK | Thermal Shutdown (Overtemperature)<br>Detection Flag |         |
|--------|------------------------------------------------------|---------|
| 0      | Overtemperature is detected                          | Default |
| 1      | OK (Overtemperature is not detected)                 |         |

| LX1_OK | Pre-Regulator SW-node (LX1) Fault<br>Detection Flag |         |
|--------|-----------------------------------------------------|---------|
| 0      | Fault on LX1 is detected                            | Default |
| 1      | OK (LX1 is working correctly)                       |         |

| ENB_S | Logic Enable (ENB) Status |         |
|-------|---------------------------|---------|
| 0     | ENB is low                | Default |
| 1     | ENB is high               |         |

| POK5V_S | Power OK V5 Internal Logic Status |         |
|---------|-----------------------------------|---------|
| 0       | POK5V is Low                      | Default |
| 1       | POK5V is High                     |         |

| 0 | ENBAT is low  | Default |
|---|---------------|---------|
| 1 | ENBAT is high |         |
|   |               |         |
|   |               |         |

Battery Enable (ENBAT) Status

| RS1_OV | Rotation Sensor 1 High-Side Input<br>(SNS1P) Output Overvoltage Detection |         |
|--------|---------------------------------------------------------------------------|---------|
| 0      | OK (Overvoltage is not detected)                                          | Default |
| 1      | Overvoltage is detected                                                   |         |



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **Status Register 3**

|          | 15 | 14 | 13 | 12 | 11 | 10   | 9 | 8            | 7            | 6      | 5            | 4            | 3      | 2            | 1            | 0 |
|----------|----|----|----|----|----|------|---|--------------|--------------|--------|--------------|--------------|--------|--------------|--------------|---|
|          |    |    |    |    |    |      |   |              |              |        |              |              |        |              |              |   |
| Status 3 | 0  | 0  | 0  | 1  | 1  | RW1C |   | RS3_H_<br>OC | RS3_L_<br>OC | RS3_OV | RS2_H_<br>OC | RS2_L_<br>OC | RS2_OV | RS1_H_<br>OC | RS1_L_<br>OC | Р |
|          |    |    |    |    |    |      | 0 | 0            | 0            | 0      | 0            | 0            | 0      | 0            | 0            |   |

| RS3_H_OC | Rotation Sensor 3 High-Side<br>Overcurrent Detection |         |
|----------|------------------------------------------------------|---------|
| 0        | OK (Overcurrent is not detected)                     | Default |
| 1        | Overcurrent is detected                              |         |

| RS3_OV | Rotation Sensor 3 High-Side Input<br>(SNS3P) Output Overvoltage Detection |         |
|--------|---------------------------------------------------------------------------|---------|
| 0      | OK (Overvoltage is not detected)                                          | Default |
| 1      | Overvoltage is detected                                                   |         |

| RS2_L_OC | Rotation Sensor 2 Low-Side<br>Overcurrent Detection |         |
|----------|-----------------------------------------------------|---------|
| 0        | OK (Overcurrent is not detected)                    | Default |
| 1        | Overcurrent is detected                             |         |

| RS1_H_OC Rotation Sensor 1 High-Side<br>Overcurrent Detection |                                  |         |
|---------------------------------------------------------------|----------------------------------|---------|
| 0                                                             | OK (Overcurrent is not detected) | Default |
| 1                                                             | Overcurrent is detected          |         |

| RS3_L_OC | C Rotation Sensor 3 Low-Side<br>Overcurrent Detection |         |  |  |
|----------|-------------------------------------------------------|---------|--|--|
| 0        | OK (Overcurrent is not detected)                      | Default |  |  |
| 1        | Overcurrent is detected                               |         |  |  |

| RS2_H_OC | Rotation Sensor 2 High-Side<br>Overcurrent Detection |         |
|----------|------------------------------------------------------|---------|
| 0        | OK (Overcurrent is not detected)                     | Default |
| 1        | Overcurrent is detected                              |         |

| RS2_OV | S2_OV Rotation Sensor 2 High-Side Input<br>(SNS2P) Output Overvoltage Detection |         |  |  |
|--------|---------------------------------------------------------------------------------|---------|--|--|
| 0      | OK (Overvoltage is not detected)                                                | Default |  |  |
| 1      | Overvoltage is detected                                                         |         |  |  |

| RS1_L_OC | Rotation Sensor 1 Low-Side<br>Overcurrent Detection |         |
|----------|-----------------------------------------------------|---------|
| 0        | OK (Overcurrent is not detected)                    | Default |
| 1        | Overcurrent is detected                             |         |



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **Status Register 4**

|          | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5      | 4        | 3              | 2              | 1              | 0 |
|----------|----|----|----|----|----|----|---|---|---|---|--------|----------|----------------|----------------|----------------|---|
|          |    |    |    |    |    |    |   |   |   |   |        |          |                |                |                |   |
| Status 4 | 0  | 0  | 1  | 0  | 0  | RO |   |   |   |   | FFn_OK | POK5V_OK | WD_<br>state_2 | WD_<br>state_1 | WD_<br>state_0 | Р |
|          |    |    |    | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0      | 0        |                |                |                |   |

| FFn_OK | FFn Signal Matches Device Demand |         |
|--------|----------------------------------|---------|
| 0      | Fault                            | Default |
| 1      | No Fault                         |         |

| POK5V_OK | POK5V Signal Matches Device Demand |         |
|----------|------------------------------------|---------|
| 0        | Fault                              | Default |
| 1        | No Fault                           |         |

| WD_state_2 | WD_state_1 | WD_state_0 | Watchdog State     |         |
|------------|------------|------------|--------------------|---------|
| 0          | 0          | 0          | Idle               | Default |
| 0          | 0          | 1          | Configure          |         |
| 0          | 1          | 0          | n/a                |         |
| 0          | 1          | 1          | Normal (Operation) |         |
| 1          | 0          | 0          | n/a                |         |
| 1          | 0          | 1          | Disabled WD        |         |
| 1          | 1          | 0          | n/a                |         |
| 1          | 1          | 1          | n/a                |         |



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **Diag Register 0**

|        | 15 | 14 | 13 | 12 | 11 | 10   | 9 | 8      | 7      | 6      | 5           | 4       | 3     | 2     | 1              | 0 |   |  |
|--------|----|----|----|----|----|------|---|--------|--------|--------|-------------|---------|-------|-------|----------------|---|---|--|
|        |    |    |    |    |    |      |   |        |        |        |             |         |       |       |                |   |   |  |
| Diag 0 | 0  | 0  | 1  | 0  | 1  | RW1C |   | VCC_OV | VCP_OV | VCP_UV | VREG_<br>OV | VREG_UV | V5_OV | V5_UV | VIN_2nd_<br>UV | Р |   |  |
|        |    |    |    |    |    |      |   |        | 0      | 0      | 0           | 0       | 0     | 0     | 0              | 0 | 0 |  |

| VCC_OV | VCC Output Overvoltage Detection |         |
|--------|----------------------------------|---------|
| 0      | OK (Overvoltage is not detected) | Default |
| 1      | Overvoltage is detected          |         |

| VCP_UV | VCP Output Undervoltage Detection |         |
|--------|-----------------------------------|---------|
| 0      | OK (Undervoltage is not detected) | Default |
| 1      | Undervoltage is detected          |         |

| VREG_UV <sup>[1]</sup> | VREG Output Undervoltage Detection |         |
|------------------------|------------------------------------|---------|
| 0                      | OK (Undervoltage is not detected)  | Default |
| 1                      | Undervoltage is detected           |         |

| V5_UV <sup>[1]</sup> | V5 Output Undervoltage Detection  |         |
|----------------------|-----------------------------------|---------|
| 0                    | OK (Undervoltage is not detected) | Default |
| 1                    | Undervoltage is detected          |         |

| VCP_OV | VCP Output Overvoltage Detection |         |
|--------|----------------------------------|---------|
| 0      | OK (Overvoltage is not detected) | Default |
| 1      | Overvoltage is detected          |         |

| VREG_OV | VREG Output Overvoltage Detection |         |
|---------|-----------------------------------|---------|
| 0       | OK (Overvoltage is not detected)  | Default |
| 1       | Overvoltage is detected           |         |

| V5_OV | V5 Output Overvoltage Detection  |         |
|-------|----------------------------------|---------|
| 0     | OK (Overvoltage is not detected) | Default |
| 1     | Overvoltage is detected          |         |

| VIN_2nd_UV | VIN 2nd Undervoltage Detection    |         |
|------------|-----------------------------------|---------|
| 0          | OK (Undervoltage is not detected) | Default |
| 1          | Undervoltage is detected          |         |

<sup>[1]</sup> VREG-UV/V5-UV/3V3-UV/1V2x-UV detection flag is masked (kept "0") until NPOR turn-on delay timer: t<sub>dNPOR(ON)</sub> is expired at startup.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **Diag Register 1**

|        | 15 | 14 | 13 | 12 | 11 | 10   | 9 | 8      | 7      | 6           | 5           | 4       | 3       | 2       | 1       | 0 |
|--------|----|----|----|----|----|------|---|--------|--------|-------------|-------------|---------|---------|---------|---------|---|
|        |    |    |    |    |    |      |   |        |        |             |             |         |         |         |         |   |
| Diag 1 | 0  | 0  | 1  | 1  | 0  | RW1C |   | 3V3_OV | 3V3_UV | V5P1_<br>OV | V5P1_<br>UV | V5P2_OV | V5P2_UV | 1V2x_OV | 1V2x_UV | Р |
|        |    |    |    |    |    |      | 0 | 0      | 0      | 0           | 0           | 0       | 0       | 0       | 0       |   |

| 3V3_OV | 3V3 Output Overvoltage Detection |         |
|--------|----------------------------------|---------|
| 0      | OK (Overvoltage is not detected) | Default |
| 1      | Overvoltage is detected          |         |

| V5P1_OV | V5P1 Output Overvoltage Detection |         |
|---------|-----------------------------------|---------|
| 0       | OK (Overvoltage is not detected)  | Default |
| 1       | Overvoltage is detected           |         |

| V5P2_OV | V5P2 Output Overvoltage Detection |         |
|---------|-----------------------------------|---------|
| 0       | OK (Overvoltage is not detected)  | Default |
| 1       | Overvoltage is detected           |         |

| 1V2x_OV | 1V2x Output Overvoltage Detection |         |
|---------|-----------------------------------|---------|
| 0       | OK (Overvoltage is not detected)  | Default |
| 1       | Overvoltage is detected           |         |

| 3V3_UV [1] | 3V3 Output Undervoltage Detection |         |
|------------|-----------------------------------|---------|
| 0          | OK (Undervoltage is not detected) | Default |
| 1          | Undervoltage is detected          |         |

| V5P1_UV <sup>[2]</sup> | V5P1 Output Undervoltage Detection               |         |
|------------------------|--------------------------------------------------|---------|
| 0                      | OK (Undervoltage is not detected or V5P1_EN-low) | Default |
| 1                      | Undervoltage is detected                         |         |

| V5P2_UV <sup>[2]</sup> | V5P2 Output Undervoltage Detection                |         |
|------------------------|---------------------------------------------------|---------|
| 0                      | OK (Undervoltage is not detected and V5P2_EN-low) | Default |
| 1                      | Undervoltage is detected                          |         |

| 1V2x_UV <sup>[1]</sup> | 1V2x Output Undervoltage Detection |         |
|------------------------|------------------------------------|---------|
| 0                      | OK (Undervoltage is not detected)  | Default |
| 1                      | Undervoltage is detected           |         |

<sup>[1]</sup> VREG-UV/V5-UV/3V3-UV/1V2x-UV detection flag is masked (kept "0") until NPOR turn-on delay timer: t<sub>dNPOR(ON)</sub> is expired at startup.

<sup>[2]</sup> V5P1/2-UV detection flag is activated when V5P1\_EN or V5P2\_EN is set 1, when V5P1\_EN or V5P2\_EN is set 0, V5P1/ 2-UV detection flag is masked (kept "0").



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **Config Register 0**

|          | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8            | 7            | 6            | 5               | 4               | 3               | 2                | 1                    | 0 |
|----------|----|----|----|----|----|----|---|--------------|--------------|--------------|-----------------|-----------------|-----------------|------------------|----------------------|---|
|          |    |    |    |    |    |    |   |              |              |              |                 |                 |                 |                  |                      |   |
| Config 0 | 0  | 0  | 1  | 1  | 1  | RW |   | WD_<br>SEL_2 | WD_<br>SEL_1 | WD_<br>SEL_0 | WIN_<br>Timer_2 | WIN_<br>Timer_1 | WIN_<br>Timer_0 | WIN_<br>Timer_R1 | WIN_<br>Timer_<br>R0 | Ρ |
|          |    |    |    |    |    |    | 0 | 1            | 0            | 0            | 0               | 1               | 1               | 0                | 0                    |   |

| WD_SEL_2 | WD_SEL_1 | WD_SEL_0 | Watchdog Mode Selection    |         |
|----------|----------|----------|----------------------------|---------|
| 0        | 0        | 0        |                            |         |
| 0        | 0        | 1        | Weiting for Configuration  |         |
| 0        | 1        | 0        |                            |         |
| 0        | 1        | 1        |                            |         |
| 1        | 0        | 0        | Single ended WD Timer Only | Default |
| 1        | 0        | 1        | Window WD Timer Only       |         |
| 1        | 1        | 0        | n/a                        |         |
| 1        | 1        | 1        | n/a                        |         |

| WIN_Timer_2 | WIN_Timer_1 | WIN_Timer_0 | Maximum (Slow) WD Timeout of Single-Ended WD or<br>Window-WD <sup>[1][2]</sup> |         |
|-------------|-------------|-------------|--------------------------------------------------------------------------------|---------|
| 0           | 0           | 0           | 4 ms                                                                           |         |
| 0           | 0           | 1           | 16 ms                                                                          |         |
| 0           | 1           | 0           | 32 ms                                                                          |         |
| 0           | 1           | 1           | 64 ms                                                                          | Default |
| 1           | 0           | 0           | 72 ms                                                                          |         |
| 1           | 0           | 1           | 80 ms                                                                          |         |
| 1           | 1           | 0           | 96 ms                                                                          |         |
| 1           | 1           | 1           | 128 ms                                                                         |         |

| WD_Timer_R1 | WD_Timer_R0 | Ratio of Minimum (Fast) / Maximum (Slow) WD Timeout [1][2] |         |
|-------------|-------------|------------------------------------------------------------|---------|
| 0           | 0           | 1/8                                                        | Default |
| 0           | 1           | 1/4                                                        |         |
| 1           | 0           | 1/2                                                        |         |
| 1           | 1           | 3/4                                                        |         |

<sup>[1]</sup> When "Single-Ended WD Timer Only (WD\_SEL\_1=0 and WD\_SEL\_0 ="00") is chosen, Maximum WD timeout (Slow) will be active. When "Window WD Timer (WD\_SEL\_1=0 and WD\_SEL\_0 = "01" or "11") is chosen, both Maximum WD timeout (Slow) and Ratio of Minimum (Fast) / Maximum (Slow) and will be active. For example, default case of Window Timer WD: max-timeout (slow) = 64 ms and min-timeout (slow) = 64 ms × 1/8 = 8 ms.

<sup>[2]</sup> Typical number at the internal clock is center value, need to keep enough margin for ±5% tolerance of the internal clock.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **Config Register 1**

|          | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8      | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|---|--------|--------------|---|---|---|---|---|---|---|
|          |    |    |    |    |    |    |   |        |              |   |   |   |   |   |   |   |
| Config 1 | 0  | 1  | 0  | 0  | 0  | RW |   | OV_DIS | DITH_<br>DIS |   |   |   |   |   |   | P |
|          |    |    |    |    |    |    | 0 | 0      | 0            | 0 | 0 | 0 | 0 | 0 | 0 |   |

| OV_DIS | Disable Overvoltage Protection of V5     |         |
|--------|------------------------------------------|---------|
| 0      | Overvoltage protection of V5 is enabled  | Default |
| 1      | Overvoltage protection of V5 is disabled |         |

| DITH_DIS | Disable Dithering Function |         |
|----------|----------------------------|---------|
| 0        | Dithering is enabled       | Default |
| 1        | Dithering is disabled      |         |

## **Config Register 2**

|          | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1        | 0 |
|----------|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|----------|---|
|          |    |    |    |    |    |     |   |   |   |   |   |   |   |   |          |   |
| Config 0 | 0  | 1  | 0  | 0  | 4  | DW  |   |   |   |   |   |   |   |   | SPI_TEST | P |
| Conlig 2 | 0  |    | 0  | 0  | I  | RVV | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0        | P |

| SPI_TEST | SPI_TEST              |         |
|----------|-----------------------|---------|
| 0        | Test bit for customer | Default |
| 1        | Test bit for customer |         |

## Watchdog Secure Key Register

|               | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0 |
|---------------|----|----|----|----|----|----|---|-------|-------|-------|-------|-------|-------|-------|-------|---|
|               |    |    |    |    |    |    |   |       |       |       |       |       |       |       |       |   |
| WD            |    |    |    |    |    |    |   | KEY_7 | KEY_6 | KEY_5 | KEY_4 | KEY_3 | KEY_2 | KEY_1 | KEY_0 | _ |
| Secure<br>Key | 0  | 1  | 0  |    | 1  | WO | 0 | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | Р |

|       | Config mode |
|-------|-------------|
| WORD1 | 0xD3        |
| WORD2 | 0x33        |
| WORD3 | 0xCD        |

Three 8-bit words must be sent in the correct order to enable config-mode. If an incorrect word is received, then the register resets and the first word has to be resent.



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## **Control Register**



| V5P2_EN | _EN Enable V5P2  |         |  |  |  |  |
|---------|------------------|---------|--|--|--|--|
| 0       | V5P2 is Disabled | Default |  |  |  |  |
| 1       | V5P2 is Enabled  |         |  |  |  |  |

| V5P1_EN | _EN Enable V5P1  |         |  |  |  |  |
|---------|------------------|---------|--|--|--|--|
| 0       | V5P1 is Disabled | Default |  |  |  |  |
| 1       | V5P1 is Enabled  |         |  |  |  |  |



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## Verify Register 0

|          | 15 | 14 | 13 | 12 | 11 | 10   | 9 | 8         | 7            | 6                | 5                | 4          | 3          | 2           | 1               | 0 |
|----------|----|----|----|----|----|------|---|-----------|--------------|------------------|------------------|------------|------------|-------------|-----------------|---|
|          |    |    |    |    |    |      |   |           |              | _                |                  |            |            |             |                 |   |
| Verify 0 | 0  | 1  | 1  | 0  | 1  | RW1C |   | BIST_FAIL | TSD_<br>FAIL | VREG_<br>OV_FAIL | VREG_<br>UV_FAIL | V5_OV_FAIL | V5_UV_FAIL | 3V3_OV_FAIL | 3V3_UV_<br>FAIL | Р |
|          |    |    |    |    |    |      | 0 | 1         | 1            | 1                | 1                | 1          | 1          | 1           | 1               |   |

| BIST_FAIL | BIST_FAIL Built-in Self-Test Result Flag |         |  |  |  |  |  |
|-----------|------------------------------------------|---------|--|--|--|--|--|
| 0         | Self-test passed                         |         |  |  |  |  |  |
| 1         | Self-test failed                         | Default |  |  |  |  |  |

| VREG_OV_FAIL |                  |         |
|--------------|------------------|---------|
| 0            | Self-test passed |         |
| 1            | Self-test failed | Default |

| V5_OV_FAIL | V5 Overvoltage Self-Test Result Flag |         |
|------------|--------------------------------------|---------|
| 0          | Self-test passed                     |         |
| 1          | Self-test failed                     | Default |

| 3V3_OV_FAIL | 3V3 Overvoltage Self-Test Result Flag |         |
|-------------|---------------------------------------|---------|
| 0           | Self-test passed                      |         |
| 1           | Self-test failed                      | Default |

| TSD_FAIL | Thermal Shutdown Self-Test Result Flag |         |
|----------|----------------------------------------|---------|
| 0        | Self-test passed                       |         |
| 1        | Self-test failed                       | Default |

| VREG_UV_FAIL |                  |         |
|--------------|------------------|---------|
| 0            | Self-test passed |         |
| 1            | Self-test failed | Default |

| V5_UV_FAIL | V5 Undervoltage Self-Test Result Flag |         |
|------------|---------------------------------------|---------|
| 0          | Self-test passed                      |         |
| 1          | Self-test failed                      | Default |

| 3V3_UV_FAIL | 3V3 Undervoltage Self-Test Result Flag |         |
|-------------|----------------------------------------|---------|
| 0           | Self-test passed                       |         |
| 1           | Self-test failed                       | Default |



### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## Verify Register 1

|          | 15 | 14 | 13 | 12 | 11 | 10   | 9 | 8 | 7                 | 6                | 5                | 4                | 3                | 2                | 1                | 0 |
|----------|----|----|----|----|----|------|---|---|-------------------|------------------|------------------|------------------|------------------|------------------|------------------|---|
|          |    |    |    |    |    |      |   |   |                   |                  |                  |                  |                  |                  |                  |   |
| Verify 1 | 0  | 1  | 1  | 1  | 0  | RW1C |   |   | V5POK_<br>UV_FAIL | V5P1_<br>OV_FAIL | V5P1_<br>UV_FAIL | V5P2_OV_<br>FAIL | V5P2_UV_<br>FAIL | 1V2x_OV_<br>FAIL | 1V2x_UV_<br>FAIL | Р |
|          |    |    |    |    |    |      | 0 | 0 | 1                 | 1                | 1                | 1                | 1                | 1                | 1                |   |

| V5POK_UV_FAIL | V5-POK5V Undervoltage Self-Test<br>Result Flag |         |
|---------------|------------------------------------------------|---------|
| 0             | Self-test passed                               |         |
| 1             | Self-test failed                               | Default |

| V5P1_UV_FAIL | V5P1 Undervoltage Self-Test Result Flag |         |
|--------------|-----------------------------------------|---------|
| 0            | Self-test passed                        |         |
| 1            | Self-test failed                        | Default |

| V5P2_UV_FAIL | V5P2 Undervoltage Self-Test Result Flag |         |
|--------------|-----------------------------------------|---------|
| 0            | Self-test passed                        |         |
| 1            | Self-test failed                        | Default |

| 1V2x_UV_FAIL | 1V2x Undervoltage Self-Test Result Flag |         |
|--------------|-----------------------------------------|---------|
| 0            | Self-test passed                        |         |
| 1            | Self-test failed                        | Default |

| V5P1_OV_FAIL | V5P1 Overvoltage Self-Test Result Flag |         |
|--------------|----------------------------------------|---------|
| 0            | Self-test passed                       |         |
| 1            | Self-test failed                       | Default |

| V5P2_OV_FAIL | V5P2 Overvoltage Self-Test Result Flag |         |
|--------------|----------------------------------------|---------|
| 0            | Self-test passed                       |         |
| 1            | Self-test failed                       | Default |

| 1V2x_OV_FAIL | 1V2x Overvoltage Self-Test Result Flag |         |
|--------------|----------------------------------------|---------|
| 0            | Self-test passed                       |         |
| 1            | Self-test failed                       | Default |



Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## VCP, CP1, CP2 FFn, NPOR, 3V3, V5, 1V2x, ENB, COMP1, COMP2, WDIN, WDENn, VCC, VIGN-OUT, POK5V, LSOUTx, SNSxO, SNSxFB, SNSxR, SDO, SDI, SCK, STRn CP1 CP2 7 V PIN VCP 9 V 40 V VIN, LX1 VREG, LX2 VREG VIN LX1 LX2 q 40 V PGND1 PGND2 V5P1, V5P2, VIGN-IN, ENBAT, SNSVIN, GND, PGND1, PGND2 SNSxP, SNSxN, LSINx PIN PGND1 GND PGND2 40 V

## **INPUT/OUTPUT STRUCTURES**



## PCB LAYOUT GUIDELINES

- 1. Place the ceramic input capacitors as close as possible to the VIN pins and ground the capacitors at the PGND1 pin. In general, the smaller capacitors (0402, 0603) must be placed very close to the VIN pin. The larger ceramic capacitors should be placed within 0.5 inches of the VIN pin. There must not be any vias between the input capacitors and the VIN pins.
- 2. Place the pre-regulator (VREG) output inductor (L1) as close as possible to the LX1 pins. The inductor and the IC must be on the same layer. Connect the LX1 pins to the inductor with a relatively wide trace or polygon. For EMI/EMC reasons, it is best to minimize the area of this trace/polygon. Also, keep low-level analog signals (like COMP1) away from LX1.
- 3. Place the pre-regulator (VREG) output ceramic capacitors (COUT) relatively close to the output inductor and the IC. Ideally, the output capacitors, output inductor, and the IC should be on the same layer. The output capacitors must use a ground place to make a very low-inductance connection back to the PGND1 pin. There must be 1 or 2 smaller ceramic capacitors as close as possible to the VREG pin.
- 4. The two charge pump capacitors must be placed as close as possible to VCP and CP1/CP2.

- 5. Place the COMP1 network (CZ1, RZ1, and CP1) as close as possible to the COMP1 pin. Place vias to the GND plane as close as possible to these components.
- 6. The synchronous buck (1V2x) output inductor (L2) should be located near the LX2 pins. The trace from the LX2 pins to the output inductor (L2) should be relatively wide and preferably on the same layer as the IC. The output capacitors should be located near the load. The output voltage sense trace (to 1V2x) must connect at the load for the best regulation.
- 7. Place the COMP2 network (CZ2, RZ2, and CP2) as close as possible to the COMP2 pin. Place vias to the GND plane as close as possible to these components.
- The ceramic capacitors for the LDOs (V5, 3V3, V5P1, and V5P2) must be placed near their output pins. The V5P1/ V5P2 output must have a 1 A/40 V Schottky diode (or equivalent) located very close to its pin to limit negative voltages.
- 9. The VCC bypass capacitor must be placed very close to the VCC pin.
- 10. The thermal pad under the ARG81403 must connect to the ground plane(s) with multiple vias. More vias will ensure the lowest junction temperature and highest efficiency.



#### Automotive PMIC for Safety-Related Systems, with Synchronous Buck Pre-Regulator, 5× Post Regulators, 3× 2-Wire Speed Sensor IOs, 7× Level Shifter I/F, and SPI

## PACKAGE OUTLINE DRAWING



Figure 30: Package JB, 64-Pin QFP





#### **Revision History**

| Number | Date          | Description     |
|--------|---------------|-----------------|
| _      | June 30, 2021 | Initial release |

Copyright 2021, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

