

# **AS3412** Ultra Small ANC Speaker Driver

## **General Description**

The AS3412 is a speaker driver with Ambient Noise Cancelling function for headsets, headphones or ear pieces. They are intended to improve quality of e.g. music listening, a phone conversation etc. by reducing background ambient noise.

The fully analog implementation allows the lowest power consumption, lowest system BOM cost and most natural received voice enhancement otherwise difficult to achieve with DSP implementations. The device is designed to be easily applied to existing architectures.

An internal OTP-ROM can be optionally used to store the microphones gain calibration settings. The AS3412 can be used in different configurations for best trade-off in terms of noise cancellation, required filtering functions and mechanical designs. The AS3412 targeting feed-forward topology is used to effectively reduce frequencies typically up to 2-3 kHz.

The filter loop for the system is determined by measurements, for each specific headset individually, and depends very much on mechanical designs. The gain and phase compensation filter network is implemented with cheap resistors and capacitors for lowest system costs.

Ordering Information and Content Guide appear at end of datasheet.

## **Key Benefits & Features**

The benefits and features of this device are listed below:

Figure 1: Added Value of Using AS3412

| Benefits                       | Features                                            |
|--------------------------------|-----------------------------------------------------|
| Low noise floor                | Low noise amplifiers                                |
| Integrated music bypass switch | Depletion mode transistors for passive music bypass |
| Smallest ANC form factor       | WL-CSP package (2.2x2.2mm, 0.4mm pitch)             |

## Applications

The devices are ideal for Ear Pieces, Headsets, Hands-Free Kits, Mobile Phones, and Voice Communicating Devices.



## **Block Diagram**

The functional blocks of the AS3412 are shown below:





**AS3412 Block Diagram:** This figure shows the functional blocks of the AS3412.



# **Pin Assignment**

## Pin Diagram

Figure 3: Pin Diagram of AS3412



## **Pin Description**

Figure 4: AS3412 Pin Assignment

| Pin Name      | Pin Number | Pin Type      | Description                                                                                                                                                                                                                                                                                |
|---------------|------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND          | B5         | ANA OUT       | Analog reference ground. Has to be connected to GND pin.<br>For better noise performance a star shaped ground concept is<br>the preferred option to connect these pins together.                                                                                                           |
| LINL          | C1         | ANA IN        | Line input EQ left channel.                                                                                                                                                                                                                                                                |
| TRSDA/<br>BPL | C3         | ANA<br>IN/OUT | Data input for production trimming. Can be connected to<br>LINL pin to enable production trimming via 3.5mm audio jack.<br>Furthermore this pin features also music bypass function for<br>the left audio channel in off mode operation in order to<br>replace and external analog switch. |

| Pin Name       | Pin Number | Pin Type      | Description                                                                                                                                                                                                                                                                                 |
|----------------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRSCL/<br>BPR  | E1         | ANA<br>IN/OUT | Clock input for production trimming. Can be connected to<br>LINR pin to enable production trimming via 3.5mm audio<br>jack. Furthermore this pin features also music bypass function<br>for the right audio channel in off mode operation in order to<br>replace an external analog switch. |
| LINR           | C2         | ANA IN        | Line input EQ right channel.                                                                                                                                                                                                                                                                |
| ANC / CSDA     | C5         | DIG IN        | Serial interface data for I <sup>2</sup> C interface and ANC control to enable/disable ANC.                                                                                                                                                                                                 |
| MODE /<br>CSCL | D5         | DIG IN        | Serial Interface Clock for I <sup>2</sup> C interface and control pin for power up/down and Monitor mode.                                                                                                                                                                                   |
| MICACL         | E3         | ANA OUT       | Microphone preamplifier AC coupling ground terminal. This pin requires a $10\mu$ F capacitor connected to AGND pin.                                                                                                                                                                         |
| MICL           | D4         | ANA IN        | ANC microphone input left channel.                                                                                                                                                                                                                                                          |
| MICS           | E4         | SUP OUT       | Microphone Supply output. This pin needs an output blocking capacitor with $10\mu$ F.                                                                                                                                                                                                       |
| MICR           | C4         | ANA IN        | ANC microphone preamplifier input right channel.                                                                                                                                                                                                                                            |
| MICACR         | E5         | ANA OUT       | Microphone preamplifier AC coupling ground terminal. This pin requires a $10\mu$ F capacitor connected to AGND pin.                                                                                                                                                                         |
| QMICR          | A5         | ANA OUT       | ANC microphone preamplifier output right channel.                                                                                                                                                                                                                                           |
| IOP1R          | B4         | ANA IN        | ANC filter OpAmp1 input right channel.                                                                                                                                                                                                                                                      |
| QOP1R          | A4         | ANA OUT       | ANC filter OpAmp1 output right channel.                                                                                                                                                                                                                                                     |
| HPL            | B2         | ANA OUT       | Headphone amplifier output left channel                                                                                                                                                                                                                                                     |
| HPR            | D1         | ANA OUT       | Headphone amplifier output right channel                                                                                                                                                                                                                                                    |
| VBAT           | B1         | SUP IN        | Positive supply terminal of IC.                                                                                                                                                                                                                                                             |
| СРР            | A1         | ANA OUT       | V <sub>NEG</sub> charge pump flying capacitor positive terminal.                                                                                                                                                                                                                            |
| GND            | A2         | GND           | V <sub>NEG</sub> charge pump ground terminal. Has to be connected to<br>AGND pin. For better noise performance a star shaped ground<br>concept is the preferred option to connect these pins<br>together.                                                                                   |
| CPN            | B3         | ANA OUT       | V <sub>NEG</sub> charge pump flying capacitor negative terminal.                                                                                                                                                                                                                            |
| VNEG           | A3         | SUP OUT       | V <sub>NEG</sub> charge pump output.                                                                                                                                                                                                                                                        |
| QOP1L          | D2         | ANA IN        | Filter OpAmp1 output left channel.                                                                                                                                                                                                                                                          |
| IOP1L          | D3         | ANA OUT       | Filter OpAmp1 input left channel.                                                                                                                                                                                                                                                           |
| QMICL          | E2         | SUP IN        | ANC microphone preamplifier output left channel.                                                                                                                                                                                                                                            |



# Absolute Maximum Ratings

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Electrical Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### Figure 5: Absolute Maximum Ratings of AS3412

| Symbol                 | Parameter                                               | Min                   | Мах                   | Units                   | Comments                                                                                                                               |  |  |  |  |
|------------------------|---------------------------------------------------------|-----------------------|-----------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Electrical Parameters  |                                                         |                       |                       |                         |                                                                                                                                        |  |  |  |  |
| V <sub>GND_MAX</sub>   | Ground Terminals                                        | -0.5                  | 0.5                   | V                       | Applicable for pin AGND and GND                                                                                                        |  |  |  |  |
| V <sub>SUP_MAX</sub>   | Supply Voltage to<br>Ground                             | -0.5                  | 2.1                   | V                       | Applicable for pin VBAT                                                                                                                |  |  |  |  |
| V <sub>NEG_MAX</sub>   | Negative Terminals                                      | -2.0                  | 0.5                   | V                       | Applicable for pin VNEG                                                                                                                |  |  |  |  |
| V <sub>CP_MAX</sub>    | Charge Pump<br>Terminals                                | V <sub>NEG</sub> -0.5 | V <sub>NEG</sub> +0.5 | V                       | Applicable for pins CPN and CPP                                                                                                        |  |  |  |  |
| V <sub>HP_MAX</sub>    | Headphone Pins                                          | V <sub>NEG</sub> -0.5 | V <sub>NEG</sub> +0.5 | V                       | Applicable for pins HPR and HPL                                                                                                        |  |  |  |  |
| V <sub>ANA_MAX</sub>   | Analog Pins                                             | V <sub>NEG</sub> -0.5 | V <sub>NEG</sub> +0.5 | v                       | Applicable for pins LINL, LINR,<br>MICL/R, HPR, HPL, QMICL/R,<br>IOP1x, QOP1x, CPP, CPN,<br>TRSCL/BPR, TRSDA/BPL, MICACL<br>and MICACR |  |  |  |  |
| V <sub>CON_MAX</sub>   | Control Pins                                            | V <sub>NEG</sub> -0.5 | 5                     | V                       | Applicable for pins ANC/CSDA and MODE/CSCL                                                                                             |  |  |  |  |
| V <sub>OTHER_MAX</sub> | Other Pins                                              | V <sub>NEG</sub> -0.5 | 5                     | V                       | Applicable for pins MICS                                                                                                               |  |  |  |  |
| I <sub>SCR</sub>       | Input Current (latch-up<br>immunity) <sup>(1) (2)</sup> | ±1                    | 00                    | mA                      | JEDEC 17                                                                                                                               |  |  |  |  |
|                        | Contir                                                  | nuous Powe            | r Dissipatior         | n (T <sub>A</sub> = 70° | C)                                                                                                                                     |  |  |  |  |
| P <sub>T</sub>         | Continuous power<br>dissipation                         | -                     | tbd                   | mW                      |                                                                                                                                        |  |  |  |  |
|                        |                                                         | Electros              | atic Dischar          | ge                      |                                                                                                                                        |  |  |  |  |
| ESD <sub>HBM</sub>     | Electrostatic Discharge<br>HBM                          | ± 2                   | 000                   | V                       | JEDEC JESD22-A114C                                                                                                                     |  |  |  |  |
|                        | Temperature Ranges and Storage Conditions               |                       |                       |                         |                                                                                                                                        |  |  |  |  |
| R <sub>THJA</sub>      | Junction to Ambient<br>Thermal Resistance               | tbd                   | tbd                   | °C/W                    |                                                                                                                                        |  |  |  |  |

| Symbol            | Parameter                             | Min | Мах | Units | Comments                                                                                                                                                                                                                                            |
|-------------------|---------------------------------------|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tj                | Operating Junction<br>Temperature     |     | 85  | °C    |                                                                                                                                                                                                                                                     |
| T <sub>STRG</sub> | Storage Temperature<br>Range          | -55 | 125 | °C    |                                                                                                                                                                                                                                                     |
| T <sub>BODY</sub> | Package Body<br>Temperature           |     | 260 | °C    | IPC/JEDEC J-STD-020<br>The reflow peak soldering<br>temperature (body temperature)<br>is specified according to<br>IPC/JEDEC J-STD-020<br>"Moisture/Reflow Sensitivity<br>Classification for Non-hermetic<br>Solid State Surface Mount<br>Devices." |
| RH <sub>NC</sub>  | Relative Humidity<br>(non-condensing) | 5   | 85  | %     |                                                                                                                                                                                                                                                     |
| MSL               | Moisture Sensitivity<br>Level         |     | 1   |       | Unlimited floor lifetime                                                                                                                                                                                                                            |

#### Note(s):

1. Latch-up test was performed with VBAT supplied and both AGND and GND grounded.

2. VNEG, CPP, CPN, MICACL and MICACR are not Latch-up stressed because these are passive pins.



## **Electrical Characteristics**

 $V_{BAT} = 1.6V$  to 1.8V,  $T_A = -20$ °C to 85°C. Typical values are at  $V_{BAT} = 1.6V$ ,  $T_A = 25$ °C, unless otherwise specified. All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods.

Figure 6: Electrical Characteristics of AS3412

| Symbol               | Parameter                                     | Condition                                                                                                                | Min                              | Max                             | Unit |  |  |  |  |
|----------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------|------|--|--|--|--|
| T <sub>A</sub>       | Ambient Temperature<br>Range                  |                                                                                                                          | -20                              | 85                              | °C   |  |  |  |  |
|                      | Supply Voltages                               |                                                                                                                          |                                  |                                 |      |  |  |  |  |
| GND                  | Reference Ground                              |                                                                                                                          | 0                                | 0                               | V    |  |  |  |  |
| V <sub>BAT</sub>     | Battery Supply Voltage                        |                                                                                                                          | 1.6                              | 1.8                             | V    |  |  |  |  |
| V <sub>NEG</sub>     | Charge Pump Voltage                           |                                                                                                                          | -1.8                             | -1.45                           | V    |  |  |  |  |
| V <sub>DELTA</sub>   | Difference of Ground<br>Supplies<br>GND, AGND | To achieve good performance, the<br>negative supply terminals should<br>be connected to a low impedance<br>ground plane. | -0.1                             | 0.1                             | V    |  |  |  |  |
|                      |                                               | Other Pins                                                                                                               |                                  |                                 |      |  |  |  |  |
| V <sub>MICS</sub>    | Microphone Supply<br>Voltage                  | MICS                                                                                                                     | 0                                | 3.7                             | V    |  |  |  |  |
| V <sub>ANALOG</sub>  | Analog Pins                                   | MICACL, MICACR,LINR, LINL, HPR,<br>HPL, QMICL, QMICR, IOP1x, and<br>QOP1x                                                | V <sub>NEG</sub>                 | V <sub>BAT</sub>                | V    |  |  |  |  |
| V <sub>CONTROL</sub> | Control Pins                                  | MODE/CSCL, ANC/CSDA                                                                                                      | 0                                | 3.7                             | V    |  |  |  |  |
| V <sub>CP</sub>      | Charge Pump pins                              | CPN and CPP                                                                                                              | V <sub>NEG</sub>                 | V <sub>BAT</sub>                | V    |  |  |  |  |
| V <sub>TRIM</sub>    | Application Trim Pins                         | TRSCL/BPR and TRSDA/BPL                                                                                                  | V <sub>NEG</sub> -0.3<br>or -1.8 | V <sub>BAT</sub> +0.5<br>or 1.8 | V    |  |  |  |  |
| V <sub>MIC</sub>     | Microphone Inputs                             | MICL and MICR                                                                                                            | V <sub>NEG</sub>                 | V <sub>BAT</sub>                | V    |  |  |  |  |

## Figure 7:

**Electrical Characteristics (continued)** 

| Symbol              | Parameter                                                               | Condition                                                                                                     | Min  | Тур  | Max  | Unit |  |  |  |
|---------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|------|--|--|--|
|                     | Block Power Requirements                                                |                                                                                                               |      |      |      |      |  |  |  |
| I <sub>OFF</sub>    | Off mode current                                                        | MODE/CSCL pin low, device switched off                                                                        | 0.4  | 1    | 10   | μΑ   |  |  |  |
| I <sub>SYS</sub>    | Reference supply current                                                | V <sub>BAT</sub> = 1.8V; Bias generation,<br>oscillator, POR; V <sub>NEG</sub> disabled                       | 0.16 | 0.25 | 0.3  | mA   |  |  |  |
| I <sub>MIC</sub>    | Mic gain stage current                                                  | V <sub>BAT</sub> = 1.8V; no signal, stereo,<br>normal mode                                                    | 0.82 | 1.4  | 2    | mA   |  |  |  |
| MIC                 | whe gain stage current                                                  | V <sub>BAT</sub> = 1.8V; no signal, stereo, ECO<br>mode                                                       | 0.58 | 1.1  | 1.4  | mA   |  |  |  |
| I <sub>HP</sub>     | Headphone stage<br>current                                              | V <sub>BAT</sub> = 1.8V; no signal, normal<br>mode                                                            | 1.5  | 2.4  | 3.1  | mA   |  |  |  |
|                     | current                                                                 | V <sub>BAT</sub> = 1.8V; no signal, ECO mode                                                                  | 1.18 | 2.0  | 2.9  | mA   |  |  |  |
|                     | MICS charge pump                                                        | V <sub>BAT</sub> = 1.8V; no load                                                                              | 0.36 | 0.5  | 0.9  | mA   |  |  |  |
| I <sub>MICS</sub>   | current                                                                 | V <sub>BAT</sub> = 1.6V; no load                                                                              | 0.36 | 0.4  | 0.85 | mA   |  |  |  |
|                     | OP1 supply current                                                      | V <sub>BAT</sub> = 1.8V; OP1L and OP1R<br>enabled, normal mode                                                | 0.85 | 1.25 | 1.75 | mA   |  |  |  |
| lase                |                                                                         | V <sub>BAT</sub> = 1.8V; OP1L and OP1R<br>enabled, ECO mode                                                   | 0.65 | 0.9  | 1.37 | mA   |  |  |  |
| I <sub>OP1</sub>    |                                                                         | V <sub>BAT</sub> = 1.6V; OP1L and OP1R<br>enabled, normal mode                                                | 0.8  | 1.2  | 1.68 | mA   |  |  |  |
|                     |                                                                         | V <sub>BAT</sub> = 1.6V; OP1L and OP1R<br>enabled, ECO mode                                                   | 0.6  | 0.85 | 1.32 | mA   |  |  |  |
|                     | Тур                                                                     | ical System Power Consumption                                                                                 |      |      |      |      |  |  |  |
| P <sub>FF</sub>     | Typical power<br>consumption feed<br>forward application                | OP1L, OP1R enabled,<br>Microphone supply enabled, no<br>load, V <sub>BAT</sub> =1.6V                          |      | 10   |      | mW   |  |  |  |
| P <sub>FF_ECO</sub> | Typical power<br>consumption feed<br>forward application in<br>ECO mode | All blocks in ECO mode<br>OP1L, OP1R enabled<br>Microphone supply enabled, no<br>load, V <sub>BAT</sub> =1.6V |      | 8    |      | mW   |  |  |  |

**Electrical Characteristics:** Shows the electrical characteristics like typical supply voltages as well as system current consumption.



## **Detailed Description**

This section provides a detailed description of the device related components.

## **Audio Line Input**

The chip features one stereo line input for music playback. In monitor mode the line inputs can also be muted in order to stop music playback and increase speech intelligibility.

#### Figure 8: Stereo Line Input



Stereo Line Input: This diagram shows the internal structure of the line input.

If there is a high pass function desired in an application, to block very low frequencies that could harm the speaker, or eliminate little offset voltages a simple capacitor  $C_{LIN}$  could do this function. The implementation is shown in Figure 8. The correct capacitor value for the desired cut-off frequency can be calculated with the following formula:

(EQ1) 
$$C_{\text{LIN}} = \frac{1}{2 \cdot \pi \cdot R_{\text{LIN}} \cdot f_{\text{cut-off}}}$$

A typical cut-off frequency in an audio application is 20Hz. With an input impedance  $R_{LIN}$  of typ. 2k and a desired cut off frequency of 20Hz the input capacitor should be bigger than 4µF. Therefore a typical value of 4.7µF is recommended.



#### Parameter

V<sub>BAT</sub>=1.65V, T<sub>A</sub>= 25°C unless otherwise specified

Figure 9: Line Input Parameter

| Symbol           | Parameter          | Condition | Min | Тур                  | Max | Unit              |
|------------------|--------------------|-----------|-----|----------------------|-----|-------------------|
| V <sub>LIN</sub> | Input Signal Level |           |     | 0.9*V <sub>BAT</sub> |     | V <sub>PEAK</sub> |
| R <sub>LIN</sub> | Input Impedance    |           |     | 2                    |     | kΩ                |

Line Input Parameter: This table shows the detailed electrical characteristics of the line input.

### **Microphone Inputs**

The AS3412 offers two low noise microphone inputs with full digital control and a dedicated DC offset cancellation pin for each microphone input. In total each gain stage offers up to 63 gain steps of 0.5dB resulting in a gain range from 0dB to +31dB. The microphone gain is stored digitally during production on an OTP memory. Besides the standard microphone gain register for left and right channel, the chip features also two additional microphone gain registers for monitor mode. Thus, in monitor mode, a completely different gain setting for left and right microphone can be selected to implement voice filter functions in order to amplify the speech band for better speech intelligibility.





**Stereo Microphone Input:** This diagram shows the internal structure of the stereo microphone preamplifier including the mute switch as well as the automatic gain control (AGC).

To avoid unwanted start-up pop noise, a soft-start function is implemented for an automatic gain ramping of the device. In case of an overload condition on the microphone input (e.g. high sound pressure level), an internal state machine reduces the microphone gain automatically. For some designs it might be useful to switch off this feature. Especially in feed-back systems very often infrasound can cause an overload condition of the microphone preamplifier which results in low frequency noise. This behavior can be avoided by disabling the AGC function.

### Input Capacitor Selection

The microphone preamplifier needs one bias resistor ( $R_{Bias}$ ) per channel as well as DC blocking capacitors ( $C_{MIC}$ ). The capacitors  $C_{AC}$  are DC blocking capacitors to avoid DC amplification of the non-inverting microphone preamplifier. This capacitor has an influence on the frequency response because the internal feedback resistors create a high pass filter together with the capacitor  $C_{AC}$ . The typical application circuit is shown in Figure 11 with all necessary components.

Figure 11: Microphone Capacitor Selection Circuit



**Microphone Capacitor Selection Circuit:** This diagram shows a typical microphone application circuit with all necessary components to operate the amplifier.



The corner frequency of this high pass filter is defined with the capacitor  $C_{AC}$  and the gain of the headphone amplifier. Figure 12 shows an overview of typical cut-off frequencies with different microphone gain settings.

Figure 12: Microphone Cut-Off Frequency Overview

| Microphone Gain | R <sub>1</sub> | R <sub>2</sub> | F <sub>cut-off</sub> |
|-----------------|----------------|----------------|----------------------|
| OdB             | 22.2kΩ         | 0Ω             | 1.7Hz                |
| 3dB             | 15716Ω         | 6484Ω          | 1.9Hz                |
| 6dB             | 11126Ω         | 11074Ω         | 2.2Hz                |
| 9dB             | 7877Ω          | 14323Ω         | 2.7Hz                |
| 12dB            | 5576Ω          | 16623Ω         | 3.5Hz                |
| 15dB            | 3948Ω          | 18252Ω         | 4.5Hz                |
| 18dB            | 2795Ω          | 19405Ω         | 6.1Hz                |
| 21dB            | 1979Ω          | 20221Ω         | 8.4Hz                |
| 24dB            | 1400Ω          | 20800Ω         | 11.5Hz               |
| 27dB            | 992Ω           | 21208Ω         | 16.3Hz               |
| 30dB            | 702Ω           | 21498Ω         | 22.7Hz               |

**Microphone Cut-Off Frequency Overview:** This table shows an overview of the different cut-off frequencies with  $C_{AC}=10\mu F$ ,  $C_{MIC}=2.2\mu F$  and  $R_{MICIN}=22k\Omega$  of the microphone preamplifier.

**Filter Simulations:** It is important when doing the ANC filter simulations to include all microphone filter components to incorporate the gain and phase influence of these components.

In the cut-off frequency overview, capacitor  $C_{AC}$  was defined as 10µF which results in a rather low cut-off frequency for best ANC filter design. If a different capacitor value is desired in the application, the following formula defines the transfer function of the high pass circuit of the microphone preamplifier:

(EQ2) 
$$|\mathbf{A}| = \frac{\sqrt{4 \cdot C_{\mathbf{AC}}^2 \cdot \mathbf{f}^2 \cdot (\mathbf{R}_1 + \mathbf{R}_2)^2 \cdot \pi^2 + 1}}{\sqrt{4 \cdot C_{\mathbf{AC}}^2 \cdot \mathbf{f}^2 \cdot \mathbf{R}_1^2 \cdot \pi^2 + 1}}$$

The simplified transfer function does not include the high pass filter defined by  $C_{MIC}$  and  $R_{MICIN}$ . With the recommended values of 2.2µF for  $C_{MIC}$  and 22k $\Omega$  for  $R_{MICIN}$  this filter can be neglected because of the very low cut-off frequency of 1.5Hz.

The cut-off frequency for this filter can be calculated with the following formula:

(EQ3) 
$$f_{cut-off} = \frac{1}{2 \cdot \pi \cdot R_{MICIN} \cdot C_{MIC}}$$

The simulated frequency response for the microphone preamplifier with the recommended component values is shown in Figure 13.

Figure 13: Simulated Microphone Frequency Response



In application with PCB space limitations it is also possible to remove the capacitors  $C_{AC}$  and connect MICACL and MICACR pins directly to  $A_{GND}$ . In this configuration AC coupling of the QMICR and QMICL signals is recommended.

**Microphone Frequency Response:** This graph shows the frequency response of the microphone preamplifier with different gain settings with  $C_{AC}$ =10µF,  $C_{MIC}$ =2.2µF and  $R_{MICIN}$ =22k $\Omega$ .

**ams Datasheet** [v1-00] 2016-Apr-06



### Parameter

 $V_{BAT}{=}1.8V,$   $T_{A}{=}$  25°C,  $C_{AC}{=}10\mu F,$   $C_{MIC}{=}4.7\mu F$  and  $R_{MICIN}{=}2.2k\Omega$  unless otherwise specified.

Figure 14: Microphone Parameter

| Symbol               | Parameter               | Condition                                                  | Min  | Тур   | Мах | Unit              |
|----------------------|-------------------------|------------------------------------------------------------|------|-------|-----|-------------------|
| V <sub>MICIN</sub> 0 |                         | A <sub>MIC</sub> = 10dB                                    |      | 80    |     | mV <sub>RMS</sub> |
| V <sub>MICIN</sub> 1 | Input Signal Level      | A <sub>MIC</sub> = 20dB                                    |      | 40    |     | mV <sub>RMS</sub> |
| V <sub>MICIN</sub> 2 |                         | A <sub>MIC</sub> = 30dB                                    |      | 10    |     | mV <sub>RMS</sub> |
|                      |                         | 0dB gain, High quality mode,<br>AGC off                    |      | 118.5 |     | dB                |
|                      |                         | 10dB gain, High quality mode,<br>AGC off                   |      | 109   |     | dB                |
| SNR                  | Signal to Noise Ratio   | 20dB gain, High quality mode,<br>AGC off                   |      | 99.5  |     | dB                |
|                      |                         | 0dB gain, ECO mode, AGC off                                |      | 117   |     | dB                |
|                      |                         | 10dB gain, ECO mode, AGC off                               |      | 107   |     | dB                |
|                      |                         | 20dB gain, ECO mode, AGC off                               |      | 98    |     | dB                |
|                      |                         | 0dB gain, 20Hz – 20kHz<br>bandwidth, high quality          |      | 1.2   |     | μV                |
|                      |                         | 10dB gain, 20Hz – 20kHz<br>bandwidth, High quality         |      | 4.2   |     | μV                |
| V <sub>NOISE-A</sub> | A-Weighted Output Noise | 20dB gain, 20Hz – 20kHz<br>bandwidth, High quality         |      | 13.5  |     | μV                |
| *NOISE-A             | Floor                   | 0dB gain, 20Hz – 20kHz<br>bandwidth, ECO mode              |      | 1.4   |     | μV                |
|                      |                         | 10dB gain, 20Hz – 20kHz<br>bandwidth, ECO mode             |      | 4.6   |     | μV                |
|                      |                         | 20dB gain, 20Hz – 20kHz<br>bandwidth, ECO mode             |      | 14.8  |     | μV                |
| huc                  | Block Current           | V <sub>BAT</sub> = 1.8V; no signal, stereo,<br>normal mode | 0.82 | 1.4   | 2   | mA                |
| Іміс                 | Consumption             | V <sub>BAT</sub> = 1.8V; no signal, stereo,<br>ECO mode    | 0.58 | 1.2   | 1.4 | mA                |

| Symbol                | Parameter                | Condition                                    | Min | Тур  | Мах | Unit    |
|-----------------------|--------------------------|----------------------------------------------|-----|------|-----|---------|
|                       | Programmable Gain        | Discrete logarithmic gain steps              | 0   |      | +31 | dB      |
| A <sub>MIC</sub>      | Gain Steps Size          |                                              |     | 0.5  |     | dB      |
|                       | Gain Step Precision      |                                              |     |      | 0.2 | dB      |
| $\Delta_{AMIC}$       | Gain Ramp Rate           | $V_{PEAK}$ related to $V_{BAT}$ or $V_{NEG}$ |     | 1    |     | ms/step |
| V <sub>ATTACK</sub>   | Limiter Activation Level | $V_{PEAK}$ related to $V_{BAT}$ or $V_{NEG}$ |     | 0.40 |     | 1       |
| V <sub>DECAY</sub>    | Limiter Release Level    | 64 @ 0.5dB                                   |     | 0.31 |     | 1       |
| A <sub>MICLIMIT</sub> | Limiter Minimum Gain     |                                              |     | 0    |     | dB      |
| t <sub>ATTACK</sub>   | Limiter Attack Time      |                                              |     | 5    |     | µs/step |
| t <sub>DECAY</sub>    | Limiter Decay Time       |                                              |     | 1    |     | ms/step |

**Microphone Parameter:** This table shows the detailed electrical characteristics of the microphone preamplifier gain stage.



Figure 15: Microphone Frequency Response

**Microphone Frequency Response:** This graph shows the frequency response of the microphone preamplifier with different gain settings without  $R_{MICIN}$ resistor,  $C_{AC}$  capacitor (MICACx pin connected to  $A_{GND}$ ) and  $C_{MIC}$ =10uF.



Figure 16: Microphone THD+N vs. V<sub>input</sub>

**Microphone THD+N vs. Vinput:** This graph shows the A-weighted THD+N versus input voltage of the microphone preamplifier with 0dB gain and  $V_{BAT}$ =1.8V.



Figure 17: Microphone THD+N vs. V<sub>input</sub> ECO Mode



**Microphone THD+N vs. Vinput:** This graph shows the A-weighted THD+N versus input voltage of the microphone preamplifier with 0dB gain and  $V_{BAT}$ =1.8V. The amplifier runs in ECO mode.



## **Microphone Supply**

The AS3412 features an integrated microphone supply charge pump. This charge pump provides the proper microphone supply voltage even with a 1.8V chip supply voltage in order to increase the sensitivity of the microphone.

#### Figure 18: Microphone Supply



Therefore the integrated charge pump generates a microphone supply voltage which is typically 2.7V. The microphone supply voltage is also used to switch off the integrated music bypass switch of the AS3412 is in active mode. Therefore, during normal operation the microphone supply must not be switched off if the TRSDA/BPL and TRSCL/BPR pins are in use.



**Bypass Switch Operation:** When using the TRSDA/BPL and TRSCL/BPR pins you must not switch off the microphone supply!

#### Parameter

 $V_{BAT}$ =1.8V,  $T_A$ = 25°C,  $C_{MICS}$  = 22µF,  $C_{MICSF}$  = 47µF and  $R_{MICSF}$  = 220 $\Omega$  unless otherwise specified.

Figure 19: Microphone Supply Parameter

| Symbol               | Parameter                    | Condition                                                          | Min  | Тур | Мах  | Unit |
|----------------------|------------------------------|--------------------------------------------------------------------|------|-----|------|------|
| V <sub>MICS</sub>    | Microphone Supply            | V <sub>BAT</sub> = 1.8V, no load                                   |      | 3.4 |      | V    |
| MICS                 | Voltage                      | V <sub>BAT</sub> = 1.65V, no load                                  |      | 3.2 |      | V    |
| l                    | Block Current<br>Consumption | V <sub>BAT</sub> = 1.8V; no load                                   | 0.36 | 0.5 | 0.9  | mA   |
| I <sub>MICS</sub>    |                              | V <sub>BAT</sub> = 1.65V; no load                                  | 0.36 | 0.4 | 0.85 | mA   |
|                      | Microphone Supply Noise      | A-Weighted, 500µA load                                             |      | 1.4 |      | μV   |
| V <sub>Noise-A</sub> |                              | A-Weighted, 550µA load, only<br>C <sub>MICS</sub> = 22uF assembled |      | 11  |      | μV   |
|                      |                              | A-Weighted, 500µA load, only<br>C <sub>MICS</sub> = 10uF assembled |      | 15  |      | μV   |

**Microphone Supply Parameter:** This table shows the detailed electrical characteristics of the microphone supply.

Figure 20: Microphone Supply Load Characteristic

#### Microphone Supply Load

**Characteristic:** This diagram shows output voltage of the microphone supply vs. output load on the microphone supply.



## **Headphone Amplifier**

The headphone amplifier is a true ground output using  $V_{NEG}$  as negative supply. It is designed to feature an output power of 2x34mW @ 32 $\Omega$  load. For higher output requirements, the headphone amplifier is also capable of operating in bridged mode. In this mode the left output is carrying the inverted signal of the right output shown in Figure 22. With a V<sub>BAT</sub> voltage of 1.8V, a maximum output power of 90mW can be achieved. This is required for over- and on ear headsets with higher output power requirements. The amplifier itself features various input sources. The line input signal is directly connected to the headphone amplifier. The input multiplexer supports three different input signals which can be configured according to the *HPH\_MUX* register. The "Open" setting is being used to disable the active noise cancelling function.

#### Figure 21: Headphone Amplifier Single Ended



**Headphone Amplifier Single Ended:** This figure shows the block diagram of the headphone amplifier including the integrated music bypass switches as well as the summation input of the amplifier in single ended configuration.



#### Figure 22: Headphone Amplifier Differential



**Headphone Amplifier Differential:** This figure shows the block diagram of the headphone amplifier including the integrated music bypass switches as well as the summation input of the amplifier in differential output mode.

## Parameter

 $V_{BAT} = 1.8V$ ,  $T_A = 25$ °C, unless otherwise specified.

#### Figure 23: Headphone Amplifier Parameter

| Symbol                 | Parameter                            | Condition                                                                                                             | Min  | Тур   | Max | Unit |
|------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|-------|-----|------|
| R <sub>L_HP</sub>      | Load Impedance                       | Stereo mode                                                                                                           | 16   | 32    |     | Ω    |
| "L_HP                  |                                      | Mono                                                                                                                  | 32   |       |     | Ω    |
| C <sub>L_HP</sub>      | Load Capacitance                     | Stereo mode                                                                                                           |      |       | 100 | pF   |
|                        |                                      | $V_{bat} = 1.8V$ ; 32 $\Omega$ load; THD<0.1%                                                                         |      | 34    |     | mW   |
| P <sub>HP</sub>        | Nominal Output                       | $V_{bat} = 1.65V; 32\Omega \text{ load}; THD < 0.1\%$                                                                 |      | 29    |     | mW   |
| ' HP                   | Power Stereo Mode                    | $V_{bat} = 1.8V$ ; 16 $\Omega$ load; THD<0.1%                                                                         |      | 50    |     | mW   |
|                        |                                      | V <sub>bat</sub> = 1.65V; 16Ω load; THD<0.1%                                                                          |      | 41    |     | mW   |
| D                      | Nominal Output<br>Power Differential | $V_{bat} = 1.8V$ ; 32 $\Omega$ load                                                                                   |      | 90    |     | mW   |
| P <sub>HP_BRIDGE</sub> | Mode                                 | $V_{bat} = 1.65V; 32\Omega \text{ load}$                                                                              |      | 75    |     | mW   |
|                        | Supply current                       | V <sub>BAT</sub> = 1.8V; no signal, normal mode                                                                       | 1.5  | 2.4   | 3.1 | mA   |
| I <sub>HPH</sub>       |                                      | V <sub>BAT</sub> = 1.8V; no signal, ECO mode                                                                          | 1.18 | 2     | 2.9 | mA   |
| P <sub>SRRHP</sub>     | Power Supply<br>Rejection Ratio      | 1kHz                                                                                                                  |      | 100   |     | dB   |
|                        |                                      | High Quality Mode, Line Input -><br>HPH stereo in phase test signal;<br>$32\Omega$ load; V <sub>BAT</sub> = 1.8V;     |      | 111.5 |     | dB   |
| CNID                   | Signal to Noise Ration               | High Quality Mode, Line Input -><br>HPH stereo out of phase test signal;<br>$32\Omega$ load; V <sub>BAT</sub> = 1.8V; |      | 112.5 |     | dB   |
| SNR                    |                                      | ECO Mode, Line Input -> HPH stereo<br>in phase test signal;<br>$32\Omega$ load; V <sub>BAT</sub> = 1.8V;              |      | 109.5 |     | dB   |
|                        |                                      | ECO Mode, Line Input -> HPH stereo<br>out of phase test signal;<br>32Ω load; V <sub>BAT</sub> = 1.8V;                 |      | 110.5 |     | dB   |
| Channel<br>Separation  |                                      | 32Ω load                                                                                                              |      | 93    |     | dB   |



| Symbol               | Parameter                        | Condition                                                                       | Min | Тур | Max | Unit |
|----------------------|----------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>Noise-A</sub> | Output Noise Floor<br>A-Weighted | High Quality Mode; $32\Omega$ load;<br>HP_MUX = nc; LINx connected to<br>ground |     | 2.5 |     | μV   |
|                      | A Weighted                       | ECO Mode; $32\Omega$ load; <i>HP_MUX</i> = nc;<br>LINx connected to ground      |     | 3.1 |     | μV   |

**Headphone Amplifier Parameter:** This table shows the detailed electrical characteristics of the headphone amplifier like output power, SNR and channel separation.

Figure 24:

Headphone THD+N vs. Output Power 32Ω Stereo



**Headphone THD+N vs. Output Power:** These figures shows the THD+N measurements of the headphone amplifier with different supply voltages in normal mode and ECO mode. The amplifier gain is 0dB with 32Ω load.

#### Figure 25:

Headphone THD+N vs. Output Power 16Ω Stereo



**Headphone THD+N vs. Output Power:** These figures shows the THD+N measurements of the headphone amplifier with different supply voltages in normal mode and ECO mode. The amplifier gain is 0dB with 16Ω load.

#### Figure 26: Headphone THD+N vs. Output Power 32Ω Mono



**Headphone THD+N vs. Output Power:** These figures shows the A-weighted THD+N measurements of the headphone amplifier with different supply voltages in normal mode and ECO mode. The amplifier gain is 6dB with  $32\Omega$  load in mono configuration.

### Figure 27: Headphone THD+N vs. Frequency 32Ω Stereo/Mono



**Headphone THD+N vs. Frequency:** These figures shows the A-weighted THD+N measurements over frequency in stereo and mono differential mode with  $V_{BAT}$ =1.8V. The amplifier gain is 0dB and the load in both modes is 32 $\Omega$  with 1mW and 5mW output power.



Figure 28: Headphone THD+N vs. Frequency 16Ω Stereo

### Headphone THD+N vs. Frequency:

These figures shows the A-weighted THD+N measurements over frequency in stereo mode with  $V_{BAT}$ =1.8V. The amplifier gain is 0dB and the load is 16 $\Omega$ .



## **Integrated Music Bypass Switch**

If the AS3412 is switched off, the device features a unique integrated music bypass function. The bypass switches can be used to replace a mechanical switch to bypass the music signal in off mode or if the headset runs out of battery. Figure 29 shows the basic music playback path of the AS3412 with a full battery. In this mode the line input signal is feed to the headphone amplifier. The integrated bypass switches are automatically disabled in this operation mode.

Figure 29: Bypass Mode Inactive



**Bypass Mode Active:** This block diagram shows the general music playback path of AS3412 with the integrated music bypass switches disabled.

Figure 30 shows the AS3412 in off mode with an empty battery. This is basically the same use case as no battery at all. In this mode the internal bypass switch becomes active. The headphone amplifier is not powered because the headset has run out of battery and the bypass switch becomes active. Thus the music signal coming from the 3.5mm audio jack is routed through the ANC chip, without any power source connected to the device, to the speakers.



**Integrated Bypass Switch:** The integrated bypass switch works even without any battery connected to the device. It helps to reduce BOM costs and PCB area. Furthermore it facilitates new industrial designs to ANC solutions.





**Bypass Mode Inactive:** This block diagram shows the general music playback path of AS3412 with the integrated music bypass switches enabled. The device has no supply any more but music playback is still possible via the internal bypass switches.

#### Parameter

 $V_{BAT} = 0V$ ,  $T_A = 25$ °C, unless otherwise specified.

Figure 31: Bypass Switch Parameter

| Symbol              | Parameter                 | Condition                           | Min | Тур | Мах | Unit |
|---------------------|---------------------------|-------------------------------------|-----|-----|-----|------|
| R <sub>Switch</sub> | Impedance                 | Power down                          |     | 1.5 |     | Ω    |
| THD                 | Total Harmonic Distortion | 0dBV input signal, 32Ω load         |     | -90 |     | dB   |
|                     |                           | 0dBV input signal, 16 $\Omega$ load |     | -80 |     | dB   |

**Bypass Switch Parameter:** This table shows the detailed electrical characteristics of the integrated bypass switch.



Figure 32: Bypass THD+N vs. Output Power 16Ω Load



Figure 33: Bypass THD+N vs. Output Power 32Ω Load



Bypass THD+N vs. Output Power: This graph shows A-weighted THD+N characteristics of the integrated bypass switch for  $32\Omega$  load.

switch for  $16\Omega$  load.



# **Operational Amplifier**

The AS3412 offers one general purpose operational amplifier for feed-forward ANC applications. The amplifier is used to develop the gain- and phase compensation filter for the ANC signal path.

Figure 34: Operational Amplifiers



**Operational Amplifier:** This figure shows the block diagram of the operational amplifiers to be used for ANC filter design.



### Parameter

 $V_{BAT}$  =1.8V,  $T_{A}$  = 25°C,  $R_{input}$  =  $R_{FB}$  = 1k $\Omega$  unless otherwise specified.

### Figure 35: Operational Amplifier Parameter

| Symbol               | Parameter                    | Condition                                                                              | Min  | Тур                  | Max              | Unit              |
|----------------------|------------------------------|----------------------------------------------------------------------------------------|------|----------------------|------------------|-------------------|
| V <sub>LIN</sub>     | Input Signal Level           | Gain=0dB                                                                               |      | 0.9*V <sub>BAT</sub> | V <sub>BAT</sub> | V <sub>PEAK</sub> |
|                      |                              | 10kΩ load, Gain = 0dB <sup>(1)</sup> ,<br>V <sub>BAT</sub> =1.8V,<br>High Quality Mode |      | 122.5                |                  | dB                |
| SNR                  | Signal to Noise Ratio        | 10k $\Omega$ load, Gain = 0dB, V <sub>BAT</sub> =1.65V<br>High Quality Mode            |      | 121.5                |                  | dB                |
|                      |                              | 10kΩ load, Gain = 0dB, $V_{BAT}$ =1.8V,<br>ECO Mode                                    |      | 121                  |                  | dB                |
|                      |                              | 10k $\Omega$ load, Gain = 0dB, V <sub>BAT</sub> =1.65V,<br>ECO Mode                    |      | 119.5                |                  | dB                |
|                      | Block Current<br>Consumption | V <sub>BAT</sub> = 1.8V; OP1L and OP1R<br>enabled, normal mode                         | 0.85 | 1.25                 | 1.75             | mA                |
| I <sub>OP1</sub>     |                              | V <sub>BAT</sub> = 1.8V; OP1L and OP1R<br>enabled, ECO mode                            | 0.65 | 0.9                  | 1.37             | mA                |
| '091                 |                              | V <sub>BAT</sub> = 1.65V; OP1L and OP1R<br>enabled, normal mode                        | 0.8  | 1.2                  | 1.68             | mA                |
|                      |                              | V <sub>BAT</sub> = 1.65V; OP1L and OP1R<br>enabled, ECO mode                           | 0.6  | 0.85                 | 1.32             | mA                |
| V                    | Input Referred Noise         | High Quality Mode                                                                      |      | 900                  |                  | nV                |
| V <sub>NOISE-A</sub> | Floor A-Weighted             | ECO Mode                                                                               |      | 1.1                  |                  | μV                |
| V <sub>offset</sub>  | DC offset voltage            | Gain = 0dB                                                                             |      |                      | 2                | mV                |
| CL                   | Load Capacitance             |                                                                                        |      |                      | 100              | pF                |
| A <sub>Loop</sub>    | Open Loop Gain               | 100Hz                                                                                  |      | 120                  |                  | dB                |
| RL                   | Load Impedance               |                                                                                        | 1    |                      |                  | kΩ                |

**Operational Amplifier:** This table shows the detailed electrical characteristics of the operational amplifiers to be used for ANC signal processing.

#### Note(s):

1. SNR figure measured with 20dB gain to minimize audio analyzer noise floor



## **Operational Amplifier Frequency**

**Response:** This graph shows the frequency response of the operational amplifiers with 0dB gain in normal and ECO mode.



Figure 37: Operation Amplifier THD+N vs. Frequency V<sub>BAT</sub> = 1.8V



#### **Operation Amplifier THD+N vs.**

**Frequency:** The diagram shows the A-weighted THD+N measurement of the line input amplifier with 0dB gain and  $V_{BAT}$ =1.8V.



### System

The system block handles the power up and power down sequencing as well as the mode switching.

### Power Up/Down Conditions

The chip powers up when one of the following conditions is true:

Figure 38: Power Up Conditions

| # | Source                 | Description                                                                        |
|---|------------------------|------------------------------------------------------------------------------------|
| 1 | MODE pin               | In stand-alone mode, MODE pin has to be driven high for >2ms to turn on the device |
| 2 | l <sup>2</sup> C start | In I <sup>2</sup> C mode, an I <sup>2</sup> C start condition turns on the device  |

**Power Up Conditions:** This table shows the available power up conditions of the AS3412.

The chip automatically shuts off if one of the following conditions arises:

Figure 39: Power Down Conditions

| # | Source                  | Description                                                                                                                                                                       |
|---|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | MODE pin                | Slider Mode: Mode pin has to be driven low for 10ms to turn off<br>Push Button Mode: Mode pin has to be driven high for >2.4sec to turn off                                       |
| 2 | Serial Interface        | Power down by serial interface by clearing the PWR_HOLD bit. (Please mind that the I <sup>2</sup> C_MODE bit has to be set before clearing the PWR_HOLD bit for security reasons) |
| 3 | V <sub>NEG</sub> CP OVC | Power down if $V_{NEG}$ is higher than the $V_{NEG}$ off-threshold                                                                                                                |

**Power Down Conditions:** This table shows the available power down conditions of the AS3412.



### Start-Up Sequence

The AS3412 has a defined startup sequence. Once the AS3412 MODE pin is pulled high, the device initiates the automatic startup sequence shown in Figure 40.

Figure 40: Start-Up Sequence



Start-Up Sequence: This timing diagram shows the startup sequence of the AS3412 in detail.



## **Operation Modes**

If the AS3412 is in stand-alone mode (no I<sup>2</sup>C control), the device can work in different operation modes. An overview of the different operation modes is shown in Figure 41.

Figure 41: Operation Modes

| MODE    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| OFF     | Chip is turned off.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| ANC     | Chip is turned on and active noise cancellation is active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| MONITOR | In monitor mode, a different (normally higher) microphone preamplifier gain can be configured to get an amplification of the ambient noise. To get rid of the low pass filtering needed for the noise cancellation, the headphone input multiplexer can be set to a different (typically MIC) source to increase speech intelligibility. In addition, the Line Input can be muted to further enhance speech intelligibility. If the device is operated in I <sup>2</sup> C mode, it is also possible to enter the monitor mode by setting the MON_MODE bit in register 0x3D. |  |
| РВО     | The Playback Only Mode is a special mode that disables the noise cancelling function and just keeps the line input amplifier as well as the headphone amplifier active.                                                                                                                                                                                                                                                                                                                                                                                                      |  |

**Operation Modes:** This table gives an overview of the different operation modes of the AS3412.

With the AS3412 the design engineer has different options to enter the described operation modes shown in Figure 41. In addition to the different switch and push button connections described in the following three chapters, it is also important to configure the chipset accordingly. Figure 42 shows the required register configuration settings to enable the different AS3412 control modes.

Figure 42: User Interface Control Modes

| MODE             | Register Name |            |  |  |
|------------------|---------------|------------|--|--|
| MODE             | SLIDE_PWR_UP  | SLIDER_MON |  |  |
| Button Mode      | 0             | 0          |  |  |
| Do not use       | 0             | 1          |  |  |
| Slider Mode      | 1             | 0          |  |  |
| Full Slider Mode | 1             | 1          |  |  |

**Stand Alone Operation Mode:** Shows the different operation modes that can be selected with push button control or slide switch control.

### Full Slider Mode

Full Slider Mode enables the AS3412 to be connected to two slide switches for Power, ANC and Monitor Mode control. To enable this operation mode both bits, SLIDE\_PWR\_UP and SLIDER\_MON, have to be set to '1'. The typical connection of the slide switches is shown in Figure 43.



Figure 43: Full Slider Mode

Full Slider Mode: The diagram shows the external connection of the switches in full slider mode.

In Full Slider Mode the MODE/CSCL pin can detect three different input levels to distinguish between different operating modes: On, Off and Monitor mode. The timing diagram with all relevant information is shown in Figure 44.

Figure 44: Full Slider Mode Timing Diagram



**Full Slider Mode Timing Diagram:** The diagram shows the necessary pin voltages and timings for different operation modes in Full Slider Mode configuration.



#### Slider Mode

Slider Mode is similar to Full Slider Mode with the only difference that it is possible to use a push button (S3) to enable and disable the Monitor Mode. Be aware that for Slider Mode operation bit *SLIDE\_PWR\_UP* has to be set to '1' and the *SLIDER\_MON* bit has to be set to '0'.





Slider Mode: The diagram shows the external connection of the switches and push button in slider mode.

The advantage of this mode compared to Full Slider Mode is the automatic hold function of the Monitor Mode. Once the push button S3 is pressed the device enters monitor mode. This mode stays active until the user pushes the button again.

Figure 46: Slider Mode Timing Diagram



**Slider Mode Timing Diagram:** The diagram shows the necessary voltages and timings for different operation modes in Slider Mode configuration.

#### **Push Button Mode**

Push Button mode allows the user to control the device with a single normally open (NO) push button. A simple key press powers up the AS3512. Once the device is running, a long key press (~2.4 seconds) shuts the device down. As long as the device is active a short key press enters monitor mode. The monitor mode can be deactivated with a second, short key press. A timing diagram of this function is shown in Figure 48. If the monitor mode function is not desired, it is possible to deactivate the monitor mode by setting the bit *DISABLE\_MONITOR* in register 0x15. The typical connection of the push button to the AS3412 is shown in Figure 47.

Figure 47: Push Button Mode



Push Button Mode: The diagram shows the external connection of the switches and push button in slider mode.

### Figure 48:

**Push Button Timing Diagram** 



**Push Button Mode Timing Diagram:** The diagram shows the necessary voltages and timings for different operation modes in Push Button configuration.



#### Playback Only Mode

The active noise cancelling feature of the AS3412 can also be disabled with the ANC/CSDA pin. The ANC/CSDA pin has to be pulled high to enable the ANC function during startup (ANC MODE). If the pin is connected to ground, the chip enters playback only mode (PBO MODE) in which the ANC function is disabled. The operating mode of the line input mute switch, as well as the mixer input, can be defined in register *PBO\_MODE*. The microphone amplifier shuts down automatically, but it is possible to control the operational amplifiers in this mode separately. Typically only the line input amplifiers and the headphone amplifier are enabled in the playback only mode. If this function is not desired you just need to pull the pin high through a  $22k\Omega$  resistor.

## Figure 49: Playback Only Mode Timing Diagram



**Playback Only Mode Timing Diagram:** The diagram shows the necessary voltages and timings for different operation modes in Playback Only Mode.

## V<sub>NEG</sub> Charge Pump

The  $V_{NEG}$  charge pump uses one external 1µF ceramic capacitor ( $C_{FLY}$ ) to generate a negative supply voltage out of the input voltage to supply all audio related blocks. This allows a true-ground headphone output with no need of external DC-decoupling capacitors.

#### Figure 50: V<sub>NEG</sub> Charge Pump



**V<sub>NEG</sub> Charge Pump:** This figure shows the block diagram of the V<sub>NEG</sub> charge pump that supplies all audio blocks of the AS3412.

The charge pump typically requires an additional input capacitor,  $C_{VBAT}$  of  $10\mu$ F and output capacitor,  $C_{VNEG}$ , with the same size as the input capacitor. The flying capacitor,  $C_{FLY}$ , should be  $1\mu$ F.

## Parameter

 $V_{BAT} = 1.8V$ ,  $T_A = 25^{\circ}C$ , unless otherwise specified.

## Figure 51: V<sub>NEG</sub> Charge Pump Parameter

| Symbol            | Parameter                         | Condition        | Min   | Тур | Max  | Unit |
|-------------------|-----------------------------------|------------------|-------|-----|------|------|
| V <sub>IN</sub>   | Input voltage                     | V <sub>BAT</sub> | 1.65  |     | 1.8  | V    |
| V <sub>OUT</sub>  | Output voltage                    | V <sub>NEG</sub> | -1.45 |     | -1.8 | V    |
| C <sub>FLY</sub>  | External flying capacitor         |                  |       | 1   |      | μF   |
| C <sub>VBAT</sub> | V <sub>BAT</sub> input capacitor  |                  |       | 10  |      | μF   |
| C <sub>VNEG</sub> | V <sub>NEG</sub> output capacitor |                  |       | 10  |      | μF   |

**VNEG Charge Pump Parameter:** This table describes the electrical characteristics of the V<sub>NEG</sub> charge pump.



## **OTP Memory and Internal Registers**

The OTP (one-time programmable) memory consists of OTP registers (0x10 - 0x17 and 0x30 - 0x35) and OTP fuses. The OTP registers can be written as often as wanted but they are volatile memory cells. It is possible to access the OTP registers using the I<sup>2</sup>C interface for "soft programming" the part or via the production programming interface pins (TRSDA and TRSCL). In order to store chip configuration data to the ANC chip, the OTP registers are linked together with the OTP fuses shown in Figure 52. The OTP fuse block is a shadow register of the OTP registers that are nonvolatile memory cells. These registers store chip parameters during power-down. Programming the fuses can be done three times and is a permanent change. In order to configure the ANC chip during startup the OTP fuse content is loaded to the OTP registers. The AS3412 offers 3 OTP fuse sets for storing the microphone gain making it possible to change the gain 2 times for re-calibration or other purposes. In order to determine the right register settings for microphone gain in production, as well as in the engineering design phase, the non-volatile OTP registers should be used without OTP programming. This allows you to configure all registers as many times as desired to find the best microphone gain calibration value. Once all the right register settings have been found, the OTP fuse block should be used to store these settings.





**Register Access:** This diagram shows the OTP and register architecture of the AS3412.

A single OTP cell can be programmed only once. By default, the cell is "0"; a programmed cell contains a "1". Because it is not possible to reset a programmed bit from "1" to "0", multiple OTP writes are possible, but only additional un-programmed "0"-bits can be programmed to "1".

# amu

Independent of the OTP programming, it is possible to overwrite the OTP register temporarily if the chip is controlled via l<sup>2</sup>C. The chip configuration can be stored for example in the flash memory of a Bluetooth- or wireless chipset and can be loaded to the ANC chip during startup of the device via the l<sup>2</sup>C interface. Because the OTP fuses upload their contents into the OTP register at power-up, the new OTP settings from the microcontroller will overwrite the default settings of the AS3412. All l<sup>2</sup>C OTP registers settings can be changed as many times as desired, but will be lost during power off.

**OPT Registers and Fuses:** The OTP registers are volatile memory cells which lose the content once the device is switched off. Multiple read and write commands are possible but in order to store chip settings during power off mode, the OTP fuses have to be used.

The OTP memory can be accessed in the following ways:

LOAD Operation

The LOAD operation reads the OTP fuses and loads the contents into the OTP register. A LOAD operation is automatically executed after each power-on-reset.

WRITE Operation

The WRITE operation allows a temporary modification of the OTP register. It does not program the OTP. This operation can be invoked multiple times and will remain set while the chip is supplied with power and while the OTP register is not modified with another WRITE or LOAD operation.

• READ Operation

The READ operation reads the contents of the OTP register, for example to verify a WRITE command or to read the OTP memory after a LOAD command.

• STORE Operation

The STORE operation programs the contents of the OTP register permanently into the OTP fuses. Don't use old or nearly empty batteries for programming the fuses.

# amu

## OTP Read/Write and Load Access

With the OTP register architecture of the AS3412 it is important to know how to access the registers for reading and writing. Before an I<sup>2</sup>C read command can be sent there are two registers that have to be configured prior to the desired I<sup>2</sup>C read command. The flow chart in Figure 53 shows the correct read access sequence. The first step is to configure the EVAL\_REG\_ ON register. This register enables access to the OTP\_MODE register. The OTP\_MODE register defines whether you want to read or write to the OTP registers. By setting the OTP\_MODE register '00' we select OTP read access. Once the OTP\_MODE register has been configured you can start reading from the OTP registers.

#### Figure 53: OTP Read Access Flow Chart



**OTP Read Access Flow Chart:** This flow chart shows how to successfully read from an OTP register via the l<sup>2</sup>C or production trimming interface.

The principle for writing to a register is basically the same. The only difference is the configuration of the *OTP\_MODE* register, shown in Figure 54. The first step is to enable the *OTP\_MODE* register by setting the *EVAL\_REG\_ON* register to '1'. The next step is to configure the *OTP\_MODE* register to '10' in order to select OTP write access. Now you can start writing to any OTP register of AS3412.





**OTP Write Access Flow Chart:** This flow chart shows how to successfully write to an OTP register via the I<sup>2</sup>C or production trimming interface.



If you want to read out the OTP fuse content, the OTP load function is necessary. In order to load the OTP fuse content to the OTP registers, a special sequence is necessary, as shown in Figure 55.





**OTP Load Access Flow Chart:** This flow chart shows how to successfully load the OTP fuse content back to the OTP register via the I<sup>2</sup>C or production trimming interface.

## **OTP Fuse Process**

Many wireless applications, like Bluetooth single chips support programmable solutions, as well as ROM versions. As such, it is necessary for ROM versions to store microphone gain compensation data and the general ANC configuration inside the ANC chip. This is necessary because there is no other way to configure the ANC chip during startup. In order to guarantee successful trimming of AS3412 it is necessary to provide a decent environment for the trimming process. Figure 56 shows a principal block diagram for trimming the AS3412 properly in production using the I<sup>2</sup>C interface. The most important block is the external power supply. Usually it is possible to trim the AS3412 with a single supply voltage of min. 1.8V in laboratory environment, but as soon as it comes to mass production V<sub>NFG</sub> supply buffering is highly recommended. As highlighted in the block diagram, it is mandatory to get a voltage difference between V<sub>POS</sub> and V<sub>NEG</sub> of 3.4V (minimum) to guarantee proper trimming of the device, therefore it is possible to buffer it externally with a negative power supply. The  $V_{\mbox{NEG}}$  voltage applied to VNEG pin must be lower than the voltage generated by the charge pump. This means if the typical V<sub>NFG</sub> output voltage is -1.5V you can apply externally -1.7V. The charge pump enters then automatically skip mode.

#### Figure 56: Production Environment I<sup>2</sup>C Interface Trimming



**I<sup>2</sup>C Trimming:** This block diagram shows a general overview of the production environment when storing the register settings to the AS3412 using a standard I<sup>2</sup>C interface.

Timing is important, to avoid latch-up, when using an external buffer and switching on the ANC device. The timing diagram in Figure 57 shows that it is important that there is a certain delay requirement between VBAT and the MODE /CSCL pin. This delay is mandatory in order to guarantee that the device starts up properly. The MODE /CSCL pin powers up the ANC device. The whole sequence to power up the internal charge pump of the AS3412 takes approximately 1ms. Once V<sub>NEG</sub> is settled the external V<sub>NEG</sub> buffer (e.g. power supply) can be enabled in order to support the charge pump especially during the trim process.



Figure 57: Timing Diagram V<sub>NEG</sub> Buffering



**VNEG Buffer Timing:** This timing diagram shows how to buffer the V<sub>NEG</sub> supply during the OTP programming process.

To guarantee a successful trimming process it is important to follow the predefined trimming sequence shown in Figure 57. As a first step it is important to do a register dump of all OTP registers. This register backup in your system memory is a backup of all register settings and is necessary for verification after the trim process to make sure that all bits are trimmed correctly. Once the register dump has been done it is important to check registers 0x30 and 0x31. These registers typically indicate if the device is already trimmed or not. If both registers have the value 0x80 you can enter the trim mode and start the trimming process. Once trimming is done, the most important step is comparing the values trimmed to the device with the original register dump performed just before we started the actual trimming process. If the verification was successful we know that all bits have been trimmed correctly. What is important to mention is that the AS3412 has a couple of test bits inside which are by default set to '1'. We do not recommend overwriting these bits. Furthermore, it is important to know that it is not possible to change bits once they are trimmed. It is not possible to change a bit from '1' back to zero. If an additional trimming is done it is only possible to change bits from '0' to '1'. It is important that all necessary bits are trimmed exactly like in the block diagram shown in Figure 58.

#### Figure 58: OTP Programming Process



OTP Programming: This flow chart describes the OTP programming process in detail.

Besides production trimming using the I<sup>2</sup>C interface, the AS3412 features a second unique trimming mechanism. This very special mode enables the analog music inputs of the AS3412 to become a production trimming input.





## Figure 59: Production Trim Box



**Production Trim Box:** This block diagram shows the connection of the Trim Box enabling the audio inputs to become a trim input for mass production.

With this new system, there is no need for mechanical potentiometers any more. Up to now, operators in production use screw drivers to fine tune the ANC performance of each headset. The disadvantage of this is reliability and cost of potentiometers. Additionally, operators are not always precise in their work, thus yielding inconsistent results. With the new production trimming system from ams there are no mechanical potentiometers required. The operator connects a 3.5mm audio jack to a trimming box and this box enables the audio input of the headset to become the ANC tuning input. This new feature also helps industrial designers of headset because there are no more considerations concerning leakage holes for the old mechanical trimming. Thus, the headset can be fully assembled and ready for the ANC test system at the end of the manufacturing process. The trim box can be easily controlled with an RS232 interface so it is also possible to create fully automated trimming systems. For further details please contact our local sales office; they can provide you with source code examples and application notes.



## 2 Wire Serial Interface

In order to configure the device using the evaluation software or a MCU the AS3412 features a serial two wire interface. The  $I^2C$  address for the device can be found in Figure 60.

Figure 60: I<sup>2</sup>C Slave Address

| 7 Bit I <sup>2</sup> C Address | 8 Bit Read Address | 8 Bit Write Address |
|--------------------------------|--------------------|---------------------|
| 0x47                           | 0x8F               | 0x8E                |

I<sup>2</sup>C Slave Address Table: Shows the I<sup>2</sup>C address of the AS3412.

## Protocol

Figure 61: I<sup>2</sup>C Serial Interface Symbol Definition

| Symbol   | Definition                        | RW | Note               |
|----------|-----------------------------------|----|--------------------|
| S        | Start condition after stop        | R  | 1 bit              |
| Sr       | Repeated start                    | R  | 1 bit              |
| DW       | Device address for write          | R  | 1000 1110b (8Eh)   |
| DR       | Device address for read           | R  | 1000 1111b (8Fh)   |
| WA       | Word address                      | R  | 8 bit              |
| А        | Acknowledge                       | W  | 1 bit              |
| Ν        | No Acknowledge                    | R  | 1 bit              |
| reg_data | Register data/write               | R  | 8 bit              |
| data (n) | Register data/read                | W  | 8 bit              |
| Р        | Stop condition                    | R  | 1 bit              |
| WA++     | Increment word address internally | R  | during acknowledge |
|          | AS3412 (-slave) transmits data    |    |                    |

AS3412 (=slave) transmits data

AS3412 (=slave) receives data

**Symbol Definition:** The table shows the symbol definitions being used in the explanations for the data transfer between master and slave.



### Figure 62: Byte Write



Byte Write: This figure shows the sequence for a byte write command.

Figure 63: Page Write



Page Write: This figure shows the sequence for a page write command.

Byte Write and Page Write formats are used to write data to the slave. The transmission begins with the START condition, which is generated by the master when the bus is in IDLE state (the bus is free). The device-write address is followed by the word address. After the word address any number of data bytes can be sent to the slave. The word address is incremented internally, in order to write subsequent data bytes to subsequent address locations.

For reading data from the slave device, the master has to change the transfer direction. This can be done either with a repeated START condition followed by the device-read address, or simply with a new transmission START followed by the device-read address, when the bus is in IDLE state. The device-read address is always followed by the 1st register byte transmitted from the slave. In Read Mode any number of subsequent register bytes can be read from the slave. The word address is incremented internally.

#### Figure 64: Random Read



Random Read: This figure shows the I<sup>2</sup>C sequence for a random read function.



Random Read and Sequential Read are combined formats. The repeated START condition is used to change the direction after the data transfer from the master.

The word address transfer is initiated with a START condition issued by the master while the bus is idle. The START condition is followed by the device-write address and the word address.

In order to change the data direction a repeated START condition is issued on the 1st SCL pulse after the acknowledge bit of the word address transfer. After the reception of the device-read address, the slave becomes the transmitter. In this state the slave transmits register data located by the previous received word address vector. The master responds to the data byte with a not-acknowledge, and issues a STOP condition on the bus.





**Sequential Read:** This figure shows the read sequence for a sequential read command.

Sequential Read is the extended form of Random Read, as more than one register-data bytes are transferred subsequently. Different from the Random Read, for a sequential read, the transferred register-data bytes are responded with an acknowledge from the master. The number of data bytes transferred in one sequence is unlimited (consider the behavior of the word-address counter). To terminate the transmission the master has to send a not-acknowledge following the last data byte and then generate the STOP condition.





**Current Address Read:** This figure shows the I<sup>2</sup>C read sequence.

To keep the access time as short as possible, this format allows a read access without the word address transfer in advance to the data transfer. The bus is idle and the master issues a START condition followed by the Device-Read address. Analogous to Random Read, a single byte transfer is terminated with a not-acknowledge after the 1st register byte. Analogous to Sequential Read an unlimited number of data bytes can be transferred, where the data bytes have to be responded with an acknowledge from the master. For termination of the transmission, the master sends a not-acknowledge following the last data byte and a subsequent STOP condition.

## Parameter





I<sup>2</sup>C Serial Timing: This figure shows the I<sup>2</sup>C timing diagram.

 $V_{BAT}$  =1.8V,  $T_A$ =25°C, unless otherwise specified.

## Figure 68: I<sup>2</sup>C Serial Interface Parameter

| Symbol           | Parameter                      | Condition                                                              | Min  | Тур | Max  | Unit |
|------------------|--------------------------------|------------------------------------------------------------------------|------|-----|------|------|
| V <sub>CSL</sub> | CSCL, CSDA Low Input<br>Level  | (max 30% V <sub>BAT</sub> )                                            | 0    | -   | 0.42 | V    |
| V <sub>CSH</sub> | CSCL, CSDA High Input<br>Level | CSCL, CSDA (min 70% V <sub>BAT</sub> )                                 | 1.16 | -   |      | v    |
| HYST             | CSCL, CSDA Input<br>Hysteresis |                                                                        | 200  | 450 | 800  | mV   |
| V <sub>OL</sub>  | CSDA Low Output Level          | at 3mA                                                                 | -    | -   | 0.4  | V    |
| Tsp              | Spike insensitivity            |                                                                        | 50   | 100 | -    | ns   |
| T <sub>H</sub>   | Clock high time                | max. 400kHz clock speed                                                | 500  |     |      | ns   |
| TL               | Clock low time                 | max. 400kHz clock speed                                                | 500  |     |      | ns   |
| T <sub>SU</sub>  |                                | CSDA has to change T <sub>SU</sub> before rising edge of CSCL          | 250  | -   | -    | ns   |
| T <sub>HD</sub>  |                                | No hold time needed for CSDA relative to rising edge of CSCL           | 0    | -   | -    | ns   |
| TS               |                                | CSDA H hold time relative to<br>CSDA edge for start/stop/rep_<br>start | 200  | -   | -    | ns   |
| T <sub>PD</sub>  |                                | CSDA prop delay relative to low going edge of CSCL                     |      | 50  |      | ns   |

I<sup>2</sup>C Serial Interface Parameter: This table shows the serial interface timing parameter.



## **Register Description**

## **Register Overview**

Figure 69: Register Overview

| Addr   | Name     | b7                                                   | b6         | b5                                                                                            | b4                            | b3              | b2                   | b1         | b0       |
|--------|----------|------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------|-------------------------------|-----------------|----------------------|------------|----------|
|        |          |                                                      |            | Sy                                                                                            | stem Registers                |                 |                      |            |          |
| 20h    | SYSTEM   |                                                      | DESIGN_VER | SION<3:0> 1111                                                                                |                               | EVAL_REG_ON     | -                    | -          | PWR_HOLD |
| 21h    | PWR_READ | -                                                    | LOW_BAT    | PWRUP<br>COMPLETE                                                                             | HPH_ON                        | MIC_ON          | -                    | MICS_CP_ON | MICS_ON  |
| 2h-2Fh | Reserved |                                                      |            |                                                                                               |                               |                 |                      |            |          |
|        |          |                                                      |            | C                                                                                             | OTP Registers                 |                 |                      |            |          |
| 10h    | ANC_R2   | TEST_BIT_1                                           | -          | MICR_VOL_OTP2<br>Gain from MICR                                                               | 2<5:0><br>to QMICR or Mixer = | = 0dB+31dB; MU  | TE and 63 steps of ( | ).5dB      |          |
| 11h    | ANC_L2   | ALT2_ENABLE                                          | -          | MICL_VOL_OTP2<br>Gain from MICL                                                               | 2<5:0><br>to QMICL or Mixer = | = 0dB+31dB; MUT | E and 63 steps of 0  | ).5dB      |          |
| 12h    | ANC_R3   | TEST_BIT_2                                           | -          | MICR_VOL_OTP3                                                                                 | 3<5:0><br>to QMICR or Mixer = | = 0dB+31dB; MU  | TE and 63 steps of ( | ).5dB      |          |
| 13h    | ANC_L3   | ALT3_ENABLE                                          | -          | MICL_VOL_OTP3<5:0><br>Gain from MICL to QMICL or Mixer = 0dB+31dB; MUTE and 63 steps of 0.5dB |                               |                 |                      |            |          |
| 14h    | ANC_MODE | HPH_MUX<1:0><br>0: MIC; 1: OP1;<br>2: Do not use; 3: |            | -                                                                                             | LIN_MUTE                      | -               | -                    | OP1R_ON    | OP1L_ON  |



| Addr | Name      | b7                                                  | b6       | b5                                | b4                    | b3                 | b2                   | b1                                               | b0                   |
|------|-----------|-----------------------------------------------------|----------|-----------------------------------|-----------------------|--------------------|----------------------|--------------------------------------------------|----------------------|
| 15h  | MON_MODE  | MON_HPH_MUX<br>0: MIC; 1: OP1;<br>2: Do not use; 3: |          | -                                 | MON_LIN_<br>MUTE      | -                  | -                    | SLIDER_MON                                       | DISABLE_<br>MONITOR  |
| 16h  | PBO_MODE  | TEST_BIT_4                                          | NO_PBO   | -                                 | PBO_LIN_MUTE          | -                  | -                    | PBO_OP1R_<br>ON                                  | PBO_OP1L_<br>ON      |
| 17h  | ECO       | SLIDE_PWR_<br>UP                                    | -        | -                                 | -                     | ENABLE_HPH_<br>ECO | ENABLE_MIC_<br>ECO   | -                                                | ENABLE_<br>OPAMP_ECO |
| 30h  | ANC_R     | TEST_BIT_3.1                                        | -        | MICR_VOL<5:0><br>Gain from MICR   | to QMICR or Mixer =   | = 0dB+31dB; MU     | TE and 63 steps of 0 | ).5dB                                            |                      |
| 31h  | ANC_L     | TEST_BIT_6                                          | -        | MICL_VOL<5:0><br>Gain from MICL 1 | to QMICL or Mixer =   | = 0dB+31dB; MU     | FE and 63 steps of 0 | .5dB                                             |                      |
| 32h  | MIC_MON_R | -                                                   | -        | MICR_MON<5:02<br>Gain from MICR   | ><br>to QMICL/R = 0dB | +31dB; MUTE and    | 63 steps of 0.5dB if | MON_MODE is ad                                   | tive                 |
| 33h  | MIC_MON_L | -                                                   | -        | MICL_MON<5:02<br>Gain from MICL 1 | ><br>to QMICL/R = 0dB | +31dB; MUTE and    | 63 steps of 0.5dB if | MON_MODE is ac                                   | tive                 |
| 34h  | MODE_1    | MICS_CP_OFF                                         | MICS_OFF | MIC_AGC_ON                        | MIC_OFF               | -                  | CP_OFF               | HPH_OFF                                          | -                    |
| 35h  | MODE_2    | TEST_BIT_7                                          | -        | -                                 | -                     | MICS_DC_OFF        | DELAY_HPH_<br>MUX    | HPH_MODE<br>0: Stereo<br>1: Mono<br>Differential | I2C_MODE             |

| Addr | Name                | b7      | b6 | b5   | b4                  | b3          | b2          | b1        | b0                               |
|------|---------------------|---------|----|------|---------------------|-------------|-------------|-----------|----------------------------------|
|      | Evaluation Register |         |    |      |                     |             |             |           |                                  |
| 3Dh  | EVAL                | EVAL_ON | -  | -    | MASTER_<br>LIN_MUTE | MON_MODE    | PBO_MODE    | MICR_MUTE | MICL_MUTE                        |
| 3Eh  | CONFIG_1            |         |    |      |                     | EXTBURNCLK  |             |           |                                  |
| 3Fh  | CONFIG_2            |         |    | TM34 | BURNSW              | TM_REG34-35 | TM_REG30-33 | 0: READ;  | DE<1:0><br>1: LOAD;<br>; 3: BURN |

**Register Overview:** This table provides a handy overview of all AS3412 registers.

## **Detailed Register Description**

## System Registers

## Figure 70: SYSTEM Register Description

|          | Name                  |               | ress        | Default Value                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|----------|-----------------------|---------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          | SYSTEM                |               | 20          | 81h                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| This reg | ister contains contro | ol bits for m | onitor mode | e, OTP register and power up/down functions.                                                                                                                                                                                                                                                                                                                                             |  |  |
| Bit      | Bit Name              | Default       | Access      | Bit Description                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 7:4      | DESIGN_VERSION        | 1111          | R           | Design version number to identify the design version<br>of the AS3412.<br>1111: for chip version 1v0                                                                                                                                                                                                                                                                                     |  |  |
| 3        | EVAL_REG_ON           | 0             | R/W         | This register controls read and write access to the OTP register banks.<br><b>0: Normal operation</b><br>1: Enables writing to register 0x3D, 0x3E and 0x3F to configure the OTP and set the access mode.                                                                                                                                                                                |  |  |
| 0        | PWR_HOLD              | 1             | R/W         | This bit allows an MCU using the I <sup>2</sup> C interface a power<br>down of the AS3412. A start condition on the I <sup>2</sup> C<br>interface will wake up the device again. This function<br>works only if the I2C_MODE bit is set before you write<br>this register.<br>0: Power up hold is cleared and chip powers down<br><b>1: It is automatically set to on after power on</b> |  |  |



## Figure 71: PWR\_SET Register Description

|          | Name                     | Add                       | ress   | Default Value                                                                                                                                                         |
|----------|--------------------------|---------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | PWR_READ                 | 0×                        | :21    | 0x3F                                                                                                                                                                  |
| A readou | ut of this register retu | ns the status of each blo |        | ck o f the chip.                                                                                                                                                      |
| Bit      | Bit Name                 | Default                   | Access | Bit Description                                                                                                                                                       |
| 6        | LOW_BAT                  | х                         | R      | V <sub>BAT</sub> supervisor status<br><b>0: V<sub>BAT</sub> is above brown out level</b><br>1: V <sub>BAT</sub> has reached brown out level                           |
| 5        | PWRUP_<br>COMPLETE       | х                         | R      | Power-up sequencer status<br><b>0: Power-up sequence incomplete</b><br>1: Power-up sequence completed                                                                 |
| 4        | HPH_ON                   | 0                         | R      | This register returns the power status of the<br>headphone amplifier.<br><b>0: Headphone amplifier switched off</b><br>1: Headphone amplifier switched on             |
| 3        | MIC_ON                   | 0                         | R      | This register returns the power status of the<br>microphone preamplifier.<br><b>0: Microphone preamplifier switched off</b><br>1: Microphone preamplifier switched on |
| 1        | MICS_CP_ON               | 0                         | R      | This register returns the power status of the<br>microphone charge pump.<br><b>0: Microphone charge pump switched off</b><br>1: Microphone charge pump switched on    |
| 0        | MICS_ON                  | 0                         | R      | This register returns the power status of the microphone supply (MICS).<br><b>0: Microphone supply switched off</b><br>1: Microphone supply switched on               |

## OTP Register

## Figure 72: ANC\_R2 Register Description

|     | Name                   | Address  |        | Default Value                                                                                                                                                                                                                |
|-----|------------------------|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | ANC_R2                 | 0x10     |        | 80h                                                                                                                                                                                                                          |
|     | _ 0 0                  | 5        | 5      | nicrophone input. This register is the first alternative<br>the ANC_R register is already programmed.                                                                                                                        |
| Bit | Bit Name               | Default  | Access | Bit Description                                                                                                                                                                                                              |
| 7   | TEST_BIT_1             | 1        | R      | Test register. Please do not write this register.                                                                                                                                                                            |
| 5:0 | MICR_VOL_<br>OTP2<6:0> | 000 0000 | R/W    | Volume settings for right microphone input,<br>adjustable in 63 steps of 0.5dB<br><b>00 0000: MUTE</b><br>00 0001: 0 dB gain<br>00 0010: 0.5dB gain<br>00 0011: 1.0dB gain<br><br>11 1110: 30.5dB gain<br>11 1111: 31dB gain |



Figure 73: ANC\_L2 Register Description

|     | Name                   | Add      | ress   | Default Value                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|------------------------|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | ANC_L2                 |          | :11    | 00h                                                                                                                                                                                                                                                                                                                                                                                                |
|     |                        |          |        | icrophone input. This register is the first alternative<br>e the ANC_L register is already programmed.                                                                                                                                                                                                                                                                                             |
| Bit | Bit Name               | Default  | Access | Bit Description                                                                                                                                                                                                                                                                                                                                                                                    |
| 7   | ALT2_ENABLE            | 0        | R/W    | <ul> <li>In case the register is being used for microphone programming this bit has to be set. The bit is being used by the internal state machine of the AS3412 to determine which alternative microphone gain register has to be used during startup.</li> <li><b>0: Microphone registers 0x10 and 0x11 are not active</b></li> <li>1: Microphone registers 0x30 and 0x31 are ignored</li> </ul> |
| 5:0 | MICL_VOL_<br>OTP2<6:0> | 000 0000 | R/W    | Volume settings for left microphone input, adjustable<br>in 63 steps of 0.5dB<br><b>00 0000: MUTE</b><br>00 0001: 0dB gain<br>00 0010: 0.5dB gain<br>00 0011: 1.0dB gain<br><br>11 1110: 30.5dB gain<br>11 1111: 31dB gain                                                                                                                                                                         |



Figure 74:

## ANC\_R3 Register Description

|     | Name                    | Address  |        | Default Value                                                                                                                                                                                                               |
|-----|-------------------------|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | ANC_R3                  | 0x       | :12    | 80h                                                                                                                                                                                                                         |
|     | one gain register for ( |          |        | nicrophone input. This register is the second alternative<br>e the ANC_R and ANC_R2 registers are already                                                                                                                   |
| Bit | Bit Name                | Default  | Access | Bit Description                                                                                                                                                                                                             |
| 7   | TEST_BIT_6              | 1        | R      | Test register. Please do not write this register.                                                                                                                                                                           |
| 5:0 | MICR_VOL_<br>OTP3<6:0>  | 000 0000 | R/W    | Volume settings for right microphone input,<br>adjustable in 63 steps of 0.5dB<br><b>00 0000: MUTE</b><br>00 0001: 0dB gain<br>00 0010: 0.5dB gain<br>00 0011: 1.0dB gain<br><br>11 1110: 30.5dB gain<br>11 1111: 31dB gain |



Figure 75: ANC\_L3 Register Description

|     | Name                    | Address  |        | Default Value                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-------------------------|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | ANC_L3                  | 0x       | :13    | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     | one gain register for ( |          |        | icrophone input. This register is the second alternative<br>e the ANC_L and ANC_L2 registers are already                                                                                                                                                                                                                                                                                                                                                             |
| Bit | Bit Name                | Default  | Access | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 7   | ALT3_ENABLE             | 0        | R/W    | <ul> <li>In case the register is being used for microphone programming this bit has to be set. The bit is being used by the internal state machine of the AS3412 to determine which alternative microphone gain register has to be used during startup.</li> <li><b>0: Microphone registers 0x12 and 0x13 are not active</b></li> <li>1: Microphone registers 0x12 and 0x13 are active. Gain settings in registers 0x30, 0x31, 0x10 and 0x11 are ignored.</li> </ul> |
| 5:0 | MICL_VOL_<br>OTP3<6:0>  | 000 0000 | R/W    | Volume settings for left microphone input, adjustable<br>in 63 steps of 0.5dB<br><b>00 0000: MUTE</b><br>00 0001: 0dB gain<br>00 0010: 0.5dB gain<br>00 0011: 1.0dB gain<br><br>11 1110: 31dB gain<br>11 1111: 31dB gain                                                                                                                                                                                                                                             |



Figure 76: ANC\_MODE Register Description

| Name |                                               | Address |        | Default Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|-----------------------------------------------|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | ANC_MODE                                      |         | :14    | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      | _MODE register cont<br>rs are enabled as well |         |        | ne chipset in active noise cancelling mode like which<br>e active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Bit  | Bit Name                                      | Default | Access | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 7:6  | HPH_MUX<1:0>                                  | 00      | R/W    | This register selects the ANC input source for the<br>headphone amplifier in ANC mode. Depending on the<br>register setting the outputs of microphone<br>preamplifier or OPAMP1 can be connected to the<br>headphone amplifier input. It is also possible to<br>disconnect all ANC input sources which is sometimes<br>desired in monitor mode.<br><b>00: QMIC outputs are connected to HPH input</b><br>01: OP1 outputs are connected to HPH input<br>10: Do not use this setting<br>11: Nothing connected to HPH input except line input<br>in case it is enabled. |
| 4    | LIN_MUTE                                      | 0       | R/W    | This bit mutes the line input signal. If the bit is set the<br>line input signal is disconnected from the headphone<br>amplifier.<br><b>0: Line input signal enabled</b><br>1: Line input signal muted                                                                                                                                                                                                                                                                                                                                                               |
| 1    | OP1R_ON                                       | 0       | R/W    | This register enables the right channel of OPAMP 1 in<br>ANC mode.<br><b>0: Right OP1 is switched off</b><br>1: Right OP1 is switched on                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0    | OP1L_ON                                       | 0       | R/W    | This register enables the left channel of OPAMP 1 in<br>ANC mode.<br><b>0: Left OP1 is switched off</b><br>1: Left OP1 is switched on                                                                                                                                                                                                                                                                                                                                                                                                                                |



## Figure 77:

MONITOR\_MODE Register Description

|     | Name Address                               |         | ress   | Default Value                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|--------------------------------------------|---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| МС  | MONITOR_MODE 0x15                          |         | :15    | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     | NITOR_MODE register tenuation as well as v |         |        | for the chipset in monitor mode like line input monitor tive.                                                                                                                                                                                                                                                                                                                                                                               |
| Bit | Bit Name                                   | Default | Access | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7:6 | MON_HPH_<br>MUX<1:0>                       | 00      | R/W    | This register selects the ANC input source for the<br>headphone amplifier in monitor mode. Depending on<br>the register setting the outputs of microphone<br>preamplifier, OPAMP1, OPAMP2 can be connected to<br>the headphone amplifier input.<br><b>00: QMIC outputs are connected to HPH input</b><br>01: OP1 outputs are connected to HPH input<br>10: Do not use this setting<br>11: Nothing connected to HPH input except line input. |
| 4   | MON_LIN_MUTE                               | 0       | R/W    | This bit mutes the audio line input pin in Monitor<br>mode.<br><b>0: Line input enabled in Monitor mode</b><br>1: Line input muted in Monitor mode                                                                                                                                                                                                                                                                                          |
| 1   | SLIDER_MON                                 | 0       | R/W    | This bit enables the Full Slider Mode configuration.<br>Please mind that this bit must not be set without<br>setting SLIDE_PWR_UP to '1'.<br><b>0: Slider Mode activated</b><br>1: Full Slider Mode activated                                                                                                                                                                                                                               |
| 0   | DISABLE_<br>MONITOR                        | 0       | R/W    | This bit disables the monitor mode in push button<br>control mode.<br><b>0: Monitor mode enabled</b><br>1: Monitor mode disabled                                                                                                                                                                                                                                                                                                            |

Figure 78: PBO\_MODE Register Description

|     | Name                                            | Address |        | Default Value                                                                                                                                                                                                                        |
|-----|-------------------------------------------------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | PBO_MODE                                        | 0x      | :16    | 0x00                                                                                                                                                                                                                                 |
|     | _MODE register contr<br>bled as well as which a |         |        | ne chipset in playback only mode like which amplifiers                                                                                                                                                                               |
| Bit | Bit Name                                        | Default | Access | Bit Description                                                                                                                                                                                                                      |
| 7   | TEST_BIT_4                                      | 1       | R      | Test register. Please do not write this register.                                                                                                                                                                                    |
| 6   | NO_PBO                                          | 0       | R/W    | This bit disables the playback only mode function. No<br>external pull up resistor is required on ANC / CSDA pin<br>is necessary if this bit is set to '1'<br><b>0: Playback only mode enabled</b><br>1: Playback only mode disabled |
| 4   | PBO_LIN_MUTE                                    | 0       | R/W    | This bit enables the eco mode of the microphone<br>preamplifier.<br><b>0: Power save function disabled</b><br>1: Power save function enabled                                                                                         |
| 1   | PBO_OP1R_ON                                     | 0       | R/W    | This register enables the right channel of OPAMP 1 in<br>playback only mode.<br><b>0: Right OP2 is switched off</b><br>1: Right OP2 is switched on                                                                                   |
| 0   | PBO_OP1L_ON                                     | 0       | R/W    | This register enables the left channel of OPAMP 1 in<br>playback only mode.<br><b>0: Left OP2 is switched off</b><br>1: Left OP2 is switched on                                                                                      |



## Figure 79: ECO Register Description

|                      | Name                 | Address    |                | Default Value                                                                                                                                                                                                                           |
|----------------------|----------------------|------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | ECO                  | 0x         | :17            | 0x00                                                                                                                                                                                                                                    |
| This regi<br>general |                      | omic (ECO) | mode for all a | analog audio blocks. Furthermore it includes also other                                                                                                                                                                                 |
| Bit                  | Bit Name             | Default    | Access         | Bit Description                                                                                                                                                                                                                         |
| 7                    | SLIDE_PWR_UP         | 0          | R/W            | This bit enables the slide switch control mode of the AS3512. If this bit is programmed the device can be powered up and powered down via a slide switch.<br><b>0: Slide switch control disabled</b><br>1: Slide switch control enabled |
| 3                    | ENABLE_HPH_<br>ECO   | 0          | R/W            | This bit enables the eco mode of the headphone<br>amplifier.<br><b>0: Power save function disabled</b><br>1: Power save function enabled                                                                                                |
| 2                    | ENABLE_MIC_<br>ECO   | 0          | R/W            | This bit enables the eco mode of the microphone<br>amplifier.<br><b>0: Power save function disabled</b><br>1: Power save function enabled                                                                                               |
| 0                    | ENABLE_OPAMP_<br>ECO | 0          | R/W            | This bit enables the eco mode of the operational<br>amplifier amplifiers for ANC filter design.<br><b>0: Power save function disabled</b><br>1: Power save function enabled                                                             |

Figure 80: ANC\_R Register Description

|         | Name                  | Address        |                | Default Value                                                                                                                                                                                                           |
|---------|-----------------------|----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | ANC_R                 | 0x             | :30            | 80h                                                                                                                                                                                                                     |
| The ANC | _R Register configure | es the gain fo | or the right m | icrophone input.                                                                                                                                                                                                        |
| Bit     | Bit Name              | Default        | Access         | Bit Description                                                                                                                                                                                                         |
| 7       | TEST_BIT_5            | 1              | R/W            | Please do not write this register.                                                                                                                                                                                      |
| 5:0     | MICR_VOL<5:0>         | 000 0000       | R/W            | Volume settings for right microphone input,<br>adjustable in 63 steps of 0.5dB<br><b>00 0000: MUTE</b><br>00 0001: 0dB gain<br>00 0010: 0.5dB gain<br>00 0011: 1dB gain<br><br>11 1110: 30dB gain<br>11 1111: 31dB gain |



## Figure 81:

## **ANC\_L Register Description**

|         | Name                  | Address       |                 | Default Value                                                                                                                                                                                                              |
|---------|-----------------------|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | ANC_L                 | 0×            | :31             | 0x80                                                                                                                                                                                                                       |
| The ANC | _L Register configure | s the gain fo | or the left mic | crophone input.                                                                                                                                                                                                            |
| Bit     | Bit Name              | Default       | Access          | Bit Description                                                                                                                                                                                                            |
| 7       | TEST_BIT_6            | 1             | R/W             | Please do not write this register.                                                                                                                                                                                         |
| 5:0     | MICL_VOL_<br>OTP<5:0> | 000 0000      | R/W             | Volume settings for left microphone input, adjustable<br>in 63 steps of 0.5dB<br><b>00 0000: MUTE</b><br>00 0001: 0dB gain<br>00 0010: 0.5dB gain<br>00 0011: 1.0dB gain<br><br>11 1110: 30.5dB gain<br>11 1111: 31dB gain |

Figure 82: MIC\_MON\_R Register Description

| Name A    |                        | Add         | ress           | Default Value                                                                                                                                                                                                                        |
|-----------|------------------------|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ١         | MIC_MON_R              | 0×          | 32             | 0x00                                                                                                                                                                                                                                 |
| This regi | ster controls the micr | ophone gair | n in monitor i | mode for the right microphone channel.                                                                                                                                                                                               |
| Bit       | Bit Name               | Default     | Access         | Bit Description                                                                                                                                                                                                                      |
| 5:0       | MICR_MON<5:0>          | 00 0000     | R/W            | Monitor mode gain setting for right microphone input<br>adjustable in 63 steps of 0.5dB<br><b>00 0000: MUTE</b><br>00 0001: 0.5dB gain<br>00 0010: 1dB gain<br>00 0011: 1.5dB gain<br><br>11 1110: 30.5dB gain<br>11 1111: 31dB gain |

## Figure 83:

MIC\_MON\_L Register Description

|           | Name                   | Address     |                | Default Value                                                                                                                                                                                                                       |
|-----------|------------------------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ١         | MIC_MON_L              | 0x          | (33            | 0x00                                                                                                                                                                                                                                |
| This regi | ster controls the micr | ophone gair | n in monitor ı | mode for the left microphone channel.                                                                                                                                                                                               |
| Bit       | Bit Name               | Default     | Access         | Bit Description                                                                                                                                                                                                                     |
| 5:0       | MICL_MON<5:0>          | 00 0000     | R/W            | Monitor mode gain setting for left microphone input<br>adjustable in 63 steps of 0.5dB<br><b>00 0000: MUTE</b><br>00 0001: 0.5dB gain<br>00 0010: 1dB gain<br>00 0011: 1.5dB gain<br><br>11 1110: 30.5dB gain<br>11 1111: 31dB gain |



Figure 84: MODE\_1 Register Description

| Name      |                        | Address      |               | Default Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------|------------------------|--------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | MODE_1                 |              | :34           | 0x00                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| This regi | ster controls miscella | neous settin | gs of the AS3 | 3512.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Bit       | Bit Name               | Default      | Access        | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 7         | MICS_CP_OFF            | 0            | R/W           | This bit controls the microphone supply charge pump.<br>The microphone charge pump has a second function<br>besides the bias voltage generation for microphones.<br>It is also used to disable the integrated music bypass<br>switch if the AS3412 is active. In case the integrated<br>bypass switch is used in an application the MICS_CP_<br>OFF bit must not be set to '1'.<br><b>0: Microphone supply charge pump enabled</b><br>1: Microphone supply charge pump disabled |
| 6         | MICS_OFF               | 0            | R/W           | This bit controls the microphone supply. In case this<br>bit is set to '1' the MICS pin is disconnected from the<br>internal microphone supply.<br><b>0: Microphone supply switched on</b><br>1: Microphone supply switched off                                                                                                                                                                                                                                                 |
| 5         | MIC_AGC_ON             | 0            | R/W           | This bit disables the automatic gain control of the microphone preamplifier.<br><b>0: AGC disabled</b><br>1: AGC enabled                                                                                                                                                                                                                                                                                                                                                        |
| 4         | MIC_OFF                | 0            | R/W           | This bit powers down the microphone preamplifier.<br><b>0: Microphone preamplifier enabled</b><br>1: Microphone preamplifier disabled                                                                                                                                                                                                                                                                                                                                           |
| 2         | CP_OFF                 | 0            | R/W           | This bit disables the V <sub>NEG</sub> charge pump in case there is<br>already a negative supply present in a system.<br><b>0: V<sub>NEG</sub> charge pump enabled</b><br>1: V <sub>NEG</sub> charge pump enabled                                                                                                                                                                                                                                                               |
| 1         | HPH_OFF                | 0            | R/W           | This bit allows the user to power down headphone<br>amplifier in case it is not used in the final application<br>in order to save system power.<br><b>0: Headphone amplifier enabled</b><br>1: Headphone amplifier disabled                                                                                                                                                                                                                                                     |



## Figure 85: MODE\_2 Register Description

|           | Name Address           |              | ress          | Default Value                                                                                                                                                                                                                                                                                                                                  |
|-----------|------------------------|--------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | MODE_2                 | 0x           | :35           | 0x00                                                                                                                                                                                                                                                                                                                                           |
| This regi | ster controls miscella | neous settin | gs of the AS3 | 3512.                                                                                                                                                                                                                                                                                                                                          |
| Bit       | Bit Name               | Default      | Access        | Bit Description                                                                                                                                                                                                                                                                                                                                |
| 7         | TEST_BIT_7             | 1            | R/W           | Test register. Please do not write this register.                                                                                                                                                                                                                                                                                              |
| 3         | MICS_DC_OFF            | 0            | R/W           | This bit disables the internal microphone supply<br>discharge function if the microphone supply is<br>switched off.<br><b>0: MICS discharge enabled</b><br>1: MICS discharge disabled                                                                                                                                                          |
| 2         | DELAY_HPH_<br>MUX      | 0            | R/W           | With this bit it is possible to delay the HPH_MUX<br>setting during startup of the device to avoid<br>unwanted pop noise in case of long charging times of<br>external components.<br><b>0: HPH_MUX_OTP delay disabled</b><br>1: HPH_MUX_OTP delay enabled                                                                                     |
| 1         | HPH_MODE               | 0            | R/W           | This register controls the operating mode of the<br>headphone amplifier. The headphone amplifier<br>supports single ended mode and differential mode. In<br>differential output mode the right audio signal path is<br>the active input signal for the headphone amplifier.<br><b>0: Stereo single ended mode</b><br>1: Mono differential mode |
| 0         | I2C_MODE               | 0            | R/W           | This bit enables I <sup>2</sup> C power down of the AS3412.<br><b>0: I<sup>2</sup>C power down disabled</b><br>1: I <sup>2</sup> C power down enabled via PWR_HOLD bit.                                                                                                                                                                        |

## **Evaluation Register**

Figure 86: EVAL Register Description

|     | Name                                            |         | ress   | Default Value                                                                                                                                                                                                                                                                                 |
|-----|-------------------------------------------------|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | EVAL                                            |         | 3D     | 0x00                                                                                                                                                                                                                                                                                          |
|     | ster enables miscellar<br>for evaluation purpos |         |        | hat are typically controlled via slide switch or push<br>lications.                                                                                                                                                                                                                           |
| Bit | Bit Name                                        | Default | Access | Bit Description                                                                                                                                                                                                                                                                               |
| 4   | MASTER_LIN_<br>MUTE                             | 0       | R/W    | This register is the master register for the line input<br>mute function. No matter in what operating mode the<br>device is working the LINE_MUTE bit overrules any<br>other setting in any operation mode.<br><b>0: Line Input master mute disabled</b><br>1: Line Input master mute enabled |
| 3   | MON_MODE                                        | 0       | R/W    | This bit enables the monitor mode of AS3415/35<br>which can normally be enabled by pulling the MODE<br>pin to VBAT/2. In case an MCU is connected to the<br>device the Monitor mode can be enabled by setting<br>this bit.<br><b>0: Monitor mode deactivated</b><br>1: Monitor mode activated |
| 2   | PBO_MODE                                        | 0       | R/W    | This bit enables the playback mode of AS3412<br>which can normally be enabled by pulling the ANC<br>pin to 0V. In case an MCU is connected to the device<br>Monitor mode can be enabled by setting this bit.<br><b>0: Monitor mode deactivated</b><br>1: Monitor mode activated               |
| 1   | MICR_MUTE                                       | 0       | R/W    | This register is the master mute register for the left<br>microphone amplifier. No matter in what operating<br>mode the device is working the MICL_MUTE bit<br>overrules any other setting in any operation mode.<br><b>0: Mute disabled</b><br>1: Mute enabled                               |
| 0   | MICL_MUTE                                       | 0       | R/W    | This register is the master mute register for the left<br>microphone amplifier. No matter in what operating<br>mode the device is working the MICR_MUTE bit<br>overrules any other setting in any operation mode.<br><b>0: Mute disabled</b><br>1: Mute enabled                               |



## Figure 87: CONFIG\_1 Register Description

| Name                                                |           | Address |        | Default Value                                                                                                                                                                                                  |  |  |  |
|-----------------------------------------------------|-----------|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CONFIG_1                                            |           | 0x3E    |        | 0x00                                                                                                                                                                                                           |  |  |  |
| This bit controls the OTP programming clock source. |           |         |        |                                                                                                                                                                                                                |  |  |  |
| Bit                                                 | Bit Name  | Default | Access | Bit Description                                                                                                                                                                                                |  |  |  |
| 3                                                   | EXTBURNCL | 0       | R/W    | This register controls the clock source for OTP<br>programming. Typically the internal clock is being<br>used for OTP programming.<br><b>0: External burn clock disabled</b><br>1: External burn clock enabled |  |  |  |



Figure 88: CONFIG\_2 Register Description

| Name                                                                                                                                                      |               | Address |        | Default Value                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CONFIG_2                                                                                                                                                  |               | 0x3F    |        | 0x00                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| This register controls the register access to all OTP registers. In order to get access to these registers it is necessary to set EVAL_REG_ON bit to '1'. |               |         |        |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Bit                                                                                                                                                       | Bit Name      | Default | Access | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 5                                                                                                                                                         | TM34          | 0       | R/W    | <ul> <li>This Register defines the register bank selection for register 0x30-0x35 and 0x10-0x17. Depending on TM34 you can select either between Register bank 0x10-0x17 or 0x30h-0x34.</li> <li>O: Test mode Registers 14h-17h and 10h-13h disabled test mode Registers 30h-33h and 34h-37h enabled</li> <li>1: Test mode Registers 14h-17h and 10h-13h enabled test mode Registers 30h-33h and 34h-37h disabled</li> </ul> |  |  |
| 4                                                                                                                                                         | BURNSW        | 0       | R/W    | This register controls the internal buffer switch from<br>line input to V <sub>NEG</sub> for V <sub>NEG</sub> buffering during OTP<br>programming.<br><b>0: BURN switch disabled</b><br>1: BURN switch enabled                                                                                                                                                                                                               |  |  |
| 3                                                                                                                                                         | TM_REG34-35   | 0       | R/W    | 0: Register 34h-35h disabled<br>Register 14h-17h disabled<br>1: Register 34h-35h enabled<br>Register 14h-17h enabled                                                                                                                                                                                                                                                                                                         |  |  |
| 2                                                                                                                                                         | TM_REG30-33   | 0       | R/W    | 0: Register 30h-33h disabled<br>Register 10h-13h disabled<br>1: Register 30h-33h enabled<br>Register 10h-13h enabled                                                                                                                                                                                                                                                                                                         |  |  |
| 1:0                                                                                                                                                       | OTP_MODE<1:0> | 00      | R/W    | This register controls the OTP access.<br><b>00: READ</b><br>01: LOAD<br>10: WRITE<br>11: BURN                                                                                                                                                                                                                                                                                                                               |  |  |





## **Application Information**

## Schematic

Figure 89: Push Button Operation Mode – Application Example



**Push Button Operation Mode – Application Example:** This application example shows the typical schematic in push button configuration for a Feed-Forward ANC headset. A single push button can control the headset. For details on Push Button control please refer to chapter Operation Modes.

#### Figure 90: Slider Operation Mode – Application Example



**Slider Operation Mode – Application Example:** This application example shows the typical schematic in Slider configuration for a Feed-Forward ANC headset. A 3 pole slider is being used to switch the AS3412 on and off. A push button is used to enter Monitor mode.

ams Datasheet [v1-00] 2016-Apr-06



# amu

#### Figure 91:

Full Slider Operation Mode – Application Example



Full Slider Operation Mode – Application Example: This application example shows the typical schematic in Full Slider configuration for a Feed-Forward ANC headset. A multi pole slide switch is being used to switch the AS3412 on, off and enter Monitor mode.



## **External Components**

This chapter provides detailed information concerning recommended external components such as capacitors and resistors.

Figure 92: External Components

| Symbol                                            | Parameter                                                                   | Temp.<br>Characteristic | Min. Rated<br>Voltage | Max.<br>Tolerance | Min. Nom.<br>Capacitance |  |  |  |
|---------------------------------------------------|-----------------------------------------------------------------------------|-------------------------|-----------------------|-------------------|--------------------------|--|--|--|
| Capacitors                                        |                                                                             |                         |                       |                   |                          |  |  |  |
| C1, C <sub>VBAT</sub>                             | Input Capacitor                                                             | Y5R; X5R                | 4V                    | ±20%              | 4.7µF                    |  |  |  |
| C3, C <sub>FLY</sub>                              | VNEG charge pump flying capacitor                                           | Y5R; X5R                | 4V                    | ±20%              | 1µF                      |  |  |  |
| C4, C10,<br>C <sub>ACR</sub> , C <sub>ACR</sub>   | AC coupling capacitor                                                       | Y5R; X5R                | 4V                    | ±10%              | 10µF                     |  |  |  |
| C5, C <sub>VNEG</sub>                             | Output Capacitor                                                            | Y5R; X5R                | 4V                    | ±20%              | 10µF                     |  |  |  |
| C8, C9                                            | AC coupling input capacitor                                                 | Y5R; X5R                | 4V                    | ±20%              | 4.7µF                    |  |  |  |
| C6, C <sub>MICS</sub>                             | Output Capacitor                                                            | Y5R; X5R                | 4V                    | ±20%              | 10µF                     |  |  |  |
| С7                                                | Output Capacitor (optional component)                                       | Y5R; X5R                | 4V                    | ±20%              | 22µF                     |  |  |  |
| C2, C11,<br>C <sub>MICL</sub> , C <sub>MICR</sub> | AC coupling capacitor;<br>value depends on ANC<br>filter design             | Y5R; X5R                | 4V                    | ±10%              | -                        |  |  |  |
| C <sub>FILTER</sub>                               | ANC filter related capacitors                                               | Y5R; X5R                | 4V                    | ±10%              | -                        |  |  |  |
|                                                   | Resistors                                                                   |                         |                       |                   |                          |  |  |  |
| R1, R6                                            | Bias current resistor for<br>microphones                                    | -                       | -                     | 5%                | 2.2kΩ                    |  |  |  |
| R4, R5                                            | Pull down resistors to avoid humming noise                                  | -                       | -                     | 5%                | 150Ω                     |  |  |  |
| R3, R7                                            | Microphone input high<br>pass filter; value depends<br>on ANC filter design | -                       | -                     | 5%                | -                        |  |  |  |
| R2                                                | Microphone supply filter<br>resistor (optional<br>component)                | -                       | -                     | 10%               | 220Ω                     |  |  |  |
| R <sub>FILTER</sub>                               | ANC filter related resistors                                                | -                       | -                     | 1%                | -                        |  |  |  |

**External Components:** This table provides detailed information concerning the recommended external components to operate AS3412.



## **Package Drawings & Markings**

Figure 93: Package Drawings WL-CSP



Package Drawing: This figure shows the package drawing of the AS3412.

#### Note(s):

- 1. Pin 1 = A1
- 2. ccc Coplanarity
- 3. All dimensions are in  $\mu m$

# amu

Figure 94: Package Marking

**Package Marking:** This figure shows the package marking of the AS3412.



Figure 95: Package Code

XXXXX

Tracecode

**Package Code:** This table shows the package code of the AS3412 WL-CSP package.



# **Ordering & Contact Information**

Figure 96:

**Ordering Information** 

| Ordering Code | Package | Marking | Delivery Form | Delivery Quantity |
|---------------|---------|---------|---------------|-------------------|
| AS3412-EWLT   | WL-CSP  | AS3412  | Tape & Reel   | 10000 pcs/reel    |

**Ordering Information:** Shows the ordering information of the AS3412.

Buy our products or get free samples online at: www.ams.com/ICdirect

Technical Support is available at: www.ams.com/Technical-Support

Provide feedback about this document at: www.ams.com/Document-Feedback

For further information and requests, e-mail us at: ams\_sales@ams.com

For sales offices, distributors and representatives, please visit: www.ams.com/contact

#### Headquarters

ams AG Tobelbaderstrasse 30 8141 Premstaetten Austria, Europe

Tel: +43 (0) 3136 500 0 Website: www.ams.com

# RoHS Compliant & ams Green Statement

**RoHS:** The term RoHS compliant means that ams AG products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, RoHS compliant products are suitable for use in specified lead-free processes.

**ams Green (RoHS compliant and no Sb/Br):** ams Green defines that in addition to RoHS compliance, our products are free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

**Important Information:** The information provided in this statement represents ams AG knowledge and belief as of the date that it is provided. ams AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams AG and ams AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

# amu

# **Copyrights & Disclaimer**

Copyright ams AG, Tobelbader Strasse 30, 8141 Premstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

Devices sold by ams AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein. ams AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams AG for each application. This product is provided by ams AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed.

ams AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams AG rendering of technical or other services.

# **Document Status**

| Document Status          | Product Status  | Definition                                                                                                                                                                                                                                                                     |  |
|--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Product Preview          | Pre-Development | Information in this datasheet is based on product ideas in<br>the planning phase of development. All specifications are<br>design goals without any warranty and are subject to<br>change without notice                                                                       |  |
| Preliminary Datasheet    | Pre-Production  | Information in this datasheet is based on products in the<br>design, validation or qualification phase of development.<br>The performance and parameters shown in this document<br>are preliminary without any warranty and are subject to<br>change without notice            |  |
| Datasheet                | Production      | Information in this datasheet is based on products in<br>ramp-up to full production or full production which<br>conform to specifications in accordance with the terms of<br>ams AG standard warranty as given in the General Terms of<br>Trade                                |  |
| Datasheet (discontinued) | Discontinued    | Information in this datasheet is based on products which<br>conform to specifications in accordance with the terms of<br>ams AG standard warranty as given in the General Terms of<br>Trade, but these products have been superseded and<br>should not be used for new designs |  |



# **Revision Information**

| Changes from 0-91 (2016-Mar-22) to current revision 1-00 (2016-Apr-06) | Page |
|------------------------------------------------------------------------|------|
| Initial production version for release                                 |      |
| Updated Figure 7                                                       | 8    |
| Updated Figure 14                                                      | 14   |
| Updated Figure 19                                                      | 18   |
| Updated Figure 23                                                      | 21   |
| Updated Figure 35                                                      | 29   |
| Updated Figure 68                                                      | 51   |

#### Note(s):

1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision.

2. Correction of typographical errors is not explicitly mentioned.

## **Content Guide**

### **General Description**

- 1 Key Benefits & Features
- 1 Applications

1

2 Block Diagram

### 3 Pin Assignment

- 3 Pin Diagram
- 3 Pin Description

## 5 Absolute Maximum Ratings

7 Electrical Characteristics

### 9 Detailed Description

- 9 Audio Line Input
- 10 Parameter

## 10 Microphone Inputs

- 11 Input Capacitor Selection
- 14 Parameter
- 17 Microphone Supply
- 18 Parameter
- 19 Headphone Amplifier
- 21 Parameter
- 25 Integrated Music Bypass Switch
- 26 Parameter
- 28 Operational Amplifier
- 29 Parameter
- 31 System
- 31 Power Up/Down Conditions
- 32 Start-Up Sequence
- 33 Operation Modes
- 34 Full Slider Mode
- 35 Slider Mode
- 36 Push Button Mode
- 37 Playback Only Mode
- 38 VNEG Charge Pump
- 38 Parameter
- 39 OTP Memory and Internal Registers
- 41 OTP Read/Write and Load Access
- 42 OTP Fuse Process
- 47 2 Wire Serial Interface
- 47 Protocol
- 50 Parameter
- 52 Register Description
- 52 Register Overview
- 55 Detailed Register Description
- 55 System Registers
- 57 OTP Register
- 69 Evaluation Register





- 72 Application Information
- 72 Schematic
- 75 External Components
- 76 Package Drawings & Markings
- 78 Ordering & Contact Information
- 79 RoHS Compliant & ams Green Statement
- 80 Copyrights & Disclaimer
- 81 Document Status
- 82 Revision Information