## AS3500 AS3501 AS3502 Data Sheet, Low Power Ambient Noise-Cancelling Speaker Driver

# **1** General Description

The AS3500/01/02 are speaker driver with Ambient Noise Cancelling function for handsets, headphones or ear pieces. It is intended to improve quality of e.g. music listening, a phone conversation etc. by reducing background ambient noise.

The fully analog implementation allows the lowest power consumption, lowest system BOM cost and most natural received voice enhancement otherwise difficult to achieve with DSP implementations. The device is designed to be easily applied to existing architectures.

An internal OTP-ROM can be optionally used to store the microphones gain calibration settings.

The AS3500/01/02 can be used in different configurations for best trade-off of noise cancellation, required filtering functions and mechanical designs.

The simpler feed-forward topology is used to effectively reduce low frequency background noise. The feed-back topology with either 1 or 2 filtering stages can be used to reduce noise for a larger frequency range, and to even implement transfer functions like speaker equalization, Baxandall equalization, high/low shelving filter and to set a predefined loop bandwidth.

The filter loop is optimized by the user for specific handset electrical and mechanical designs by dimensioning simple R, C components.

Most handset implementations will make use of a single noise detecting microphone. Two microphones could be used to allow for increased flexibility of their location in the handset mechanical design. Using the bridged mode allows to even drive high impedance headsets.

# 2 Key Features

#### **Microphone Input**

- 128 gain steps @0.375dB and MUTE with AGC
- differential, low noise microphone amplifier
- single ended or differential mode
- supply for electret microphone
- MIC gain OTP programmable

#### **High Efficiency Headphone Amplifier**

- 2x34mW, 0.1% THD @ 16Ω, 1.5V supply, 100dB SNR
- bridged mode for e.g. 300Ω loads
- click and pop less start-up and mode switching

#### Line Input

- volume control via serial interface or volume pin
- 64 steps @ 0.75dB and MUTE, pop-free gain setting
- single ended stereo or mono differential mode

#### **ANC processing**

- feed-forward cancellation
- feed-back cancellation with filter loop transfer function definable via simple RC components
- simple in production SW calibration
- 12-30dB noise reduction (headset dependent)
- 10-2000Hz wide frequency active noise attenuation (headset dependent)

#### **Monitor Function**

- for assisted hearing, i.e. to monitor announcements
- fixed (OTP prog.) ambient sound amplification to compensate headphone passive attenuation
- volume controlled ambient sound amplification mixed with fixed (OTP prog.) attenuation of LineIn

#### **Incremental Functions**

- ANC with or without music on the receiving path
- improved dynamic range playback
- simple and low cost single noise detection microphone implementation
- OTP ROM for automatic trimming during production

#### **Performance Parameter**

- 5/3.8mA @ 1.5V stereo/mono ANC; <1uA quiescent
- extended PSRR for 217Hz

#### Interfaces

- 2 wire serial control mode & volume inputs
- calibration via Line-In or 2-wire serial interface
- single cell or fixed 1.0-1.8V supply with internal CP

#### Package

- AS3500, AS3501 QFN24 [4x4] 0.5mm pitch
- AS3502 QFN32 [5.x5] 0.5mm pitch

## **3** Applications

Ear pieces, Headsets, Hands-Free Kits, Mobile Phones, Voice Communicating Devices

Data Sheet, Confidential

Data Sheet, Confidential - Applications

Figure 1. AS3501 Feed Forward ANC Block Diagram



Figure 2. AS3502 Feed-Back Block Diagram



Data Sheet, Confidential - Applications



### Contents

| 1  | General Description1                  |
|----|---------------------------------------|
| 2  | Key Features1                         |
| 3  | Applications1                         |
| 4  | Pinout5                               |
|    | 4.1 Pin Assignment5                   |
|    | 4.2 Pin Description                   |
| 5  | Absolute Maximum Ratings7             |
| 6  | Electrical Characteristics            |
| 7  | Typical Operating Characteristics9    |
| 8  | Detailed Description                  |
|    | 8.1 Audio Line Input10                |
|    | 8.2 Microphone Input11                |
|    | 8.3 Headphone Output12                |
|    | 8.4 Operational Amplifier13           |
|    | 8.5 SYSTEM14                          |
|    | 8.6 VNEG Charge Pump15                |
|    | 8.7 OTP Memory & Internal Registers15 |
|    | 8.8 2-Wire-Serial Control Interface16 |
| 9  | Application Information19             |
| 1( | ) Package Drawings and Markings23     |
| 11 | Ordering Information                  |

Data Sheet, Confidential - Applications



## **Revision History**

Table 1. Revision History

| Revision | Date      | Owner | Description      |
|----------|-----------|-------|------------------|
| 1.0      | 18.5.2009 | pkm   | official release |
|          |           |       |                  |
|          |           |       |                  |

Data Sheet, Confidential - Pinout

# 4 Pinout

### 4.1 Pin Assignment

Please observe that pin assignment may change in preliminary data sheets.

Figure 3. Pin Assignments (Top View)





Data Sheet, Confidential - Pinout



## 4.2 Pin Description

Please observe that pin description may change in preliminary data sheets. *Table 2. Pin Description for AS3500 AS3501 AS3502* 

| AS3500 | AS3501 | AS3502 | Pin Name  | Туре                                                              | Description                                                                                      |  |  |
|--------|--------|--------|-----------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|
| -      | 24     | 1      | IOP1L     | ANA IN                                                            | Filter OpAmp1 Input Left Channel                                                                 |  |  |
| -      | -      | 2      | QLINL     | ANA OUT                                                           | Line In GainStage Output Left Channel                                                            |  |  |
| 24     | 1      | 3      | QMICL     | ANA OUT                                                           | MIC GainStage Output Right Channel                                                               |  |  |
| 1      | 2      | 4      | AGND      | ANA IN                                                            | Analog Reference                                                                                 |  |  |
| 2      | 3      | 5      | LINL      | ana in<br>Dig in                                                  | Line In Left Channel<br>During Appl Trim Mode Write – CSDA<br>During Appl Trim Mode Burn - VNEG  |  |  |
| 3      | 4      | 6      | LINR      | ana in<br>Dig io                                                  | LineIn Right Channel<br>During Appl Trim Mode Write – CSCL<br>During Appl Trim Mode Burn - Clock |  |  |
| 4      | 5      | 7      | VOL_CSDA  | MIXED IO Serial Interface Data<br>ADC Input for volume regulation |                                                                                                  |  |  |
| 5      | 6      | 8      | MODE_CSCL | DIG IN                                                            | Mode Pin (PowerUp/Dn, Monitor)<br>Serial Interface Clock                                         |  |  |
| 6      | 7      | 9      | MICL      | ANA IN                                                            | Microphone In Left Channel                                                                       |  |  |
| -      | 8      | 10     | ILED      | ANA OUT                                                           | Current Output for on-indication LED                                                             |  |  |
| 7      | 9      | 11     | MICS      | ANA OUT                                                           | Microphone Supply                                                                                |  |  |
| 8      | 10     | 12     | MICR      | ANA IN                                                            | Microphone Input Right Channel                                                                   |  |  |
| 9      | 11     | 13     | QMICR     | ANA OUT                                                           | MIC GainStage Output Right Channel                                                               |  |  |
| 10     | -      | 14     | QLINR     | ANA OUT                                                           | Line In GainStage Output Right Channel                                                           |  |  |
| 11     | 12     | 15     | IOP1R     | ANA IN                                                            | FilterOpAmp1 Input Right Channel                                                                 |  |  |
| 12     | 13     | 16     | QOP1R     | ANA IN                                                            | Filter OpAmp1 Output Right Channel                                                               |  |  |
| 13     | -      | 17     | IOP2R     | ANA IN                                                            | Filter OpAmp2 Input Right Channel                                                                |  |  |
| 14     | -      | 18     | QOP2R     | ANA OUT                                                           | Filter OpAmp2 Output Right Channel                                                               |  |  |
| 15     | 14     | 19     | VSS       | SUP IN                                                            | Core and Periphery Circuit VSS Supply                                                            |  |  |
| 16     | 15     | 20     | HPL       | ANA OUT                                                           | Headphone Output Left Channel                                                                    |  |  |
| -      | -      | 21     | HPVSS     | SUP IN                                                            | Headphone VSS Supply                                                                             |  |  |
| 17     | 16     | 22     | HPR       | ANA OUT                                                           | Headphone Output Right Channel                                                                   |  |  |
| 18     | 17     | 23     | HPVDD     | SUP IN                                                            | Headphone VDD Supply                                                                             |  |  |
| 19     | 18     | 24     | VBAT      | SUP IN                                                            | VNEG ChargePump Positive Supply                                                                  |  |  |
| -      | -      | 25     | n.c.      | -                                                                 |                                                                                                  |  |  |
| 20     | 19     | 26     | CPP       | ANA OUT                                                           | VNEG ChargePump Flying Capacitor Positive Terminal                                               |  |  |
| 21     | 20     | 27     | GND       | GND                                                               | VNEG ChargePump Negative Supply                                                                  |  |  |
| 22     | 21     | 28     | CPN       | ANA OUT                                                           | VNEG ChargePump Flying Capacitor Negative Terminal                                               |  |  |
| 23     | 22     | 29     | VNEG      | SUP IO                                                            | VNEG ChargePump Output                                                                           |  |  |
| -      | -      | 30     | QOP2L     | ANA OUT                                                           | Filter OpAmp2 Output Left Channel                                                                |  |  |
| -      | -      | 31     | IOP2L     | ANA IN                                                            | Filter OpAmp2 Input Left Channel                                                                 |  |  |
| -      | 23     | 32     | QOP1L     | ANA OUT                                                           | Filter OpAmp1 Output Right Channel                                                               |  |  |

Data Sheet, Confidential - Absolute Maximum Ratings

# **5** Absolute Maximum Ratings

Stresses beyond those listed in Table 3 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Electrical Characteristics on page 8 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The device should be operated under recommended operating conditions.

#### Table 3. Absolute Maximum Ratings

| Parameter                                      | Min          | Max              | Units | Comments                                                                               |
|------------------------------------------------|--------------|------------------|-------|----------------------------------------------------------------------------------------|
| Reference Ground                               |              |                  |       | Defined as in GND                                                                      |
| Supply terminals                               | -0.5         | 2.0              | V     | Applicable for pin VBAT, HPVDD                                                         |
| Ground terminals                               | -0.5         | 0.5              | V     | Applicable for pins AGND                                                               |
| Negative terminals                             | -2.0         | 0.5              | V     | Applicable for pins VNEG, VSS, HPVSS                                                   |
| Voltage difference at VSS terminals            | -0.5         | 0.5              | V     | Applicable for pins VSS, HPVSS                                                         |
| Pins with protection to VBAT                   | VNEG<br>-0.5 | 5.0<br>VBAT+0.5  | V     | Applicable for pins CPP, CPN                                                           |
| Pins with protection to HPVDD                  | VSS<br>-0.5  | 5.0<br>HPVDD+0.5 | V     | Applicable for pins LINL/R, MICL/R,<br>ILED, HPR, HPL, QMICL/R, QLINL/R,<br>IOPx, QOPx |
| other pins                                     | VSS<br>-0.5  | 5                |       | applicable for pins MICS, VOL_CSDA,<br>MODE_CSCL                                       |
| Input Current (latch-up immunity)              | -100         | 100              | mA    | Norm: JEDEC 17                                                                         |
| Continuous Power Dissipation (T <sub>A</sub> = | +70ºC)       |                  | -     |                                                                                        |
| Continuous Power Dissipation                   | -            | 200              | mW    | P⊤ <sup>1</sup> for QFN16/24/32 package                                                |
| Electrostatic Discharge                        |              |                  |       |                                                                                        |
| Electrostatic Discharge HBM                    |              | +/-2             | kV    | Norm: JEDEC JESD22-A114C                                                               |
| Temperature Ranges and Storage C               | onditions    |                  |       |                                                                                        |
| Operating Temperature Range                    | -20          | +85              | °C    |                                                                                        |
| Junction Temperature                           |              | +110             | °C    |                                                                                        |
| Storage Temperature Range                      | -55          | +125             | °C    |                                                                                        |
| Humidity non-condensing                        | 5            | 85               | %     |                                                                                        |
| Bump Temperature (soldering)                   |              |                  |       |                                                                                        |
| Package Body Temperature                       |              | 260              | °C    | Norm IPC/JEDEC J-STD-020C, reflects moisture sensitivity level only                    |
| Solder Profile                                 | 235          | 245              | °C    | peak temperature                                                                       |
| Solder Profile                                 | 30           | 45               | s     | well time above 217 °C                                                                 |
| Moisture Sensitive Level                       |              | 3                | 1     | Represents a max. floor live time of 168h                                              |

1. Depending on actual PCB layout and PCB used

Data Sheet, Confidential - Electrical Characteristics

# **6 Electrical Characteristics**

VBAT = 1.0V to 1.8V,  $T_A = -20^{\circ}$ C to +85°C. Typical values are at VBAT = 1.5V,  $T_A = +25^{\circ}$ C, unless otherwise specified. *Table 4. Electrical Characteristics* 

| Symbol               | Parameter                                              | Condition                                                                                                              | Min                  | Мах                  | Unit |
|----------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| Supply Vol           | tages                                                  |                                                                                                                        |                      |                      |      |
| GND                  | Reference Ground                                       |                                                                                                                        | 0                    | 0                    | V    |
| VBAT,<br>HPVDD       | Battery Supply Voltage                                 |                                                                                                                        | 1.0                  | 1.8                  | V    |
| VNEG                 | ChargePump Voltage                                     |                                                                                                                        | -1.8                 | -0.7                 | V    |
| VSS                  | Analog neg. Supply Voltages<br>HPVSS, VSS, VNEG        |                                                                                                                        | -1.8                 | -0.7                 | V    |
| V <sub>DELTA</sub> - | Difference of Ground<br>Supplies<br>GND, AGND          | To achieve good performance, the<br>negative supply terminals should be<br>connected to low impedance ground<br>plane. | -0.1                 | 0.1                  | V    |
| V <sub>DELTA</sub>   | Difference of Negative<br>Supplies<br>VSS, VNEG, HPVSS | Charge pump output or external supply                                                                                  | -0.1                 | 0.1                  | V    |
| V <sub>DELTA</sub> + | Difference of Positive<br>Supplies                     | VBAT-HPVDD                                                                                                             | -0.25                | 0.25                 | V    |
| other pins           |                                                        |                                                                                                                        |                      |                      |      |
| V <sub>MICS</sub>    | Microphone Supply Voltage                              | MICS                                                                                                                   | 0                    | 3.6                  | V    |
| V <sub>HPVDD</sub>   | pins with diode to HPVDD                               | MICL/R, ILED, HPR, HPL, QMICL/R,<br>QLINL/R, IOPx, QOPx                                                                | VSS                  | 3.6                  | V    |
| V <sub>VBAT</sub>    | pins with diode to VBAT                                | CPP, CPN                                                                                                               | VNEG                 | VBAT                 | V    |
| VCONTROL             | Control Pins                                           | MODE_CSCL, VOL_CSDA                                                                                                    | VSS                  | 3.7                  | V    |
| V <sub>TRIM</sub>    | Line Input & Application Trim<br>Pins                  | LINL, LINR                                                                                                             | VNEG -0.5<br>or -1.8 | HPVDD +0.5<br>or 1.8 | V    |

Data Sheet, Confidential - Typical Operating Characteristics

#### austriamicrosystems

## **7** Typical Operating Characteristics

VBAT = +1.5V,  $T_A$  = +25°C, unless otherwise specified.

Figure 4. THD vs. frequency @ 1.5V, 16Ω, 25mW



Figure 5. Typical Performance Data, FF configuration Audio Precision

02/24/09 18:14:27



# 8 Detailed Description

### 8.1 Audio Line Input

#### 8.1.1 General

The chip features one line input. The blocks can work in mono differential or in stereo single ended mode.

In addition to the 12.5-25k $\Omega$  input impedance, LineIn has a termination resistor of 10k $\Omega$  which is also effective during MUTE to charge eventually given input capacitors.

#### 8.1.2 Gain Stage

The Line In gain stage is designed to have 63 gain steps of 0.75dB with a max gain of 0dB plus MUTE.

In default, the gain will be ramped up from MUTE to 0dB during startup. There is a possibility to make the playback volume user controlled by the VOL pin with an ADC converted VOL voltage or UP/DN buttons.

In monitor mode the gain stage can be set to an fixed default attenuation level for reducing the loudness of the music.

### 8.1.3 Parameter

VBAT=1.5V,  $T_A$ = 25<sup>o</sup>C, unless otherwise mentioned

| Tabla 5  | Lino | Innut | Parameter |
|----------|------|-------|-----------|
| Table 5. | Line | Input | Parameter |

| Symbol             | Parameter                 | Condition                       | Min   | Тур          | Max  | Unit              |
|--------------------|---------------------------|---------------------------------|-------|--------------|------|-------------------|
| V <sub>LIN</sub>   | Input Signal Level        |                                 |       | 0.6*<br>VBAT | VBAT | V <sub>PEAK</sub> |
|                    |                           | 0dB gain (12.5k // 10k)         |       | 5.6          |      | kΩ                |
| R <sub>LIN</sub>   | Input Impedance           | -46.5dB gain (25k // 10k)       |       | 7.2          |      | kΩ                |
|                    |                           | MUTE                            |       | 10           |      | kΩ                |
| $\Delta_{RLIN}$    | Input Impedance Tolerance |                                 |       | ±30          |      | %                 |
| C <sub>LIN</sub>   | Input Capacitance         |                                 |       | 5            |      | pF                |
| A <sub>LIN</sub>   | Programmable Gain         |                                 | -46.5 |              | +0   | dB                |
|                    | Gain Steps                | discrete logarithmic gain steps |       | 0.75         |      | dB                |
|                    | Gain Step Accuracy        |                                 |       | 0.5          |      | dB                |
| ALINMUTE           | Mute Attenuation          |                                 |       | 100          |      | dB                |
|                    |                           | PotiMode, Tinit=100ms           |       | 20           |      |                   |
| $\Delta_{ALIN}$    | Gain Ramp Rate            | ButtonMode, Tinit=400ms         |       | 80           |      | ms/<br>step       |
|                    |                           | MonitorMode                     |       | 8            |      |                   |
| VATTACK            | Limiter Activation Level  | HPL/R start of neg. clipping    |       |              |      | V <sub>PEAK</sub> |
| VDECAY             | Limiter Release Level     | HPL/R                           |       | VNEG<br>+0.3 |      | Vpeak             |
| <b>t</b> ATTACK    | Limiter Attack Time       |                                 |       | 4            |      | μs                |
| t <sub>DECAY</sub> | Limiter Decay Time        |                                 |       | 8            |      | ms                |

### 8.2 Microphone Input

#### 8.2.1 General

The AFE offers two microphone inputs and one low noise microphone voltage supply (microphone bias). The inputs can be switched to single ended or differential mode.

#### 8.2.2 Gain Stage & Limiter

The Mic GainStage has programmable Gain within -6dB...+41.625dB in 128 steps of 0.375dB.

As soft-start function is implemented for an automatic gain ramping implemented with steps of 4ms to fade in the audio at the end of the start-up sequence.

A limiter automatically attenuates high input signals. The AGC has 127 steps with 0.375dB with a dynamic range of the full gain stage.

In monitor mode the gain stage can be set to an fixed (normally higher) gain level or be controlled by the VOL pin.

#### 8.2.3 Supply

The MICS charge pump is providing a proper microphone supply voltage for the AAA supply. Since AAA batteries are operating down to 1.0V, the direct battery voltage cannot be used for mic-supply. There are 2 modes.

The first mode SWITCH-MODE for 1.8V supply is to have just a switch from VBAT to MICS. With this switch, the microphone current is switched off in idle mode.

The second mode CHAREGPUMP\_MODE for AAA batteries is the real charge pump mode, in this mode a positive voltage is generated of about 2\* VBAT.

It is also possible to switch off the microphone supply if not needed (e.g. playback without ANC)

#### 8.2.4 Parameter

VBAT=1.5V,  $T_A$ = 25<sup>o</sup>C unless otherwise mentioned

Table 6. Microphone Input Parameter

| Symbol                 | Parameter                        | Condition                                   | Min | Тур       | Max   | Unit            |
|------------------------|----------------------------------|---------------------------------------------|-----|-----------|-------|-----------------|
| V <sub>MICIN</sub> 0   | Input Signal Level               | A <sub>MIC</sub> = 30dB                     |     | 20        |       | тV <sub>Р</sub> |
| V <sub>MICIN</sub> 1   |                                  | A <sub>MIC</sub> = 36dB                     |     | 10        |       | тV <sub>Р</sub> |
| V <sub>MICIN</sub> 2   |                                  | A <sub>MIC</sub> = 42dB                     |     | 5         |       | mV <sub>P</sub> |
| R <sub>MICIN</sub>     | Input Impedance                  | MICP to AGND                                |     | 7.5       |       | kΩ              |
|                        | Input Impedance Tolerance        |                                             |     | -7<br>+33 |       | %               |
| C <sub>MICIN</sub>     | Input Capacitance                |                                             |     | 5         |       | pF              |
| A <sub>MIC</sub>       | Programmable Gain                |                                             | -6  |           | +41.6 | dB              |
|                        | Gain Steps                       | discrete logarithmic gain steps             |     | 0.375     |       | dB              |
|                        | Gain Step Precision              |                                             |     | 0.15      |       | dB              |
| Δ <sub>ΑΜΙC</sub>      | Gain Ramp Rate                   | Tinit=64ms                                  |     | 4         |       | ms/<br>step     |
| VATTACK                | Limiter Activation Level         | Tinit=64ms<br>VPEAK related to VBAT or VNEG |     | 0.67      |       | 1               |
| V <sub>DECAY</sub>     | Limiter Release Level            | VPEAK related to VBAT OF VINEG              |     | 0.4       |       | 1               |
| AMICLIMIT              | Limiter Gain Overdrive           | 127 @ 0.375dB                               |     | 41.625    |       | dB              |
| <b>t</b> attack        | Limiter Attack Time              |                                             |     | 5         |       | μs/<br>step     |
| t <sub>DECAY-DEB</sub> | Limiter Decay Debouncing<br>Time |                                             |     | 64        |       | ms              |
| tDECAY                 | Limiter Decay Time               |                                             |     | 4         |       | ms/<br>step     |

#### Table 6. Microphone Input Parameter (Continued)

| Symbol            | Parameter                         | Condition                               | Min | Тур              | Max | Unit |  |  |  |
|-------------------|-----------------------------------|-----------------------------------------|-----|------------------|-----|------|--|--|--|
|                   |                                   |                                         |     |                  |     |      |  |  |  |
| V <sub>MICS</sub> | Microphone Supply Voltage         |                                         |     | VBAT*2-<br>240mV |     | V    |  |  |  |
| IMICSMIN          | Min. Microphone Supply<br>Current | VBAT=+1.0V<br>VNEG=-0.7V<br>MICS=+1.75V |     | 650              |     | uA   |  |  |  |
| ROUT_CP           | CP Output Resistance              |                                         |     | 1300             |     | Ω    |  |  |  |

### 8.3 Headphone Output

#### 8.3.1 General

The headphone output is a true ground output using VNEG as negative supply, designed to provide the audio signal with  $2x12mW @ 16\Omega-64\Omega$ , which are typical values for headphones. It is also capable to operate in bridged mode for higher impedance (e.g.  $300\Omega$ ) headphone. In this mode the left output is carrying the inverted signal of the right output.

#### 8.3.2 Input Multiplexer

The signal from the line-input gain stage gets summed at the input of the headphone stage with the microphone gain stage output, the first filter opamp output or the second filter opamp output. The microphone gain stage output is used per default. It is also possible to playback without ANC by only using the line-input gain stage with no other signal on the multiplexer.

For the monitor mode the setting of this input multiplexer can be changed to an other source, normally to the microphone.

#### 8.3.3 No-Pop Function

The No-Pop startup of the headphone stage takes 60ms to 120ms dependent on the supply voltage.

#### 8.3.4 No-Clip Function

The headphone output stage gets monitored by comparator stages which detect if the output signal starts to clip.

This signal is used to reduce the LineIn gain to avoid distortion of the output signal. A hystereses avoids jumping between 2 gain steps for a signal with constant amplitude.

#### 8.3.5 Over-current protection

The over-current protection has a threshold of 150-200mA and a debouncing time of 8us. The stage is forced to OFF mode in an over-current situation. After this the headphone stage tries to power up again every 8ms as long as the over-current situation still exists or the stage is turned off manually.

#### 8.3.6 Parameter

| VBAT=1.5V | , T <sub>A</sub> = 25 <sup>0</sup> C, | unless | otherwise | mentioned |
|-----------|---------------------------------------|--------|-----------|-----------|
|-----------|---------------------------------------|--------|-----------|-----------|

| Symbol             | Parameter                       | Condition                    | Min | Тур | Max | Unit |  |  |
|--------------------|---------------------------------|------------------------------|-----|-----|-----|------|--|--|
| $R_{L_{HP}}$       | Load Impedance                  | stereo mode                  | 16  |     |     | Ω    |  |  |
| CL_HP              | Load Capacitance                | stereo mode                  |     |     | 100 | pF   |  |  |
| P <sub>HP</sub>    | Nominal Output Power            | RL=16Ω-64Ω                   | 12  |     |     | mW   |  |  |
| P <sub>SRRHP</sub> | Power Supply Rejection<br>Ratio | 200Hz-20kHz, 720mVpp, RL=16Ω |     | 90  |     | dB   |  |  |

Table 7. Headphone Output Parameter

## 8.4 Operational Amplifier

#### 8.4.1 General

While AS3501 offers only one operational amplifiers for feed-forward ANC, AS3500 and AS3502 feature an additional second operational amplifier stage to perform feed-back ANC or any other additional needed filtering.

Both operational amplifiers stages can be activated and used individually. While OP1 stage is always configured as inverting amplifier OP2 stage can be also switched to a non-inverting mode with an adjustable gain of 0..+10.5dB.

### 8.4.2 Parameter

VBAT=1.5V,  $T_A = 25^{\circ}C$ , unless otherwise mentioned

Table 8. Headphone Output Parameter

| Symbol              | Parameter              | Condition    | Min | Тур | Max | Unit |
|---------------------|------------------------|--------------|-----|-----|-----|------|
| R <sub>L_OP</sub>   | Load Impedance         | single ended | 1   |     |     | kΩ   |
| C <sub>L_OP</sub>   | Load Capacitance       | single ended |     |     | 100 | pF   |
| GBW <sub>OP</sub>   | Gain Band Width        |              |     | 4.3 |     | MHz  |
| V <sub>OS_OP</sub>  | Offset Voltage         |              |     |     | 6   | mV   |
| V <sub>EIN_HP</sub> | Equivalent Input Noise | 200Hz-20kHz  |     | 2.6 |     | uV   |

austriamicrosystems

### 8.5 SYSTEM

#### 8.5.1 General

The system block handles the power up and power down sequencing. As well as the mode switching.

#### 8.5.2 Power Up/Down Conditions

The chip powers up when one of the following condition is true:

Table 9. Power UP Conditions

| # | Source    | Description                                                               |  |  |  |
|---|-----------|---------------------------------------------------------------------------|--|--|--|
| 1 | MODE pin  | In stand-alone mode, MODE pin has to be driven high to turn on the device |  |  |  |
| 2 | I2C start | In I2C mode, a I2C start condition turns on the device                    |  |  |  |

The chip automatically shuts off if one of the following conditions arises:

Table 10. Power DOWN Conditions

| # | Source      | Description                                                   |  |
|---|-------------|---------------------------------------------------------------|--|
| 1 | MODE pin    | ower down by driving MODE pin to low                          |  |
| 2 | SERIF       | Power down by SERIF writing 0h to register 20h bit <0>        |  |
| 3 | Low Battery | Power down if VBAT is lower than the supervisor off-threshold |  |
| 4 | VNEG CP OVC | Power down if VNEG is higher than the VNEG off-threshold      |  |

#### 8.5.3 Start-up Sequence

The start-up sequence depends on the used mode.

In stand-alone mode the sequence runs automatically, in I2C mode the sequence runs till a defined state and waits then for an I2C command. Either the automatic sequence is started by setting the CONT\_PWRUP bit in addition to the PWR HOLD bit. If only the PWR HOLD is set all enable bits for headphone, microphone, etc have to be set manually.

#### 8.5.4 Mode Switching

When the chip in stand-alone mode (no I2C control) the mode can be switched with different levels on the MODE pin. *Table 11. Operation Modes* 

| MODE                                                               | MODE pin | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|--------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| OFF LOW                                                            |          | Chip is turned off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| ANC HIGH Chip is turned on and active noise cancellation is active |          | Chip is turned on and active noise cancellation is active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| ANC HIGH<br>MONITOR TRI-STATE                                      |          | Chip is turned on and monitor mode is active<br>In Monitor mode a different (normally higher) microphone preamplifier gain can<br>be chosen to get an amplification of the surrounding noise. This volume can be<br>either fixed or be controlled by the VOL input.<br>To get rid of the low pass filtering needed for the noise cancellation, the<br>headphone input multiplexer can be set to a different (normally to MIC) source.<br>In addition the LineIn gain can be lowered to reduce the loudness of the music<br>currently played back. |  |  |

In I2C mode the monitor mode can be activated be setting the corresponding bit in the system register.

#### 8.5.5 Status Indication

AS3501and AS3502 features a on-status information via the current output pin ILED. The current can be controlled in 3 steps and be switched off, by setting the PWM accordingly (0%, 25%, 50% and 100% duty cycle of a 50kHz PWM signal).

If LOW\_BAT is active, ILED switches to blinking with 1Hz, 50% duty cycle and 50% current setting.

## 8.6 VNEG Charge Pump

#### 8.6.1 General

The VNEG charge pump uses one external 1uF capacitor to generate a negative supply voltage out of the battery input voltage to supply all audio related blocks. This allows a true-ground headphone output with no more need of external dc-decoupling capacitors.

#### 8.6.2 Parameter

VBAT=1.5V,  $T_A$ = 25<sup>o</sup>C, unless otherwise mentioned

Table 12. Headphone Output Parameter

| Symbol           | Parameter                 | Condition | Min  | Тур  | Max  | Unit |
|------------------|---------------------------|-----------|------|------|------|------|
| VIN              | input voltage             | VBAT      | 1.0  | 1.5  | 1.8  | V    |
| Vout             | output voltage            | VNEG      | -0.7 | -1.5 | -1.8 | V    |
| C <sub>EXT</sub> | external flying capacitor |           |      | 1    |      | uF   |

### 8.7 OTP Memory & Internal Registers

#### 8.7.1 General

The OTP memory consists of OTP register and the OTP fuses. The OTP register can be written as often as wanted but will lose the content on power off. The OTP fuses are intended to store basic chip configurations as well as the microphone gain settings to optimize the ANC performance and get rid of sensitivity variations of different microphones. Burning the fuses can only be once and is a permanent change, which means the fuses keep the content even if the chip is powered down.

When the chip is controlled by a microcontroller via I2C, the OTP memory don't has to be used.

austriamicrosystems

### 8.8 2-Wire-Serial Control Interface

#### 8.8.1 General

There is an I2C slave block implemented to have access to 64 byte of setting information.

The I2C address is: Adr\_Group8 - audio processors

- 8Eh\_write
- 8Fh\_read

#### 8.8.2 Protocol

#### Table 13. 2-Wire Serial Symbol Definition

| Symbol   | Definition                              | RW                                           | Note               |  |  |
|----------|-----------------------------------------|----------------------------------------------|--------------------|--|--|
| S        | Start condition after stop              | R                                            | 1 bit              |  |  |
| Sr       | Repeated start                          | R                                            | 1 bit              |  |  |
| DW       | Device address for write                | R                                            | 1000 1100b (8Ch)   |  |  |
| DR       | Device address for read                 | R                                            | 1000 1101b 8Dh)    |  |  |
| WA       | Word address                            | R                                            | 8 bit              |  |  |
| А        | Acknowledge                             | W                                            | 1 bit              |  |  |
| Ν        | No Acknowledge                          | R                                            | 1 bit              |  |  |
| reg_data | Register data/write                     | R                                            | 8 bit              |  |  |
| data (n) | Register data/read                      | W                                            | 8 bit              |  |  |
| Р        | Stop condition                          | R                                            | 1 bit              |  |  |
| WA++     | Increment word address internally       | R                                            | during acknowledge |  |  |
|          | AS3500 AS3501 AS3502 (=slave) receives  | data                                         |                    |  |  |
|          | AS3500 AS3501 AS3502 (=slave) transmits | AS3500 AS3501 AS3502 (=slave) transmits data |                    |  |  |

#### Figure 6. Byte Write



Figure 7. Page Write

| S DW A | a wa a | reg_data 1 A reg_o     | data 2 A …             | reg_data n A P         |
|--------|--------|------------------------|------------------------|------------------------|
|        |        | write register<br>WA++ | write register<br>WA++ | write register<br>WA++ |

Byte Write and Page Write formats are used to write data to the slave.

The transmission begins with the START condition, which is generated by the master when the bus is in IDLE state (the bus is free). The device-write address is followed by the word address. After the word address any number of data bytes can be sent to the slave. The word address is incremented internally, in order to write subsequent data bytes on subsequent address locations.

For reading data from the slave device, the master has to change the transfer direction. This can be done either with a repeated START condition followed by the device-read address, or simply with a new transmission START followed by the device-read address, when the bus is in IDLE state. The device-read address is always followed by the 1st register byte transmitted from the slave. In Read Mode any number of subsequent register bytes can be read from the slave. The word address is incremented internally.





Random Read and Sequential Read are combined formats. The repeated START condition is used to change the direction after the data transfer from the master.

The word address transfer is initiated with a START condition issued by the master while the bus is idle. The START condition is followed by the device-write address and the word address.

In order to change the data direction a repeated START condition is issued on the 1st SCL pulse after the acknowledge bit of the word address transfer. After the reception of the device-read address, the slave becomes the transmitter. In this state the slave transmits register data located by the previous received word address vector. The master responds to the data byte with a not-acknowledge, and issues a STOP condition on the bus.

#### Figure 9. Sequential Read



Sequential Read is the extended form of Random Read, as more than one register-data bytes are transferred subsequently. In difference to the Random Read, for a sequential read the transferred register-data bytes are responded by an acknowledge from the master. The number of data bytes transferred in one sequence is unlimited (consider the behavior of the word-address counter). To terminate the transmission the master has to send a not-acknowledge following the last data byte and generate the STOP condition subsequently.

#### Figure 10. Current Address Read



To keep the access time as small as possible, this format allows a read access without the word address transfer in advance to the data transfer. The bus is idle and the master issues a START condition followed by the Device-Read address. Analogous to Random Read, a single byte transfer is terminated with a not-acknowledge after the 1st register byte. Analogous to Sequential Read an unlimited number of data bytes can be transferred, where the data bytes has to be responded with an acknowledge from the master. For termination of the transmission the master sends a not-acknowledge following the last data byte and a subsequent STOP condition.

*austriamicro*systems

#### 8.8.3 Parameter

Figure 11. 2-Wire Serial Timing



## DVDD =2.9V, $T_{amb}$ =25°C; unless otherwise specified

Table 14. 2-Wire Serial Parameter

| Symbol           | Parameter                      | Condition                                                          | Min  | Тур | Max  | Unit |
|------------------|--------------------------------|--------------------------------------------------------------------|------|-----|------|------|
| V <sub>CSL</sub> | CSCL, CSDA Low Input<br>Level  | (max 30%DVDD)                                                      | 0    | -   | 0.87 | V    |
| V <sub>CSH</sub> | CSCL, CSDA High Input<br>Level | CSCL, CSDA (min 70%DVDD)                                           | 2.03 | -   | 5.5  | V    |
| HYST             | CSCL, CSDA Input<br>Hysteresis |                                                                    | 200  | 450 | 800  | mV   |
| V <sub>OL</sub>  | CSDA Low Output Level          | at 3mA                                                             | -    | -   | 0.4  | V    |
| Tsp              | Spike insensitivity            |                                                                    | 50   | 100 | -    | ns   |
| T <sub>H</sub>   | Clock high time                | max. 400kHz clock speed                                            | 500  |     |      | ns   |
| TL               | Clock low time                 | max. 400kHz clock speed                                            | 500  |     |      | ns   |
| T <sub>SU</sub>  |                                | CSDA has to change Tsetup before<br>rising edge of CSCL            | 250  | -   | -    | ns   |
| T <sub>HD</sub>  |                                | No hold time needed for CSDA relative to rising edge of CSCL       | 0    | -   | -    | ns   |
| TS               |                                | CSDA H hold time relative to CSDA<br>edge for start/stop/rep_start | 200  | -   | -    | ns   |
| T <sub>PD</sub>  |                                | CSDA prop delay relative to lowgoing<br>edge of CSCL               |      | 50  |      | ns   |

austriamicrosystems

Data Sheet, Confidential - Application Information

# **9** Application Information

Figure 12. AS3501 High Performance Application in Bridged Mode for high impedance headsets



For high impedance headphones two AS3501 can be used in a bridged mode each one driving one side of the headphone load as differential output to get 24mW output power per channel. Also the microphone inputs can be used in differential mode to reduce the noise level.

Figure 13. AS3500 Feed-Forward ANC Block Diagram



Figure 14. AS3502 on Music Player with ANC



Figure 15. AS3501 feed-forward application example



*austriamicro*systems

Data Sheet, Confidential - Application Information

Figure 16. AS3502 feed-back application example





Data Sheet, Confidential - Application Information



Figure 17. AS3501 Li-Ion battery bridged mode differential feed forward application example

# **10 Package Drawings and Markings**

Figure 18. QFN Marking



Table 15. Package Code AYWWZZZ

| А           | Y    | ww                                | ZZZ         |
|-------------|------|-----------------------------------|-------------|
| B for Green | year | working week assembly / packaging | free choice |

Figure 19. AS3500, AS3501; QFN24 0.4mm pitch



(DATUM A OR B) e TERMINAL TIP EVEN / ODD TERMINL SIDE // 0.1C  $\square$  $\sum$  $\square$  $\Box$  $\sum$  $\sim$ [] SEATING PLANE DETAIL G VIEW ROTATED 90" CLOCKWISE DIM MIN NOM MAX NOTES 0.75 0.85 0.95 Α 1.0 DIMENSIONING & TOLERANCEING CONFIRM TO ASME Y14.5M-1994. 0.19 0.21 A1 2.0 ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN 0.23 0.18 0.28 b DEGREES. D 4.0 BSC 3.0 DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS 4.0 BSC Е MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP. 0.50 BSC DIMENSION L1 REPRESENTS TERMINAL FULL BACK FROM e PACKAGE EDGE UP TO 0.1mm IS ACCEPTABLE. D1 2.10 2.20 2.30 4.0 COPLANARITY APPLIES TO THE EXPOSED HEAT SLUG AS WELL AS E1 2.10 2.20 2.30 THE TERMINAL. L 0.40 0.50 0.60 0.10 5.0 RADIUS ON TERMINAL IS OPTIONAL. L1 0.30 0.40 0.50 L2 Р 45° REF DIMENSION AND UNIT REFERENCE DOCUMENT 0.10 aaa TOLERANCE 0.10 ccc ASME Y14.5M JEDEC MO-220 Millimeter(mm)



austriamicrosystems







Revision 1.00







Data Sheet, Confidential - Ordering Information

# **11 Ordering Information**

Table 16. Ordering Information

| Model       | Description                                | Delivery Form | Package                 |
|-------------|--------------------------------------------|---------------|-------------------------|
| AS3500-EQFP | Low Power Ambient Noise-Cancelling Speaker | Tape & Reel   | QFN 24 [4.0x4.0x0.85mm] |
|             | Driver                                     | dry pack      | 0.5mm pitch             |
| AS3501-EQFP | Low Power Ambient Noise-Cancelling Speaker | Tape & Reel   | QFN 24 [4.0x4.0x0.85mm] |
|             | Driver                                     | dry pack      | 0.5mm pitch             |
| AS3502-EQFP | Low Power Ambient Noise-Cancelling Speaker | Tape & Reel   | QFN 32 [5.0x5.0x0.85mm] |
|             | Driver                                     | dry pack      | 0.5mm pitch             |

Data Sheet, Confidential - Ordering Information



## Copyrights

Copyright © 1997-2009, austriamicrosystems AG, Schloss Premstaetten, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

### Disclaimer

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.



### **Contact Information**

Headquarters austriamicrosystems AG A-8141 Schloss Premstaetten, Austria

Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01

For Sales Offices, Distributors and Representatives, please visit:

http://www.austriamicrosystems.com/contact