# Micross components

## SRAM AS5LC256K16

## 256K x 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM

#### FEATURES

- High-speed access time: 10, 15 & 20ns
- Available in Mil-Temp\*, Enhanced & Industrial Ranges
- Low Active Power: 85 mW (typical)
- Low Standby Power: 7 mW (typical) CMOS standby
- Single power supply:  $V_{DD} = 3.3V \pm 5\%$
- Fully static operation: no clock or refresh required
- Three state outputs
- Data control for upper and lower bytes
- •TSOPII in copper lead frame for superior thermal performance
- RoHs compliant options available \*Consult factory for /XT product.

## FUNCTIONAL BLOCK DIAGRAM



For more products and information please visit our web site at *www.micross.com* 



| A0-A17          | Address Inputs                  |
|-----------------|---------------------------------|
| I/0o-I/015      | Data Inputs / Outputs           |
| CE\             | Chip Enable Input               |
| OE\             | Output Enable Input             |
| WE\             | Write Enable Input              |
| LB\             | Lower-byte Control (I/O0-I/O7)  |
| UB\             | Upper-byte Control (I/O8-I/O15) |
| NC              | No Connection                   |
| V <sub>DD</sub> | Power                           |
| GND             | Ground                          |

#### **GENERAL DESCRIPTION**

The Micross AS5LC256K16 is a high-speed, 4,194,304-bit static RAM organized as 262,144 words by 16 bits. It is fabricated using Micross' high performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields high-performance and low power consumption devices.

When CE\ is HIGH (deselected), the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels.

Easy memory expansion is provided by using Chip Enable and Output Enable inputs, CE\ and OE\. The active LOW Write Enable (WE\) controls both writing and reading of the memory. A data byte allows Upper Byte (UB) and Lower Byte (LB) access.

The AS5LC256K16 is packaged in JEDEC standard 44-pin TSOPII in copper lead frame for superior thermal performance. RoHs compliant options are available.



## PRELIMINARY MICTOSS components

# **SRAM** AS5LC256K16

### **TRUTH TABLE**

| Mode            | WE\   | VE\ CE\ OE\ LB\ UB\ |      |     |     | I/C              | ) PIN            | V <sub>DD</sub> Current             |
|-----------------|-------|---------------------|------|-----|-----|------------------|------------------|-------------------------------------|
| NIOCE           | VVL ( |                     | UL ( | LD/ | 00/ | 1/00-1/07        | I/08-I/015       | V <sub>DD</sub> current             |
| Not Selected    | Х     | Н                   | Х    | Х   | Х   | High-Z           | High-Z           | I <sub>SB1</sub> , I <sub>SB2</sub> |
| Output Disabled | Н     | L                   | Н    | Х   | Х   | High-Z           | High-Z           | 1                                   |
| Output Disableu | Х     | L                   | Х    | Н   | Н   | High-Z           | High-Z           | I <sub>cc</sub>                     |
|                 | Н     | L                   | L    | L   | н   | D <sub>OUT</sub> | High-Z           |                                     |
| Read            | Н     | L                   | L    | н   | L   | High-Z           | D <sub>OUT</sub> | I <sub>cc</sub>                     |
|                 | Н     | L                   | L    | L   | L   | D <sub>OUT</sub> | D <sub>OUT</sub> |                                     |
|                 | L     | L                   | Х    | L   | Н   | D <sub>IN</sub>  | High-Z           |                                     |
| Write           | L     | L                   | х    | н   | L   | High-Z           | D <sub>IN</sub>  | I <sub>cc</sub>                     |
|                 | L     | L                   | х    | L   | L   | D <sub>IN</sub>  | D <sub>IN</sub>  |                                     |

## DC ELECTRICAL CHARACTERISTICS (Over Operating Range) $V_{DD} = 3.3V \pm 5\%$

| Symbol          | Parameter           | Test Conditions                                 | Min  | Max                   | Unit |
|-----------------|---------------------|-------------------------------------------------|------|-----------------------|------|
| V <sub>OH</sub> | Output HIGH Voltage | $V_{DD}$ = Min., $I_{OH}$ = -4.0 mA             | 2.4  | -                     | V    |
| V <sub>OL</sub> | Output LOW Voltage  | $V_{DD} = Min., I_{OL} = 8.0 \text{ mA}$        | -    | 0.4                   | V    |
| V <sub>IH</sub> | Input HIGH Voltage  |                                                 | 2    | V <sub>DD</sub> + 0.3 | V    |
| V <sub>IL</sub> | Input LOW Voltage   |                                                 | -0.3 | 0.8                   | V    |
| I <sub>LI</sub> | Input Leakage       | $GND \le V_{IN} \le V_{DD}$                     | -1   | 1                     | μΑ   |
| I <sub>LO</sub> | Output Leakage      | $GND \le V_{OUT} \le V_{DD}$ , Outputs Disabled | -1   | 1                     | μΑ   |

Note:

1.  $V_{IL}(min.) = -0.3V$  DC; Vil (min.) = -2.0V AC (pulse width < 10 ns). Not 100% tested.

 $V_{IH}$  (max.) =  $V_{DD}$  + 0.3V DC;  $V_{IH}$  (max.) =  $V_{DD}$  + 2.0V AC (pulse width < 10 ns). Not 100% tested.

## THERMAL RESISTANCE

| Parameter | Description           | Test Conditions                      | 44 TSOPII | Unit              |  |
|-----------|-----------------------|--------------------------------------|-----------|-------------------|--|
| AL O      | Thermal Resistance    | Test conditions follow standard test | 51.4      | °C/W              |  |
| O JA      | (Junction to Ambient) | methods and procedures for           | 51.4      | C/ W              |  |
|           | Thermal Resistance    | measuring thermal impedance, per     | 0.64      | <sup>0</sup> c/h/ |  |
| O IC      | (Junction to Case)    | EIA/JESD51                           | 9.64      | °C/W              |  |



# SRAM AS5LC256K16

## AC TEST CONDITIONS

| Parameter                                                          | V <sub>DD</sub> = 3.3V ±5% |
|--------------------------------------------------------------------|----------------------------|
| Input Pulse Level                                                  | 0V to 3V                   |
| Input Rise and Fall Times                                          | 1V/ns                      |
| Input and Output Timing and<br>Reference Level (V <sub>REF</sub> ) | 1.5V                       |
| Output Load                                                        | See Figures 1 & 2          |

## AC TEST LOADS





Figure 1.



## **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>**

| Symbol            | Parameter                            | Value                         | Unit |
|-------------------|--------------------------------------|-------------------------------|------|
| V <sub>TERM</sub> | Terminal Voltage with Respect to GND | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| V <sub>DD</sub>   | $V_{DD}$ Relates to GND              | -0.3 to 4.0                   | V    |
| T <sub>STG</sub>  | Storage Temperature                  | -65 to +150                   | °C   |
| P <sub>T</sub>    | Power Dissipation                    | 1.0                           | W    |

Notes:

1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.



# Micross components

# SRAM AS5LC256K16

### CAPACITANCE<sup>1,2</sup>

| Symbol           | Parameter                | Conditions     | Max | Min |
|------------------|--------------------------|----------------|-----|-----|
| C <sub>IN</sub>  | Input Capacitance        | $V_{IN} = 0V$  | 6   | рF  |
| C <sub>I/O</sub> | Input/Output Capacitance | $V_{OUT} = 0V$ | 8   | рF  |

Notes:

1. Tested initially and after any design or process changes that may affect these parameters.

2. Test conditions: Ta = 25°C, f = 1 MHz, Vdd = 3.3V.

## OPERATING RANGE (V<sub>DD</sub>=3.3V ±5%)

| Range      | Ambient Temperature |
|------------|---------------------|
| Industrial | -40°C to +85°C      |
| Enhanced   | -40°C to +105°C     |
| Military   | -55°C to +125°C     |

## **POWER SUPPLY CHARACTERISTICS**<sup>1</sup> (Over Operating Range)

| Symbol           | Parameter                                           | Test Condition                                                                                                                | -10 | -15 | -20 | Unit |
|------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>cc</sub>  | V <sub>DD</sub> Dynamic Operating<br>Supply Current | $V_{DD}$ = Max.,<br>I <sub>OUT</sub> = 0 mA, f = f <sub>MAX</sub>                                                             | 65  | 60  | 60  | mA   |
| I <sub>CC1</sub> | Operating Supply Current                            | $V_{DD}$ = Max.,<br>I <sub>OUT</sub> = 0 mA, f = f <sub>MAX</sub>                                                             | 60  | 60  | 60  | mA   |
| I <sub>SB1</sub> | TTL Standby Current (TTL<br>Inputs)                 | $V_{DD} = Max.,$<br>$V_{IN} = V_{IH} \text{ or } V_{IL},$<br>$CE \ge V_{IH}, f=0$                                             | 30  | 30  | 30  | mA   |
| I <sub>SB2</sub> | CMOS Standby Current<br>(CMOS Inputs)               | $V_{DD}$ = Max.,<br>CE\ ≥V <sub>DD</sub> - 0.2V,<br>V <sub>IN</sub> ≥V <sub>DD</sub> - 0.2V, or<br>V <sub>IN</sub> ≤0.2V, F=0 | 20  | 20  | 20  | mA   |

Notes:

1. At f = fmax, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.

2. Typical values are measured at Vdd = 3.3V, Ta =  $25^{\circ}$ C and not 100% tested.



## **READ CYCLE SWITCHING CHARACTERISTICS**<sup>1</sup> (Over Operating Range)

|                               |                         | -10 |     | -1  | -15 -2 |     | 20  |      |
|-------------------------------|-------------------------|-----|-----|-----|--------|-----|-----|------|
| Symbol                        | Parameter               | Min | Max | Min | Max    | Min | Max | Unit |
| t <sub>RC</sub>               | Read Cycle Time         | 10  | -   | 15  | -      | 20  | -   | ns   |
| t <sub>AA</sub>               | Address Access Time     | 0   | 10  | -   | 15     | -   | 20  | ns   |
| t <sub>CHA</sub>              | Output Hold Time        | 2.0 | -   | 2.0 | -      | 2   | -   | ns   |
| t <sub>ACE</sub>              | CE\ Access Time         | -   | 10  | -   | 15     | -   | 20  | ns   |
| t <sub>DOE</sub>              | OE\ Access Time         | -   | 4.5 | -   | 6      | -   | 8   | ns   |
| t <sub>HZOE</sub> 2           | OE\ to High-Z Output    | -   | 4   | -   | 6      | -   | 8   | ns   |
| t <sub>LZOE</sub> 2           | OE\ to Low-Z Output     | 0   | -   | 0   | -      | 0   | -   | ns   |
| t <sub>HZCE</sub> 2           | CE\ to High-Z Output    | 0   | 4   | 0   | 6      | 0   | 8   | ns   |
| t <sub>LZCE</sub> 2           | CE\ to Low-Z Output     | 2   | -   | 2   | -      | 2   | -   | ns   |
| t <sub>BA</sub>               | LB UB\ Access Time      | -   | 6.5 | -   | 7      | -   | 8   | ns   |
| t <sub>HZB</sub> <sup>2</sup> | LB UB\ to High-Z Output | 0   | 4   | 0   | 6      | 0   | 8   | ns   |
| $t_{LZB}^{2}$                 | LB UB\ to Low-Z Output  | 0   | -   | 0   | -      | 0   | -   | ns   |

Notes:

1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 3.0V and output loading specified in Figure 1.

2. Tested with the load in Figure 2. Transition is measured  $\pm 500$  mV from steady-state voltage.

# MICTOSS components A

## SRAM AS5LC256K16

## AC WAVEFORMS

**READ CYCLE NO. 1**<sup>1,2</sup> (Address Controlled) (CE\ = OE\ =  $V_{IL}$ , UB\ or LB\ =  $V_{IL}$ )



## READ CYCLE NO. 2<sup>1,3</sup>



#### NOTES:

- 1. WE\ is HIGH for a Read Cycle.
- 2. The device is continuously selected. OE\, CE\, UB\, or LB\ = V\_{ $_{\rm IL}}$
- 3. Address is valid prior to or coincident with CE\ LOW transition.



# **SRAM** AS5LC256K16

### WRITE CYCLE SWITCHING CHARACTERISTICS<sup>1,3</sup> (Over Operating Range)

|                     |                                    | -1  | -10 |     | L <b>5</b> | -20 |     |      |
|---------------------|------------------------------------|-----|-----|-----|------------|-----|-----|------|
| Symbol              | Parameter                          | Min | Max | Min | Max        | Min | Max | Unit |
| t <sub>wc</sub>     | Write Cycle Time                   | 10  | -   | 15  | -          | 20  | -   | ns   |
| t <sub>sce</sub>    | CE\ to Write End                   | 8   | -   | 10  | -          | 12  | -   | ns   |
| t <sub>AW</sub>     | Address to Setup Time to Write End | 8   | -   | 10  | -          | 12  | -   | ns   |
| t <sub>HA</sub>     | Address Hold from Write End        | 0   | -   | 0   | -          | 0   | -   | ns   |
| t <sub>sA</sub>     | Address Setup Time                 | 0   | -   | 0   | -          | 0   | -   | ns   |
| t <sub>PWB</sub>    | LB UB\ Valid to End of Write       | 8   | -   | 10  | -          | 12  | -   | ns   |
| t <sub>PWE1</sub>   | WE\ Pulse Width                    | 8   | -   | 10  | -          | 12  | -   | ns   |
| t <sub>PWE2</sub>   | WE\ Pulse Width (OE\=LOW)          | 10  | -   | 15  | -          | 17  | -   | ns   |
| t <sub>sD</sub>     | Data Setup to Write End            | 6   | -   | 7   | -          | 9   | -   | ns   |
| t <sub>HD</sub>     | Data Hold from Write End           | 0   | -   | 0   | -          | 0   | -   | ns   |
| t <sub>HZWE</sub> 2 | WE\ LOW to High-Z Output           | -   | 5   | -   | 7          | -   | 9   | ns   |
| t <sub>LZWE</sub> 2 | WE\ HIGH to Low-Z Output           | 1   | -   | 1   | -          | 1   | -   | ns   |

Notes:

1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 3.0V and output loading specified in Figure 1.

2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.

3. The internal write time is defined by the overlap of CE\ LOW and UB\ or LB\, and WE\ LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write. Shaded area product in development



MICTOSS components

SRAM AS5LC256K16

## WRITE CYCLE #1 (CE\ Controlled, OE\ is HIGH or LOW)<sup>1</sup>



#### Notes:

- 1. WRITE is an internally generated signal asserted during an overlap of the LOW states on the CE and WE inputs and at least one of the LB and UB inputs being in the LOW state.
- 2. WRITE =  $(\overline{CE}) [ (\overline{LB}) = (\overline{UB}) ] (\overline{WE}).$

#### **WRITE CYCLE #2** (WE\ Controlled, OE\ = HIGH during Write Cycle)<sup>1,2</sup>





MICTOSS components

## SRAM AS5LC256K16

### WRITE CYCLE #3 (WE\ Controlled, OE\ is LOW During Write Cycles)<sup>1</sup>



#### WRITE CYCLE #4 (LB\, UB\ Controlled, Back to Back Write)<sup>1,3</sup>



#### Notes:

- 1. The internal Write time is defined by the overlap of  $\overline{CE} = LOW$ ,  $\overline{UB}$  and/or  $\overline{LB} = LOW$ , and  $\overline{WE} = LOW$ . All signals must be in valid states to initiate a Write, but any can be deasserted to terminate the Write. The **t** sA, **t** HA, **t** sD, and **t** HD timing is referenced to the rising or falling edge of the signal that terminates the Write.
- 2. Tested with  $\overrightarrow{OE}$  HIGH for a minimum of 4 ns before  $\overrightarrow{WE} = LOW$  to place the I/O in a HIGH-Z state.
- 3. WE may be held LOW across many address cycles and the LB, UB pins can be used to control the Write function.



# SRAM AS5LC256K16

#### DATA RETENTION SWITCHING CHARACTERISTICS (Low Power "L" Version)

| Symbol           | Parameter                          | Test Condition                        | Min             | Тур | Max | Unit |
|------------------|------------------------------------|---------------------------------------|-----------------|-----|-----|------|
| V <sub>DR</sub>  | V <sub>DD</sub> for Data Retention | See Data Retention Waveform           | 2.0             | -   | 3.6 | V    |
| I <sub>DR</sub>  | Data Retention Current             | $V_{DD} = 2.0V, CE \ge V_{DD} - 0.2V$ | -               | 2   | 15  | mA   |
| t <sub>sdr</sub> | Data Retention Setup Time          | See Data Retention Waveform           | 0               | -   | -   | ns   |
| t <sub>rdr</sub> | Recovery Time                      | See Data Retention Waveform           | t <sub>RC</sub> | -   | -   | ns   |

## DATA RETENTION WAVEFORM (CE\ Controlled)





## **MECHANICAL DEFINITION** 44-Pin TSOPII (Package Designator DGC & DGCR)





#### NOTE :

1. CONTROLLING DIMENSION : MM

2. DIMENSION D AND E1 DO NOT INCLUDE MOLD PROTRUSION.

3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION/INTRUSION.

**SRAM** 

AS5LC256K16



PRELIMINARY MICTOSS components

# **ORDERING INFORMATION**

44-pin TSOPII - Copper Lead Frame - Pb/Sn Lead Finish Example: AS5SLC256K16DGC-10/IT

| Device Number | Package<br>Type | Speed<br>(ns) | Option | Process |
|---------------|-----------------|---------------|--------|---------|
| AS5LC256K16   | DGC             | -10           | L      | /*      |
| AS5LC256K16   | DGC             | -15           | L      | /*      |
| AS5LC256K16   | DGC             | -20           | L      | /*      |

44-pin TSOPII - Copper Lead Frame - NiPdAu Lead Finish (RoHS Compliant) Example: AS5LC256K16DGCR-10/IT

| Device Number | Package | Speed<br>(ns) | Ontion | Drocoss |
|---------------|---------|---------------|--------|---------|
| Device Number | Туре    | (115)         | Option | Process |
| AS5LC256K16   | DGCR    | -10           | L      | /*      |
| AS5LC256K16   | DGCR    | -15           | L      | /*      |
| AS5LC256K16   | DGCR    | -20           | L      | /*      |

#### \*AVAILABLE PROCESSES

- IT = Industrial Temperature Range ET = Enhanced Temperature Range XT = Military Temperature Range
- $-40^{\circ}$ C to  $+85^{\circ}$ C -40°C to +105°C -55°C to +125°C (Consult Factory)

#### **\*\*OPTION DEFINITIONS**

L = 2V Data Retention / Low Power

# MICTOSS components A

# SRAM AS5LC256K16

## **DOCUMENT TITLE** 256K x 16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM

| <u>Rev #</u> | <u>History</u>                            | <u>Release Date</u> | <u>Status</u> |
|--------------|-------------------------------------------|---------------------|---------------|
| 0.0          | Initial Release                           | May 2011            | Preliminary   |
| 0.1          | Added Thermal Resistance chart on page 2. | September 2011      | Preliminary   |