**ASM3P2854C** 

#### **ON Semiconductor**<sup>®</sup>



# **Custom Clock Generator for Fax System**

### Features

- · Generates Custom Clocks for FAX system from an inexpensive 24MHz Crystal
- 2x 66.66MHz low EMI (Spread Spectrum) clocks for ASIC1 (System / DDR SDRAM)
- 1 x 48MHz for USB1.1 HOST
- 2 x 33.33MHz low EMI (Spread Spectrum) clocks for System / DDR SDRAM of ASIC2 and ASIC3
- 1x 25MHz low EMI (Spread Spectrum) clock for LCD, Serial port, and buzzer of ASIC1
- 1x 12MHz for USB PHY (USB2.0)
- 1x Programmable clock for printer engine control
- One of the four programmable clock outputs selection through two Select Pins
- Supply Voltage 3.3V ± 0.3V
- Available in 16L TSSOP, Green package

### **Product Description**

ASM3P2854C is a part of the two chip custom clock generator solution for NEC FAX system. Together with

ASM3P2855D, ASM3P2854C realizes all the seventeen clocks required by the various components and subsystems of the FAX system. It uses an inexpensive 24MHz crystal as the input to generate two 66.66MHz low EMI (spread spectrum) clocks used by ASIC1 for system/ DDR SDRAM, two 33.33MHz low EMI (spread spectrum) clocks used by ASIC2 and ASIC3 for system/ DDR SDRAM, a 25MHz low EMI (Spread Spectrum) clock used by ASIC1 for LCD, Serial port, and buzzer, a 48MHz clock used by USB1.1 HOST, and a 12MHz clock used by USB PHY (USB2.0). One of the four Programmable clock (PCLK) frequencies of 24.00448MHz, 21.33732MHz, 21.19962MHz and 20.40464MHz used for Printer Engine control selectable through two Select pins S1 and S2. The accuracy of the synthesized programmable clocks is within ±18ppm. The custom clock generator works is with a Supply Voltage for 3.3V. The device is available in a 16L TSSOP Green package, over 0°C to +70°C temperature range. The output Clocks h ave an accuracy of ±50ppm.



©2010 SCILLC. All rights reserved. MARCH 2010 - Rev. 1

Publication Order Number: ASM3P2854/D

www.DataSheet4U.com

# ASM3P2854C

# **Pin Diagram**



## **Pin Description**

| Pin# | Pin Name    | Туре | Description                                                                                                          |
|------|-------------|------|----------------------------------------------------------------------------------------------------------------------|
| 1    | XIN / CLKIN | I    | Crystal connection or external reference clock input.                                                                |
| 2    | XOUT        | 0    | Crystal connection. If using an external reference, this pin must be left unconnected.                               |
| 3    | VDD         | Р    | Power supply for the core                                                                                            |
| 4    | VDD_FOUT    | Р    | Power supply for the output buffers.                                                                                 |
| 5    | GND_FOUT    | Р    | Ground connection for the output buffers                                                                             |
| 6    | GND         | Р    | Ground connection                                                                                                    |
| 7    | 48MHz       | 0    | 48MHz Clock Output                                                                                                   |
| 8    | 12MHz       | 0    | 12MHz Clock Output                                                                                                   |
| 9    | 33.3MHz     | 0    | 33.3 MHz low EMI Clock Output                                                                                        |
| 10   | 33.3MHz     | 0    | 33.3 MHz low EMI Clock Output                                                                                        |
| 11   | S1          | I    | Selection Bit for Programmable Clock. To be Pulled HIGH or LOW suitably.<br>See the PCLK Selection Table for details |
| 12   | 66.6MHz     | 0    | 66.6 MHz low EMI Clock Output                                                                                        |
| 13   | 66.6MHz     | 0    | 66.6 MHz low EMI Clock Output                                                                                        |
| 14   | S2          | I    | Selection Bit for Programmable Clock. To be Pulled HIGH or LOW suitably.<br>See the PCLK Selection Table for details |
| 15   | PCLK        | 0    | Programmable Clock Output                                                                                            |
| 16   | 25MHz       | 0    | 25 MHz low EMI Clock Output                                                                                          |

## PCLK Selection Table

| \$2 | S1 | Programmable Clock (MHz) |
|-----|----|--------------------------|
| 0   | 0  | 24.00448                 |
| 0   | 1  | 21.33732                 |
| 1   | 0  | 21.19962                 |
| 1   | 1  | 20.40464                 |

# **Absolute Maximum Ratings**

| Symbol                                                                                                                                                                        | Parameter                                             | Rating       | Unit |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------|------|--|--|--|
| VDD,<br>VDD_FOUT                                                                                                                                                              | Voltage on any pin with respect to Ground             | -0.5 to +4.6 | V    |  |  |  |
| T <sub>STG</sub>                                                                                                                                                              | Storage temperature                                   | -65 to +125  | C    |  |  |  |
| Ts                                                                                                                                                                            | Max. Soldering Temperature (10 sec)                   | 260          | ĉ    |  |  |  |
| TJ                                                                                                                                                                            | Junction Temperature                                  | 150          | C    |  |  |  |
| $T_DV$                                                                                                                                                                        | Static Discharge Voltage (As per JEDEC STD22- A114-B) | 2            | KV   |  |  |  |
| Note: These are stress ratings only and are not implied for functional use. Exposure to absolute maximum ratings for prolonged periods of time may affect device reliability. |                                                       |              |      |  |  |  |

# **Recommended Operating Conditions**

| Symbol         | Parameter             | Min  | Тур  | Max  | Units |
|----------------|-----------------------|------|------|------|-------|
| T <sub>A</sub> | Operating Temperature | 0    |      | +70  | C     |
| VDD            | Core Voltage          | +3.0 | +3.3 | +3.6 | V     |
| VDD_FOUT       | Output Buffer Voltage | +3.0 | +3.3 | +3.6 | V     |

| Symbol           | Parameter                                                      | Min     | Тур | Max     | Unit |
|------------------|----------------------------------------------------------------|---------|-----|---------|------|
| VIL              | Input low voltage                                              | GND-0.3 |     | 0.8     | V    |
| V <sub>IH</sub>  | Input high voltage                                             | 2.0     |     | VDD+0.3 | V    |
| l <sub>IL</sub>  | Input low current                                              |         |     | -35     | μA   |
| I <sub>IH</sub>  | Input high current                                             |         |     | 35      | μA   |
| I <sub>XOL</sub> | XOUT output low current ( $V_{XOL}$ @ 0.4V, VDD = 3.3V)        |         | 3   |         | mA   |
| I <sub>XOH</sub> | XOUT output high current ( $V_{XOH}$ @ 2.5V, VDD = 3.3V)       |         | 3   |         | mA   |
| V <sub>OL</sub>  | Output low voltage (VDD = 3.3V, I <sub>OL</sub> = 10mA)        |         |     | 0.4     | V    |
| V <sub>OH</sub>  | Output high voltage (VDD = 3.3V, I <sub>OH</sub> = -10mA)      | 2.5     |     |         | V    |
| I <sub>DD</sub>  | Static supply current <sup>1</sup>                             |         |     | 15      | mA   |
| Icc              | Dynamic supply current (VDD=3.3V, No Load)                     |         | 33  |         | mA   |
| VDD              | Operating Core Voltage                                         | 3.0     | 3.3 | 3.6     | V    |
| VDD_FOUT         | Operating Output Buffer Voltage                                | 3.0     | 3.3 | 3.6     | V    |
| t <sub>ON</sub>  | Power-up time (first locked cycle after power-up) <sup>2</sup> |         |     | 5       | mS   |
| Zo               | Output impedance                                               |         | 30  |         | Ω    |

## **DC Electrical Characteristics**

## **AC Electrical Characteristics**

| Symbol                       |                                             | Min                                                               | Тур | Max  | Unit |     |
|------------------------------|---------------------------------------------|-------------------------------------------------------------------|-----|------|------|-----|
| XIN / CLKIN                  | Input frequency                             |                                                                   |     | 24   |      |     |
|                              |                                             | At Pin 7                                                          |     | 48   |      |     |
|                              |                                             | At Pin 8                                                          |     | 12   |      |     |
| F                            | Output fraguanay                            | At Pins 9 and 10                                                  |     | 33   |      | MHz |
| Fout                         | Output frequency                            | At Pins 12 and 13                                                 |     | 66   |      |     |
|                              |                                             | At Pin 15 <sup>1</sup>                                            |     | PCLK |      |     |
|                              |                                             | At Pin 16                                                         |     | 25   |      |     |
| f <sub>d</sub>               | Frequency Deviation                         | for Spread Spectrum Clocks                                        |     | -0.5 |      | %   |
| t <sub>LH</sub> <sup>2</sup> | Output rise time (mea                       | Output rise time (measured from 20% to 80%)                       |     |      |      | nS  |
| t <sub>HL</sub> <sup>2</sup> | Output fall time (meas                      | Output fall time (measured from 80% to 20%)                       |     |      |      | ns  |
| t <sub>JC</sub>              | Cycle to Cycle Jitter (<br>unloaded outputs | Cycle to Cycle Jitter (For Modulated Clocks);<br>unloaded outputs |     |      |      | 20  |
| t <sub>JP</sub>              | Period Jitter (For Non unloaded outputs     |                                                                   |     | ±275 | pS   |     |
| t <sub>D</sub>               | Output duty cycle                           | 45                                                                | 50  | 55   | %    |     |

# Cycle-Cycle Jitter

## **Period Jitter**





Jitter=J1=t2-t1 Jitter =J2=t3-t2

# **Typical Crystal Specifications**

| Fundamental AT cut parallel resonant crystal |                           |  |  |  |
|----------------------------------------------|---------------------------|--|--|--|
| Nominal frequency                            | 24MHz                     |  |  |  |
| Frequency tolerance                          | ± 50 ppm or better at 25℃ |  |  |  |
| Operating temperature range                  | -25℃ to +85℃              |  |  |  |
| Storage temperature                          | -40℃ to +85℃              |  |  |  |
| Load capacitance(C <sub>P</sub> )            | 18pF                      |  |  |  |
| Shunt capacitance                            | 7pF maximum               |  |  |  |
| ESR                                          | 25 Ω                      |  |  |  |

Note: Note: CL is Load Capacitance and Rx is used to prevent oscillations at overtone frequency of the Fundamental frequency.

# **Typical Crystal Interface Circuit**



$$\label{eq:C_L} \begin{split} C_L &= 2^*(C_P - C_S), \\ Where \ C_P &= Load \ capacitance \ of \ crystal \end{split}$$

 $C_{S}$  = Stray capacitance due to  $C_{IN}$ , PCB, Trace etc.

# **Package Information**

16-lead Thin Shrunk Small Outline Package (4.40-MM Body)



|        | Dimensions |       |             |      |  |
|--------|------------|-------|-------------|------|--|
| Symbol | Inches     |       | Millimeters |      |  |
|        | Min        | Max   | Min         | Мах  |  |
| А      |            | 0.043 |             | 1.20 |  |
| A1     | 0.002      | 0.006 | 0.05        | 0.15 |  |
| A2     | 0.031      | 0.041 | 0.80        | 1.05 |  |
| В      | 0.007      | 0.012 | 0.19        | 0.30 |  |
| С      | 0.004      | 0.008 | 0.09        | 0.20 |  |
| D      | 0.193      | 0.201 | 4.90        | 5.10 |  |
| Е      | 0.169      | 0.177 | 4.30        | 4.50 |  |
| е      | 0.026 BSC  |       | 0.65 BSC    |      |  |
| н      | 0.252      | BSC   | 6.40 BSC    |      |  |
| L      | 0.020      | 0.030 | 0.50        | 0.75 |  |
| θ      | 0°         | 8°    | 0°          | 8°   |  |

# ASM3P2854C

## **Ordering Code**

| Ordering Code    | Marking | Package Type                             | Temperature |
|------------------|---------|------------------------------------------|-------------|
| ASM3P2854CG-16TR | 3P28    | 16-pin 4.4-mm TSSOP - TAPE & REEL, Green | 0℃ to +7 0℃ |
|                  | 54C     |                                          |             |

A "microdot" placed at the end of last row of marking or just below the last row toward the center of package indicates Pb-free.

Licensed under U.S Patent #5,488,627 and #5,631,921.

Note: This product utilizes US Patent #6,646,463 Impedance Emulator Patent issued to PulseCore Semiconductor, dated 11-11-2003.

**ON Semiconductor** and <sup>(IIII)</sup> are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. U.S Patent Pending; Timing-Safe and Active Bead are trademarks of PluseCore Semiconductor, a wholly owned subsidiary of ON Semiconductor. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone:** 303-675-2175 or 800-344-3860 Toll Free USA/Canada **Fax:** 303-675-2176 or 800-344-3867 Toll Free USA/Canada **Email:** orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

# ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative