## AW32257 Switch-mode Single Cell Li-ion Battery Charger With Full USB Compliance and USB-OTG Support

## **Features**

awinic

- High-Accuracy Voltage and Current Regulation
  - Charge Voltage Regulation Accuracy: ±0.5%(25°C), ±1%(0°C to 85°C)
  - Charge Current Accuracy: ±5%
- Power Up System without Battery
- Programmable Charge Parameters through I<sup>2</sup>C<sup>™</sup> compatible Interface(100kHz/400kHz):
  - -VIN DPM Threshold
  - -Fast-Charge Current
  - -Charge Regulation Voltage(3.5V to 4.5V)
  - -Smart Charge Termination Algorithm
- 2.5A Charge Current using 33mΩ Sensing Resistor
- Specific K-DPM<sup>™</sup>: VBUS Based Dynamic Power Management
- Up to 94% Charge Efficiency
- 20V Absolute Maximum VBUS Rating
- Trickle-CC-CV Three-stage Automatic Charging Process, Automatic Recharge
- Bad Adaptor Detection and Battery Removing
   Detection
- Strong Robust Protection: VBUS OVP, Minimum VBUS during Charging, Battery OVP, Reverse Leakage Protection, Thermal Shutdown
- Charge Status and Fault Indication
- 5.05V,1A Boost Mode Operation for USB OTG for 3.5V to 4.5V Battery Input
- FCQFN 2.0mm×2.0mm×0.55mm-20L Package

### **Applications**

- Mobile and Smart Phones
- Digital Camera
- Gaming Device
- Other Handheld Devices

### **General Description**

AW32257 is a high efficiency, large current, switchmode Li-lon battery charge management chip. The chip integrates 1.5 MHz synchronous Buck PWM controller, Boost PWM controller and power MOSFETs, effectively reducing the power loss.

The charge process of AW32257 includes: trickle, constant current (CC) and constant voltage (CV). The charge parameters and operating modes are programmable through I<sup>2</sup>C Interface. Also, the charge termination is determined by a programmable algorithm. The charge process runs automatically and recharging occurs when the battery voltage drops below  $V_{OREG}$ - $V_{RCH}$ .

If the input source is removed, the IC enters a highimpedance mode, keeping ultra-low power loss from battery and preventing leakage from the battery to the input. Charge current is reduced when the die temperature reaches 140°C, protecting the device and PCB from damage.

The IC can operate in boost mode to support USB OTG device on command from system. The boost regulator uses same external components with charge mode, and it supports up to 1A output current for OTG device. Meanwhile, the output voltage of boost regulator can be configured from 5.05V to 5.35V by the host.

## **Application Circuit**





All trademarks are the property of their respective owners.



## Pin Configuration and Top Mark



BN35 - AW32257FCR XXXX – Production Tracing Code



## **Pin Definition**

| Pin No.    | Pin Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1, A2     | VBUS     | Charge input voltage and USB-OTG output voltage. Bypass with a $1\mu F$ capacitor to PGND.                                                                                                                                                                                                                                                                                                                                               |
| A3         | NC       | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| A4         | SCL      | I <sup>2</sup> C Interface Serial Clock.                                                                                                                                                                                                                                                                                                                                                                                                 |
| B1, B2, B3 | PMID     | Power input voltage. Bypass with a minimum of 4.7µF capacitor to PGND.                                                                                                                                                                                                                                                                                                                                                                   |
| B4         | SDA      | I <sup>2</sup> C Interface Serial Data.                                                                                                                                                                                                                                                                                                                                                                                                  |
| C1, C2, C3 | SW       | Switch node. Connect to output inductor.                                                                                                                                                                                                                                                                                                                                                                                                 |
| C4         | STAT     | Charge status and interrupt output pin. Open drain output indicating charge status. The charger pull the pin low when charging, and open drain for other conditions. During faults, a 128µs pulse interrupt signal is sent out.                                                                                                                                                                                                          |
| D1, D2, D3 | PGND     | Power ground.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D4         | OTG      | On-The-Go. This pin sets the default charge current for charge mode. At POR while in default mode, the OTG pin is used as the input current limiting selection pin. When OTG=High, IBUS_LIMIT<500mA and when OTG=Low, IBUS_LIMIT<100mA. Also, the OTG pin enable the boost regulator in conjunction with OTG_EN and OTG_PL bits. The default value is pulled up to high level in the chip by a $0.3M\Omega$ (typical) internal resistor. |
| E1         | CSIN     | Charge current-sense input. Connect to the sense resistor in series with the battery. Bypass this pin with a $0.1\mu$ F ceramic capacitor to PGND.                                                                                                                                                                                                                                                                                       |
| E2         | CD       | Charging disable. If this pin is set to high, fast charging is disabled, or if it is low, fast charging is enabled. The default value is pulled down to low level by a $1.2M\Omega(typical)$ internal resistor.                                                                                                                                                                                                                          |
| E3         | NC       | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| E4         | CSOUT    | Battery voltage and current sense input. Bypass it with a ceramic capacitor (minimum $0.1\mu$ F) to PGND.                                                                                                                                                                                                                                                                                                                                |

## Ordering Information

| Part Number | Temperature | Package       | Marking | Moisture<br>Sensitivity<br>Level | Environmental<br>Information | Delivery<br>Form             |
|-------------|-------------|---------------|---------|----------------------------------|------------------------------|------------------------------|
| AW32257FCR  | -40°C∼85°C  | FCQFN 2×2-20L | BN35    | MSL1                             | ROHS+HF                      | 3000 units/<br>Tape and Reel |





## **Typical Application Circuits**



Figure 4 AW32257 Application Circuit

Notice for typical application circuits:

1: Please place C<sub>BUS1</sub>, C<sub>PMID1</sub>, C<sub>SIN</sub>, C<sub>SOUT</sub>, C<sub>BAT</sub> to the chip as close as possible.

2: For the sake of driving capability, the power lines, output lines, and the connection lines of L1, R<sub>SNS</sub>, and BATTERY should be short and wide as possible. The power path is marked in red as shown in the Figure 4 above, please trace according to 2.5A power line alignment rules.

3: Large surge voltage at VBUS may damage the chip or VBUS capacitor. In order to avoid this risk, a TVS tube can be placed in parallel with the VBUS port of USB interface.

4:  $C_{BUS2}$  and  $C_{PMID2}$  are optional used for FCC test.

## Absolute Maximum Ratings<sup>(NOTE1)</sup>

| PARAMETERS                                                   |                              | MIN  | МАХ | UNIT |
|--------------------------------------------------------------|------------------------------|------|-----|------|
| Supply voltage range V <sub>BUS</sub> (with respect to PGND) |                              | -1.5 | 20  | V    |
| Input voltage range (with respect to PGND)                   | SCL, SDA, OTG, CD            | -0.3 | 6   | V    |
|                                                              | STAT                         | -0.3 | 6   | V    |
| Output voltage range (with respect to PGND)                  | PMID, SW <sup>(NOTE 2)</sup> | -0.3 | 7   | V    |
|                                                              | BAT, CSIN                    | -0.3 | 6   | V    |
| Output sink current                                          | STAT                         |      | 10  | mA   |
| Output current(average)                                      | sw                           |      | 2.5 | А    |
| Operating free-air temperature range                         |                              | -40  | 85  | °C   |
| Operating junction temperature T <sub>J</sub>                |                              | -40  | 150 | °C   |
| Storage temperature T <sub>STG</sub>                         |                              | -65  | 150 | °C   |
| Lead temperature (Soldering 10 seconds)                      |                              |      | 260 | °C   |

NOTE1: Conditions out of those ranges listed in "absolute maximum ratings" may cause permanent damages to the device. In spite of the limits above, functional operation conditions of the device should within the ranges listed in "recommended operating conditions". Exposure to absolute-maximum-rated conditions for prolonged periods may affect device reliability.

NOTE2: The chip integrates a 100mA pull-down current at PMID and SW pin, to protect these pins from being damaged by overvoltage.

## **ESD** Rating and Latch Up

| PARAMETERS                                 | VALUE                 | UNIT |
|--------------------------------------------|-----------------------|------|
| HBM (Human Body Model) <sup>(NOTE 3)</sup> | ±2                    | kV   |
|                                            | ±1.5                  | kV   |
| Latch-Up <sup>(NOTE 5)</sup>               | +IT: 200<br>-IT: -200 | mA   |

NOTE3: The human body model is a 100pF capacitor discharged through a 1.5k $\Omega$  resistor into each pin. Test method: ESDA/JEDEC JS-001-2017

NOTE4: Test method: ESDA/JEDEC JS-002-2018

NOTE5: Test method: JESD78E

## **Recommended Operating Conditions**

| PARAMETERS         | DESCRIPTION                    | MIN      | NORM | MAX                   | UNIT |
|--------------------|--------------------------------|----------|------|-----------------------|------|
| V <sub>BUS</sub>   | Supply voltage                 | 4        |      | 6 <sup>(NOTE 6)</sup> | V    |
| VBAT               | Battery voltage                |          |      | 4.50                  | V    |
| V <sub>BUS_B</sub> | Output voltage (Boost)         |          |      | 5.35                  | V    |
| Ivbus_b            | Output current (Boost)         |          |      | 1                     | А    |
| Іват               | Fast charging current          |          |      | 2.5                   | А    |
| T <sub>A</sub>     | Ambient temperature            | -40      |      | 85                    | °C   |
| L1                 | Inductance                     |          | 1    |                       | μH   |
| Rsns               | Sense resistor                 |          | 33   |                       | mΩ   |
| C <sub>BUS1</sub>  | C <sub>BUS1</sub> capacitance  |          | 1    |                       | μF   |
|                    | С <sub>РМID1</sub> capacitance |          | 4.7  |                       | μF   |
| Сват               | C <sub>BAT</sub> capacitance   |          | 22   |                       | μF   |
| Csin               | Csin capacitance               | <b>J</b> | 0.1  |                       | μF   |
| Csout              | C <sub>SOUT</sub> capacitance  |          | 0.1  |                       | μF   |

NOTE6: The inherent switching noise voltage spikes should not exceed the absolute maximum rating on either the PMID or SW pins. A tight layout minimizes switching noise.

### **Thermal Information**

| PARAMETERS                                             | VALUE | UNIT  |
|--------------------------------------------------------|-------|-------|
| Junction-to-ambient thermal resistance θ <sub>JA</sub> | 51    | °C /W |

## **Electrical Characteristics**

Circuit of Figure 4,  $V_{BUS}$ =5V, OPA\_MODE=0, HZ\_MODE=0, CD\_PIN=0, T\_J=25°C for typical values (unless otherwise noted)

| PARAMETER             |                                                       | TEST CONDITION                                                                                                                 | MIN  | TYP  | MAX | UNIT |
|-----------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|-----|------|
| INPUT C               | URRENTS                                               |                                                                                                                                |      |      |     |      |
|                       |                                                       | VBUS>VINMIN, VCSOUT>VOREG,<br>PWM Switching                                                                                    |      | 13   |     | mA   |
| Ivbus                 | VBUS supply current control                           | VBUS>VINMIN, VCSOUT>VBAT_OVP,<br>PWM not switching                                                                             |      | 0.18 |     | mA   |
|                       |                                                       | V <sub>BUS</sub> =5V, CD=1                                                                                                     |      | 180  |     | μA   |
|                       |                                                       | V <sub>BUS</sub> =5V, HZ_MODE=1                                                                                                |      | 160  |     | μA   |
|                       | Leakage current from battery To<br>VBUS pin           | Vcsout=4.2V, VBUS=0V                                                                                                           |      |      | 5   | μA   |
| Ilkg                  | Battery discharge current in High<br>Impedance mode   | V <sub>BAT</sub> =4.2V, High-Z mode,<br>V <sub>BUS</sub> =0V or unconnected,<br>SCL,SDA,OTG=0V,<br>0°C < T <sub>J</sub> < 85°C | 10   | 16   | 30  | μA   |
| VBUS UV               | LO & VINMIN                                           |                                                                                                                                |      |      |     |      |
|                       | UVLO exiting threshold voltage                        | V <sub>BUS</sub> rising                                                                                                        | 3.4  | 3.6  | 3.8 | V    |
| Vuvio                 | Hysteresis for UVLO                                   | V <sub>BUS</sub> falling                                                                                                       | 100  | 150  | 200 | mV   |
| 0120                  | Deglitch time for VuvLo                               | Exits UVLO                                                                                                                     |      | 140  |     | ms   |
| Vinmin                | Input voltage lower limit for normal charging         | V <sub>BUS</sub> rising                                                                                                        | 3.8  | 4.0  | 4.2 | V    |
| VINMIN                | Hysteresis for VINMIN                                 | V <sub>BUS</sub> falling                                                                                                       | 100  | 150  | 200 | mV   |
| IDET                  | V <sub>BUS</sub> validation detection current         | V <sub>BUS</sub> rising>4V                                                                                                     | 15   | 30   | 45  | mA   |
| T <sub>DET</sub>      | V <sub>BUS</sub> validation time                      | V <sub>BUS</sub> rising>4V                                                                                                     |      | 30   |     | ms   |
| SLEEP N               | IODE                                                  |                                                                                                                                |      |      |     |      |
| V <sub>SLP</sub>      | Sleep-Mode entry threshold,                           | 3.8V <v<sub>CSOUT, V<sub>BUS</sub> falling</v<sub>                                                                             | 0    | 70   | 120 | mV   |
| V <sub>SLP_EXIT</sub> | Sleep-Mode exit hysteresis,<br>VPMID-Vcsout           | 3.8V <v<sub>CSOUT, V<sub>BUS</sub> rising</v<sub>                                                                              | 80   | 200  | 280 | mV   |
| TSLP_EXIT             | Deglitch time for VBUS rising above Vcsout +VsLP-EXIT | V <sub>BUS</sub> rising                                                                                                        |      | 30   |     | ms   |
| CHARGE                |                                                       |                                                                                                                                |      |      |     |      |
|                       | Trickle to fast charge threshold                      | Vcsout rising                                                                                                                  | 2.0  | 2.1  | 2.2 | V    |
| VSHORT                | VSHORT hysteresis                                     | Vcsout falling                                                                                                                 |      | 100  |     | mV   |
|                       | Weak battery voltage threshold range                  | V <sub>CSOUT</sub> rising                                                                                                      |      | 3.7  |     | V    |
| VLOWV                 | Weak battery voltage accuracy                         |                                                                                                                                | -5   |      | 5   | %    |
|                       | Hysteresis for VLOWV                                  | Battery voltage falling                                                                                                        |      | 100  |     | mV   |
|                       | Deglitch time                                         |                                                                                                                                |      | 30   |     | ms   |
| Marra                 | Output regulation voltage programmable range          | V <sub>BUS</sub> =5V, TE=0, operating in<br>voltage regulation,<br>programmable                                                | 3.5  |      | 4.5 | V    |
| V OREG                | Output regulation voltage                             | TJ=25°C                                                                                                                        | -0.5 |      | 0.5 | %    |
|                       | accuracy                                              | TJ=0°C~85°C                                                                                                                    | -1   |      | 1   | %    |
|                       | Recharge threshold voltage                            | V <sub>OREG</sub> =4.2V, below V <sub>OREG</sub>                                                                               | 60   | 100  | 140 | mV   |
| V <sub>RCH</sub>      | Recharge threshold voltage programmable range         | $V_{OREG}$ =4.2V, TE=1, charge done and $V_{CSOUT}$ below $V_{OREG}$ , programmable                                            | 50   |      | 200 | mV   |



AW32257

Nov. 2023 V1.5

|                      | PARAMETER                                                        | TEST CONDITION                                                     | MIN   | TYP | MAX   | UNIT |
|----------------------|------------------------------------------------------------------|--------------------------------------------------------------------|-------|-----|-------|------|
|                      | Deglitch time for V <sub>RCH</sub>                               | V <sub>CSOUT</sub> falling after charge termination                |       | 130 |       | ms   |
| CHARGE               | CURRENT                                                          |                                                                    |       |     |       |      |
|                      | Output charge regulation current programmable range              | Vshort≤Vcsout <voreg ,<br="">Rsense=33mΩ</voreg>                   | 496   |     | 2480  | mA   |
| I <sub>CHG</sub>     | Default charge current<br>(OTG_PIN=1 after POR)                  | Vshort≤Vcsout <voreg ,<br="">Rsense=33mΩ</voreg>                   |       | 496 |       | mA   |
|                      | Accuracy for charge current regulation                           | $I_{CHG}$ =2480mA<br>R <sub>SENSE</sub> =33mΩ                      | -5    |     | 5     | %    |
| IPRE_CHG             | Trickle charge current                                           | V <sub>BUS</sub> >V <sub>INMIN</sub> ,<br>V <sub>CSOUT</sub> <2.1V | 80    | 100 | 130   | mA   |
| CHARGE               | E TERMINATION DETECTION                                          |                                                                    |       |     |       |      |
| ITEDM                | Termination charge current threshold, programmable               | Vcsout>Voreg-Vrch,<br>Rsense=33mΩ                                  | 62    |     | 496   | mA   |
| TERM                 | Accuracy for charge termination detection                        | ITERM=124mA                                                        | -15   |     | 15    | %    |
| T <sub>DET</sub>     | Termination detecting window programmable range                  |                                                                    | 64    |     | 1024  | ms   |
| T <sub>TERM</sub>    | Termination deglitch time programmable range                     |                                                                    | 8     |     | 256   | ms   |
| K_DPM <sup>TI</sup>  | И                                                                |                                                                    |       |     |       |      |
| M                    | K_DPM <sup>™</sup> clamps V <sub>BUS</sub><br>programmable range |                                                                    | 4.250 |     | 4.775 | V    |
| VK_DPM               | Accuracy for K_DPM <sup>™</sup> clamps<br>V <sub>BUS</sub>       |                                                                    | -5    |     | 5     | %    |
| STAT                 |                                                                  |                                                                    |       |     |       |      |
| Vol(stat)            | Low-level output saturation voltage, STAT pin                    | lo=10mA, sink current                                              |       |     | 0.3   | V    |
| Ilkg_stat            | High-level leakage current for STAT                              | STAT is in High-impedance status, V <sub>STAT</sub> =5V            |       |     | 2     | μA   |
| CD, OTG              |                                                                  |                                                                    |       |     |       |      |
| VIL                  | Input low threshold level                                        |                                                                    |       |     | 0.45  | V    |
| VIH                  | Input high threshold level                                       |                                                                    | 1.2   |     |       | V    |
| I <sup>2</sup> C BUS | LOGIC LEVELS AND TIMING                                          | CHARACTERISITICS                                                   |       | I   | L     |      |
| Vol                  | Output low threshold level                                       | Io=10mA, sink current                                              |       |     | 0.3   | V    |
| VIL                  | Input low threshold level                                        | V <sub>pull_up</sub> =1.8V, SDA and SCL                            |       |     | 0.45  | V    |
| VIH                  | Input high threshold level                                       | V <sub>pull_up</sub> =1.8V, SDA and SCL                            | 1.2   |     |       | V    |
| IBIAS                | Input bias current                                               | V <sub>pull_up</sub> =1.8V, SDA and SCL                            |       |     | 1     | μA   |
| PWM                  |                                                                  |                                                                    |       | I   | L     |      |
| Rovp                 | Internal OVP MOSFET<br>on-resistance                             | I <sub>IN_LIMIT</sub> =500mA, measured from VBUS to PMID           |       | 47  |       | mΩ   |
| Rpmos                | Internal top P-channel MOSFET<br>on-resistance                   | IIN_LIMIT=500mA, measured from PMID to SW                          |       | 45  |       | mΩ   |
| RNMOS                | Internal bottom N-channel<br>MOSFET on-resistance                | IIN_LIMIT=500mA, measured from SW to PGND                          |       | 60  |       | mΩ   |
|                      | Oscillator Frequency                                             |                                                                    |       | 1.5 |       | MHz  |
| fosc                 | Frequency Accuracy                                               |                                                                    | -10   |     | +10   | %    |
|                      | Frequency Shift                                                  |                                                                    |       | +13 |       | %    |

AW32257

Nov. 2023 V1.5

| PARAMETER            |                                                                           | TEST CONDITION                                                                              | MIN  | TYP        | MAX  | UNIT                |
|----------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------------|------|---------------------|
| D <sub>MIN</sub>     | Minimum Duty Cycle                                                        |                                                                                             | 5    |            |      | %                   |
| DMAX                 | Maximum Duty Cycle                                                        |                                                                                             |      |            | 100  | %                   |
| CHARGE               | PROCESS PROTECTION                                                        |                                                                                             |      |            |      |                     |
|                      | Input VBUS OVP threshold voltage                                          | V <sub>BUS</sub> rising                                                                     |      | 6.4        |      | V                   |
| VOVP_VBUS            | Accuracy for VBUS OVP<br>threshold                                        |                                                                                             | -5   |            | 5    | %                   |
|                      | V <sub>OVP_VBUS</sub> hysteresis                                          | V <sub>BUS</sub> falling from above                                                         |      | 180        |      | mV                  |
| Vovp_bat             | Output OVP threshold voltage                                              | V <sub>CSOUT</sub> threshold over V <sub>OREG</sub><br>to turn off charger during<br>charge |      | 117.6      | ·    | % V <sub>OREG</sub> |
|                      | VovP_BAT hysteresis                                                       | Lower limit for V <sub>CSOUT</sub> falling<br>from above V <sub>OVP_BAT</sub>               |      | 12.4       |      |                     |
| ILIMIT               | Cycle-by-cycle current limit for<br>charge                                | Charge mode operation                                                                       |      | 3.88       |      | A                   |
| TCF                  | Charge current reduction temperature                                      | Junction temperature rising                                                                 |      | 140        |      | °C                  |
|                      | Thermal hysteresis for T <sub>CF</sub>                                    | Junction temperature falling                                                                |      | 30         |      | °C                  |
| T <sub>OTP</sub>     | Overheating shutdown<br>protection temperature                            | Junction temperature rising                                                                 |      | 160        |      | °C                  |
|                      | Thermal hysteresis for TOTP                                               | Junction temperature falling                                                                |      | 30         |      | °C                  |
| BATTER               | Y DETECTION                                                               |                                                                                             |      |            |      |                     |
| Idbat                | Battery detection current before charge done (sink current)               | Begins after termination                                                                    |      | -0.5       |      | mA                  |
| T <sub>DBAT</sub>    | Battery detection time                                                    | detected and vcsout< voreg                                                                  |      | 262        |      | ms                  |
| BOOST                | MODE                                                                      |                                                                                             |      |            |      |                     |
| VBUS B               | Boost output voltage (to VBUS pin) programmable range                     | 2.5V < V <sub>CSOUT</sub> < 4.5 V                                                           | 5.05 |            | 5.35 | V                   |
|                      | Boost output voltage accuracy                                             | 3.5 <vcsouт<4.5, іво="1А&lt;/td"><td>-3</td><td></td><td>2</td><td>%</td></vcsouт<4.5,>     | -3   |            | 2    | %                   |
| Івотмах              | Maximum output current for Boost                                          | V <sub>BUS_B</sub> =5.05V,<br>3.5V <v<sub>CSOUT&lt;4.5V</v<sub>                             |      |            | 1000 | mA                  |
| I <sub>LIMIT_B</sub> | Cycle-by-cycle current limit for boost                                    | V <sub>BUS_B</sub> =5.05V,<br>3.5V <v<sub>CSOUT&lt;4.5V</v<sub>                             |      | 2.65       |      | А                   |
|                      | Overvoltage VBUS OVP<br>threshold voltage for boost                       | V <sub>BUS</sub> rising                                                                     |      | 6          |      | V                   |
| VBUSOVP_B            | Accuracy for VBUS OVP<br>Threshold                                        |                                                                                             | -5   |            | 5    | %                   |
|                      | VBUSOVP_B hysteresis                                                      | VBUS falling from above<br>VBUSOVP_B                                                        |      | 200        |      | mV                  |
| Vuvlo b              | Minimum battery voltage for                                               | Before boost start                                                                          |      | 2.9        |      | V                   |
| Rout_в               | Boost output resistance at High-<br>Impedance mode (From VBUS<br>to PGND) | CD=1 or HZ_MODE=1                                                                           |      | 400<br>304 |      | mν<br>kΩ            |

### I<sup>2</sup>C INTERFACE TIMING

| SYMBOL         DESCRIPTION         MIN         TYP         MAX         UNIT |
|-----------------------------------------------------------------------------|
|-----------------------------------------------------------------------------|

# awinic

| F <sub>SCL</sub> | Interface Clock Frequency                 |     |     |     | 400 | kHz |
|------------------|-------------------------------------------|-----|-----|-----|-----|-----|
|                  |                                           | SCL |     | 200 |     | ns  |
| UDEGLITCH        |                                           | SDA |     | 250 |     | ns  |
| thd:sta          | (Repeat-Start) Start Condition Hold Time  |     | 0.6 |     |     | μs  |
| tLOW             | Low Level Width of SCL                    |     | 1.3 |     |     | μs  |
| tніgн            | High Level Width of SCL                   |     | 0.6 |     |     | μs  |
| tsu:sta          | (Repeat-Start) Start Condition Setup Time |     | 0.6 | 5   |     | μs  |
| thd:dat          | Data Hold Time                            |     | 0   |     |     | μs  |
| tsu:dat          | Data Setup Time                           |     | 0.1 |     |     | μs  |
| t <sub>R</sub>   | Rising Time of SDA And SCL                |     |     |     | 0.3 | μs  |
| t⊧               | Falling Time of SDA And SCL               |     |     |     | 0.3 | μs  |
| tsu:sto          | Stop Condition Setup Time                 |     | 0.6 |     |     | μs  |
| t <sub>BUF</sub> | Time Between Start and Stop Condition     |     | 1.3 |     |     | μs  |



Figure 5 SCL and SDA timing relationships in the data transmission process



Figure 6 The timing relationship between START and STOP state

## **Typical Characteristics**

VBUS=5V, T<sub>A</sub>=25°C, Circuit of Figure 4 unless other noted.

#### Table 1 TABLE OF FIGURES

| INDEX                                                                  | FIGURE No. |
|------------------------------------------------------------------------|------------|
| PWM charging waveform                                                  | Figure 7   |
| V <sub>BUS</sub> power up and bad adaptor detection                    | Figure 8   |
| Charge current ramp up                                                 | Figure 9   |
| VIN based DPM                                                          | Figure 10  |
| Charge termination detection                                           | Figure 11  |
| Load transient in download mode:0-1A                                   | Figure 12  |
| Charge efficiency vs. VBAT                                             | Figure 13  |
| Auto-charge startup at VBUS plug-in, OTG_PIN=0, VBAT=3.0V              | Figure 14  |
| Auto-charge startup at VBUS plug-in, OTG_PIN=1, V <sub>BAT</sub> =3.0V | Figure 15  |
| Battery removal during charging, VBAT=3.9V, ICHG=1.86A, TE=1           | Figure 16  |
| Battery removal during charging, VBAT=3.9V, ICHG=1.86A, TE=0           | Figure 17  |
| BOOST waveform                                                         |            |
| Load transient 5mA-1A-5mA                                              | Figure 18  |
| Line regulation for BOOST                                              | Figure 19  |
| Efficiency vs. VBAT                                                    | Figure 20  |
| Output regulation vs. ILOAD                                            | Figure 21  |
| Boost PWM waveform, VBAT=3.8V, ILOAD=1A                                | Figure 22  |
| Boost BURST mode waveform                                              | Figure 23  |
| Boost FPWM waveform at light load                                      | Figure 24  |
| Startup, VBAT=3.6V, ILOAD=20mA, CBUS1=10µF                             | Figure 25  |
| Boost to charge mode transition, VBUS=4.5V(CHG)/5.05V(BST), VBAT=3.5V  | Figure 26  |

# awinic 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd.



#### **awinic** 上海艾为电子技术股份有限公司 shanghai awinis technology sould shanghai awinic technology co., ltd.



## awinic

#### 上海艾为电子技术股份有限公司 shanghai awinic technology co., ltd.

AW32257 Nov. 2023 V1.5



## awinic



www.awinic.com



## **Functional Block Diagram**



The AW32257 Function Block Figure 27

## **Detailed Functional Description**

AW32257 is a highly efficient, highly integrated synchronous switch charger. It has a wide range of output regulation voltage and can provide maximum 2.5A current for single-cell lithium ion or lithium polymer battery. Furthermore, AW32257 also supports boost mode for USB OTG applications.

The AW32257 has three operation mode:

- Charge mode: charges a single-cell battery with default or host configured value.
- Boost mode: boosts the battery voltage to 5.05V(default value) on VBUS pin for OTG applications.
- High impedance mode: stops charging or boosting and operates in a low power cost mode.

The IC starts in charge mode, which is the default mode and using each register's default value, also, it can convert smoothly among the different modes through I<sup>2</sup>C communication by the host.

#### **Battery Charge Profile**

The AW32257 provides three main charging phases: pre-charge, fast-charge and constant-voltage charge(see the Figure 28). If the charging parameters is not configured via I<sup>2</sup>C, the charger works under the default configuration.



Figure 28 The AW32257 Function Block

- Pre-charge: In the pre-charge process, the IC can safely pre-charge the deeply depleted battery with small current until the battery voltage rise to the pre-charge threshold (V<sub>SHORT</sub>), in which the IC enter the fast-charge process.
- Fast charge: When V<sub>BAT</sub> exceeds V<sub>SHORT</sub>, the IC enters the fast charge process. The REG04H[6:3] can be set to change the fast-charge current.
- Constant-voltage charge: The charge mode changes from CC to CV, when the V<sub>BAT</sub> rises to the batteryfull voltage (V<sub>OREG</sub>) set via REG02H[7:2]. At the same time, the charge current starts decreasing in CV charge process.

Due to multiple loop regulations, such as dynamic power management (DPM) regulation (input voltage, input current) or thermal regulation, the actual charge current may be less than the setting value.

When the charge current is smaller than termination current threshold  $I_{\text{TERM}}$  in CV process and the CTA is satisfied, the charge cycle will be completed and the charge status is updated to charge done. The register REG04H[2:0] can set the termination charge current threshold  $I_{\text{TERM}}$ . The termination function can be disabled via TE=0 (REG01H[3] = 0). The termination function is show as table 2.

|   | TE | After Termination Condition is Meet |               |  |  |  |  |
|---|----|-------------------------------------|---------------|--|--|--|--|
|   |    | Operation                           | Charge Status |  |  |  |  |
| U | 0  | Keep CV Charge                      | Charge        |  |  |  |  |
|   | 1  | Charge done                         | Charge done   |  |  |  |  |

#### Table 2 Termination Function Selection Table

A new charge cycle starts when any of the following conditions are valid:

• Auto-recharge kicks in.

awini

- Battery charging is enabled via the I<sup>2</sup>C.
- The input power is recycled .

Under the following condition:

• No any charge fault was reported.

#### **Operational Chart Flow**

awinic



Figure 29 Charge Flow Chart of AW32257

The charge flow chart of AW32257 is showed as above. The IC loads registers value after power-onreset(POR), then detects the VBAT voltage. If  $V_{BAT}$ > $V_{LOWV}$ , the IC enters HZ MODE; otherwise, it operates in the charge mode. At the beginning of charge process, when battery voltage is lower than  $V_{SHORT}$ , the charger outputs a short-circuit current,  $I_{PRE\_CHG}$ , to pre-charge the battery. When the battery voltage reaches  $V_{SHORT}$ , the charge current increases to  $I_{CHG}$ , which is the fast charge current and can be set by the host. Once the battery voltage is near or equal to the regulation voltage,  $V_{OREG}$ , the IC enters voltage regulation phase. In this phase, the voltage of battery is stable but the charge current is decreasing. The default regulation voltage is 3.54V, meanwhile, it can be programmed from 3.5V to 4.5V through I<sup>2</sup>C interface. During the charge process, the IC monitors the charge current if termination function is enabled (REG01H[3]=1), once the Charge

#### **OWINIC** 上海艾为电子技术股份有限公司 shanghai awinic technology co., ltd.

Termination Algorithm(CTA<sup>TM</sup>) is meet, the IC turns off the PWM charge process and discharge the battery with a small current,  $I_{DET}$ , for a period of  $t_{DET}$  (262ms typical). Then the IC will check the battery voltage, if it is still above the recharge threshold after  $t_{DET}$ , the battery charging is complete, the status bit and pin are updated to indicate the charging process has completed. This strategy is used to ensure that termination do not occur when the battery is removed. If a charge process has completed, the new charge cycle will restart when the battery voltage falls below the V<sub>OREG</sub>-V<sub>RCH</sub> threshold.

Meanwhile, all the parameters of CTA are programmable, and setting the charge termination bit (REG01H[3]) to 0 can disable the charging termination detection, please refer to I<sup>2</sup>C register section for more details.

#### **VBUS** Protection

The chip sets OVP, SLEEP MODE, K-DPM<sup>™</sup>, VINMIN protection mechanisms at the VBUS input port.

#### **VBUS OVP**

AW32257 integrates input overvoltage protection to prevent the device and other downstream components from damage of the high input voltage (Voltage from VBUS to GND). If the VBUS voltage exceeds V<sub>OVP\_VBUS</sub> threshold(6.4V typical), the chip will stop charging and send out a fault pulse from STAT pin. When V<sub>BUS</sub> drops lower than the input overvoltage exit threshold (6.4V-0.18V typical), the charge process will continue.

#### Bad Adaptor Detection

This detection makes sure that the adaptor has enough abilities to charge the battery. In this detection process, when VBUS rises above  $V_{INMIN}$  (4.0V typical), the IC applies a current sink to VBUS for 30ms and then detects the voltage of VBUS. If the  $V_{BUS}$  is still higher than  $V_{INMIN}$ , the adaptor is good and the charge process begins. Otherwise, this detection does not pass and the charge process is suspended. This detection repeats every  $t_{INT}$ , until a good adaptor is detected.





#### Sleep Mode

awinic

When  $V_{BUS}$  is lower than  $V_{CSOUT}+V_{SLP}$  (lasts for 1 ms), and  $V_{BUS}$  is higher than  $V_{INMIN}$ , the IC enters sleep mode. During sleep mode, PWM switching is turned off to prevent the battery from drain into VBUS.

#### VBUS Based Dynamic Power Management——K-DPM<sup>™</sup>

The K-DPM<sup>™</sup> allows AW32257 to adaptively match USB or small power adapter. During the charging process, if the input power source is unable to provide the charging current set by R<sub>SNS</sub>, the VBUS voltage will decrease. Once the VBUS drops below 4.55V(typ.), the K-DPM<sup>™</sup> loop begins to reduce charge current, preventing any further drop of VBUS, and finally balance will be achieved between them. The K-DPM<sup>™</sup> gives the IC ability to charge battery with different adapters.

#### **Battery Protection**

#### Safety Voltage and Safety Current Limit

The REG06H register is a safe output voltage and output current configuration register that needs to be set up first after power-up to prevent damage to the battery caused by excessive charger output voltage or output current. To prevent the I<sup>2</sup>C from tampering with the security register settings, the security register is locked once the other registers are read or written. Only hard reset (internal POR reset --- power-on reset) can reset the safety register.

#### Battery OVP

Overvoltage protection is integrated in the chip to protect the device against damage if the voltage at CSOUT pin goes too high. The IC will turn off the PWM converter if an overvoltage condition is detected, when the voltage of CSOUT is higher than  $V_{OVP\_BAT}$  which is equal to 117.6%\* $V_{OREG}$ , and STAT pin would generate a 128µs pulse and then behave as a high impedance (open-drain). Once  $V_{CSOUT}$  is lower than the battery overvoltage exit threshold, charge process resumes.

#### **Battery Short Protection**

During the normal charging process, when the battery voltage drops to the short-circuit threshold, V<sub>SHORT</sub>(2.1V typical), the charger operates in linear charge mode with a lower charge current of I<sub>PRE\_CHG</sub>.

#### **Battery Detection**

Once the termination bit (TE) is set 1, AW32257 can detect if the battery is absence or not for applications with removable battery packs. During normal charge process, when the voltage at the CSOUT pin is above the battery recharge threshold,  $V_{OREG}$  -  $V_{RCH}$ , and the CTA is meet, the IC turns off the PWM charge and enables a discharge current I<sub>DBAT</sub> (-0.5mA, typ.) for a period of T<sub>DBAT</sub>, (262 ms typ.). If the battery voltage is still above the recharge threshold after T<sub>DBAT</sub>, the battery is present. On the other hand, the battery is absent and the IC:

- Sets the register to their default values.
- Sets the FAULT bits (REG00H[2:0]) to 111.
- Restarts charge process with default values after  $t_{\text{INT}}$  (2s typ.).

#### **Thermal Regulation and Protection**

To avoid overheating of the chip at the charge process, the IC detects the junction temperature (T<sub>J</sub>) of the die. When T<sub>J</sub> reaches the thermal regulation threshold  $T_{CF}(140^{\circ}C)$ ,  $I_{CHG}$  configuration code would reduce to "0000"(REG04H[6:3]=0000) gradually. In any state, if T<sub>J</sub> exceeds  $T_{OTP}(160^{\circ}C)$ , the IC suspends charging. And charging resumes when T<sub>J</sub> falls below  $T_{OTP}$  by approximately 30°C.

### Charge Termination Algorithm(CTA)

awinic

To end the charging process reasonably, the IC applies the unique Charge Termination Algorithm(CTA), which could adjust the termination strategies by I<sup>2</sup>C interface flexibly. If the termination is enabled, once the charge current is below the termination charge current threshold (I<sub>TERM</sub>), the termination detecting window timer will be enabled. During the termination window, if the time of I<sub>CHG</sub><I<sub>TERM</sub> is longer than configured valid I<sub>TERM</sub> deglitch time, the IC turns off the PWM charge and enables a discharge current (I<sub>DBAT</sub>) for a period of T<sub>DBAT</sub>, then checks the battery voltage. If the battery voltage is still above the recharge threshold after T<sub>DBAT</sub>, the battery charging is complete. The termination current level, the detecting window periods, the valid I<sub>TERM</sub> periods and the deglitch time of each period can be programmed by the Recharge/Charge Termination Algorithm Configure Register (REG07H).





#### STAT Pin Output

The STAT pin is used to indicate operation conditions of the IC and provides a fault indicator for interrupt systems. The status of STAT pin at different operation conditions is summarized in Table 3.

| EN_STAT (REG00H[6]) | CHARGE STATE                                                                                                                  | STAT                            |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| 1                   | Charge in progress and EN_STAT=1                                                                                              | Low                             |
| Х                   | Other normal conditions                                                                                                       | Open-drain                      |
| Х                   | Charge mode faults: Sleep mode, VBUS or battery<br>overvoltage, poor input source, VBUS UVLO, no<br>battery, thermal shutdown | 128µs pulse, then open-drain    |
| Х                   | Boost mode faults: Over load, VBUS overvoltage, low battery voltage, thermal shutdown                                         | 128µs pulse, then<br>open-drain |
| 0                   | X                                                                                                                             | Open-drain                      |

#### Table 3 STAT Pin Summary

#### Charge Mode Control Bits/Pin

#### CEN Bit

The CEN bit(REG01H[2]) in the control register is used to disable or enable the charge process. Writing "0" to this bit enables the charge and writing "1" to this bit disables the charge.

#### RESET Bit

The RESET bit(REG04H[7]) in the control register resets all the charge parameters. Writing '1" to the RESET bit will reset all the charge parameters to default values except the safety limit register, and it is not recommended to set the RESET bit when the IC operates in charging or boosting process. Once writing '1" to the RESET bit via I<sup>2</sup>C, it needs to wait 32ms at least before next I<sup>2</sup>C command can be accepted.

#### OPA\_Mode Bit

The OPA\_MODE bit(REG01H[0]) is the operation mode control bit. When OPA\_MODE=1 and HZ\_MODE=0, the IC operates in boost mode. Other conditions can be referred in Table 3 for details.

#### CD Pin (Charge Disable)

The CD pin controls the charging process. When the CD pin is low, fast charge is enabled. When the CD pin is high, fast charge is disabled.

| CD | OPA_MODE | HZ_MODE | OPERATION MODE                                          |
|----|----------|---------|---------------------------------------------------------|
| 0  | 0        | 0       | Charge mode (VBUS > UVLO); High impedance (VBUS < UVLO) |
| 1  | 0        | Х       | High impedance mode                                     |
| Х  | 1        | 0       | Boost(No faults); Any fault go to charge configure mode |
| Х  | Х        | 1       | High impedance mode                                     |

#### **Table 4 Operation Mode Summary**

#### **BOOST Mode Operation**

When the IC operates in boost mode, it delivers the power to VBUS pin from the battery and boosts the battery voltage to  $V_{BUS_B}$  (about 5.05V). Boost mode can be configured as showed as Table 4 and Table 5.

#### **OWINIC** 上海艾为电子技术股份有限公司 shanghai awinic technology co., ltd.

#### PWM Controller in Boost Mode

Similar to charge mode operation, the IC integrates an 1.5 MHz frequency peak current mode controller to regulate output voltage at VBUS pin (V<sub>BUS\_B</sub>) in boost mode. The feedback loop is internally compensated for a wide load range and battery voltage range.

#### Boost Start Up

When the boost is enabled, if  $V_{BAT}$ > $V_{UVLO_B}$ , the regulator first attempts to bring  $V_{PMID}$  within 300mV of  $V_{BAT}$  using an internal 150mA current source from VBAT (linear startup). If the voltage of PMID pin has reached  $V_{CSOUT}$ -300mV within 3ms, the IC enters the boost soft-startup operation process. If  $V_{PMID}$  has not achieved  $V_{CSOUT}$ -300mV after 3ms, a FAULT state is indicated. And the process of boost startup is showed as below:



Figure 32 Boost Mode Start Scheme Flow Chart

#### Burst Mode at Light Load

In boost mode, under light load conditions, the IC operates in burst mode to reduce the power loss and improve the converter's efficiency. During boosting, the PWM converter is turned off once the inductor current is less than I<sub>BURST\_IN</sub>; and the PWM is turned back on when the voltage at PMID pin drops to about 101% of the rated output voltage. If the inductor current is continuously reduced, the IC will operate in Power Save Mode(PS Mode) when the inductor current is less than I<sub>PS\_IN</sub>. A pre-set circuit is used to make the smooth transition between PWM, Burst and PS mode.

#### Force PWM at Light Load

To reduce the ripple voltage under light load, AW32257 integrates Force PWM mode in boost mode, which could effectively decrease the output ripple voltage in VBUS pin. And this function can be enabled or disabled by register REG0AH[3] (default value is disabled).

#### Protection in Boost Mode

If a boost fault occurs:

• The STAT pin pulses. During normal boosting operation, the STAT pin behaves as a high impedance (opendrain) output. Under fault conditions, a 128µs pulse is sent out to notify the host. • OPA\_MODE bit is reset. If the IC operates in boost mode with OPA\_MODE=1(not in force OTG mode), it will enter charge mode because the OPA\_MODE is reset to 0.

• The fault bits (REG09H[2:0]) are set to indicate the fault type as register table.

#### Output Overvoltage Protection

The IC provides a built-in overvoltage protection to protect the device and other components against damage if the voltage (Voltage from VBUS to GND) is too high in boost mode-- exceeding 6.0V typical.

#### **Output Overload Protection**

The IC provides a built-in over-load protection to avoid the device damage when VBUS is over loaded. Once VBUS fails to achieve the voltage required to advance to the next stage during soft-start or sustained (>20µs) current limit during boost mode, the IC will enter overload protection mode.

#### Thermal Protection

To prevent overheating of the chip during the boost mode, the IC monitors the junction temperature (T<sub>J</sub>) of the die. If T<sub>J</sub> exceeds  $T_{OTP}(160^{\circ}C)$ , the IC suspends boosting, and the thermal hysteresis is about 30°C.

#### Battery UVLO Protection

During boosting, when the battery voltage is below the battery under voltage threshold ( $V_{UVLO_B}$ ), the IC turns off the PWM converter.

#### Restart After Boost Faults

If boost is enabled with the OPA\_MODE bit, boost mode can only be restarted through subsequent I<sup>2</sup>C commands since OPA\_MODE is reset on boost faults. When OTG\_PL=1/0, the OTG pin ACTIVE state is 1/0. If OTG\_EN=1 and OTG pin is still ACTIVE, the boost restarts after all faults are cleared. All the methods that can enable OTG mode are showed as Table 5.

| OTG_EN | OTG_PIN  | HZ_MODE | OPA_MODE | BOOST  |
|--------|----------|---------|----------|--------|
| 0      | x        | 0       | 1        | Enable |
| 1      | ACTIVE   | Х       | Х        | Enable |
| 1      | INACTIVE | 0       | 1        | Enable |

Table 5 Enabling Boost

#### High Impedance (HZ) Mode

In this mode, the charger stops charging and enters a low quiescent current state to conserve power. The charger enters HZ mode if

- The voltage on CD pin is logic high;
- The HZ-MODE control bit is set to "1" and OTG pin is not in active status;
- $V_{BUS} > V_{UVLO}$  and a battery with  $V_{BAT} > V_{LOWV}$  is inserted after POR;
- VBUS falls below UVLO.

In order to exit HZ mode, the CD pin must be low, VBUS must be higher than UVLO and the HOST must write a "0" to the HZ-MODE control bit.

#### General I<sup>2</sup>C Operation

The AW32257 is compatible with I<sup>2</sup>C interface. The SCL line is an input and the SDA line is a bi-directional open-drain output.

#### Device Address

AW32257 7-bit slave address (A7~A1) is 1101010 binary(0x6AH). After the START condition, the I<sup>2</sup>C master sends the 7-bit chip address followed by an eighth (A0) read or write bit (R/W). R/W= 0 indicates a WRITE function and R/W = 1 indicates a READ function.

| Table 6 | Device | Address |
|---------|--------|---------|
|---------|--------|---------|

| A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0  |
|----|----|----|----|----|----|----|-----|
| 1  | 1  | 0  | 1  | 0  | 1  | 0  | R/W |

#### Data Validation

When SCL is high level, SDA level must be constant. SDA can be changed only when SCL is low level.



Figure 33 Data Validation Diagram

#### PC Start/Stop

I<sup>2</sup>C start: SDA changes from high level to low level when SCL is high level.

I<sup>2</sup>C stop: SDA changes from low level to high level when SCL is high level.





#### ACK (Acknowledgement)

ACK means the successful transfer of I<sup>2</sup>C bus data. After master sends 8bits data, SDA must be released; SDA is pulled to GND by slave device when slave acknowledges.

When master reads, slave device sends 8bit data, releases the SDA and waits for ACK from master. If ACK is send and I<sup>2</sup>C stop is not send by master, slave device sends the next data. If ACK is not send by master, slave device stops to send data and waits for I<sup>2</sup>C stop.



Figure 35 Acknowledgement Diagram

#### Write Process

awini

One data bit is transferred during each clock pulse. Data is sampled during the high state of the serial clock (SCL). Consequently, throughout the clock's high period, the data should remain stable. Any changes on the SDA line during the high state of the SCL and in the middle of a transaction, aborts the current transaction. New data should be sent during the low SCL state. This protocol allows a single data line to transfer both command/control information and data using the synchronous serial clock.

Each data transaction is composed of a Start Condition, a number of byte transfers (set by the software) and a Stop Condition to terminate the transaction. Every byte written to the SDA bus must be 8 bits long and is transferred with the most significant bit first. After each byte, an Acknowledge signal must follow.

In a write process, the following steps should be followed:

- a) Master device generates START condition. The "START" signal is generated by lowering the SDA signal while the SCL signal is high.
- b) Master device sends slave address (7-bit) and the data direction bit (r/w = 0).
- c) Slave device sends acknowledge signal if the slave address is correct.
- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master sends data byte to be written to the addressed register
- g) Slave sends acknowledge signal
- h) If master will send further data bytes the control register address will be incremented by one after acknowledge signal (repeat steps f and g)
- i) Master generates STOP condition to indicate write cycle end



Figure 36 I<sup>2</sup>C Write Timing

#### **Read Process**

In a read cycle, the following steps should be followed:

a) Master device generates START condition

#### **OWINC** 上海艾为电子技术股份有限公司 shanghai awinic technology co., Itd.

- b) Master device sends slave address (7-bit) and the data direction bit (r/w = 0).
- c) Slave device sends acknowledge signal if the slave address is correct.
- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master generates STOP condition followed with START condition or REPEAT START condition
- g) Master device sends slave address (7-bit) and the data direction bit (r/w = 1).
- h) Slave device sends acknowledge signal if the slave address is correct.
- i) Slave sends data byte from addressed register.
- j) If the master device sends acknowledge signal, the slave device will increase the control register address by one, then send the next data from the new addressed register.
- k) If the master device generates STOP condition, the read cycle is ended.



Figure 37 I<sup>2</sup>C Read Timing

## **Register List**

#### Status/Control Register

Address: 00H, Reset State: x1xx 0xxx.

| BIT Name  | W/R | BIT   | Function                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|-----------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| OTG       | R   | B7    | Read: OTG pin status, 0-OTG pin at Low level; 1-OTG pin at High level                                                                                                                                                                                                                                    |  |  |  |  |
| EN_STAT   | W/R | B6    | 0-Disable STAT pin function; 1-Enable STAT pin function (default)                                                                                                                                                                                                                                        |  |  |  |  |
| STAT      | R   | B5-B4 | HEX State HEX State<br>00 Ready; 02 Charge done;<br>01 Charge in progress; 03 Fault                                                                                                                                                                                                                      |  |  |  |  |
| BOOST     | R   | B3    | 1-Boost mode; 0-Not in boost mode ( <b>default</b> )                                                                                                                                                                                                                                                     |  |  |  |  |
| CHG_FAULT | R   | B2-B0 | Charge mode:       HEX       State         HEX       State       O4         00       Normal;       04       Output OVP;         01       VBUS OVP;       05       Thermal shutdown;         02       Sleep mode;       06       NA;         03       Bad Adaptor or V <sub>BUS</sub> 07       No battery |  |  |  |  |

#### **Control Register**

Address: 01H, Reset State:0011 0000.

| BIT Name | W/R | BIT   | Function                                                                            |
|----------|-----|-------|-------------------------------------------------------------------------------------|
| NA       | NA  | B7-B6 | NA                                                                                  |
| NA       | NA  | B5-B4 | NA                                                                                  |
| TE       | W/R | B3    | 1-Enable charge current termination; 0-Disable charge current termination (default) |
| CEN      | W/R | B2    | 1-Charger is disabled; 0-Charger is enabled (default)                               |
| HZ_MODE  | W/R | B1    | 1-High impedance mode; 0-Not high impedance mode (default)                          |
| OPA_MODE | W/R | B0    | 1-Boost mode; 0-Charger mode ( <b>default</b> )                                     |

#### Control/Battery Voltage Register

Address: 02H, Reset State:0000 1010

| BIT Name | W/R | BIT   | IT Function                                                                                                                                                |                                                                                                                                                                             |                                                                                                              |                                                                                                                                     |                                                                                                |                                                                                                                                              |                                                   |                                                                      |
|----------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------|
| VOREG    | W/R | B7-B2 | Batter<br>HEX<br>00H<br>01H<br>02H<br>03H<br>05H<br>06H<br>07H<br>08H<br>09H<br>0AH<br>0BH<br>0CH                                                          | y voltage charging<br>VOREG<br>3.50V<br>3.52V<br>3.54V(default)<br>3.56V<br>3.58V<br>3.60V<br>3.62V<br>3.64V<br>3.66V<br>3.66V<br>3.68V<br>3.70V<br>3.72V<br>3.72V<br>3.74V | g control:<br>HEX<br>0FH<br>10H<br>12H<br>13H<br>14H<br>15H<br>15H<br>16H<br>17H<br>18H<br>19H<br>1AH<br>19H | VOREG<br>3.80V<br>3.82V<br>3.84V<br>3.86V<br>3.86V<br>3.90V<br>3.92V<br>3.92V<br>3.94V<br>3.96V<br>3.98V<br>4.00V<br>4.02V<br>4.04V | HEX<br>1EH<br>1FH<br>20H<br>21H<br>22H<br>23H<br>24H<br>25H<br>26H<br>27H<br>28H<br>29H<br>2AH | VOREG<br>4.10V<br>4.12V<br>4.14V<br>4.16V<br>4.16V<br>4.20V<br>4.22V<br>4.22V<br>4.24V<br>4.26V<br>4.28V<br>4.30V<br>4.32V<br>4.32V<br>4.32V | HEX<br>2DH<br>2EH<br>30H<br>31H<br>32H<br>33H-3FH | VOREG<br>4.40V<br>4.42V<br>4.44V<br>4.46V<br>4.46V<br>4.50V<br>4.50V |
|          |     |       | 0DH<br>0EH                                                                                                                                                 | 3.76V<br>3.78V                                                                                                                                                              | 1CH<br>1DH                                                                                                   | 4.06∨<br>4.08∨                                                                                                                      | 2BH<br>2CH                                                                                     | 4.36V<br>4.38V                                                                                                                               |                                                   |                                                                      |
| OTG_PL   | W/R | B1    | 1-OTO<br>not ap                                                                                                                                            | Boost Enable wi                                                                                                                                                             | ith High I<br>bin contro                                                                                     | evel ( <b>default</b><br>ol of current li                                                                                           | ); 0-OTC<br>mit at PC                                                                          | Boost Enab<br>DR in default                                                                                                                  | le with Low mode.                                 | level;                                                               |
| OTG_EN   | W/R | B0    | Enable OTG Pin in HOST mode; 0-Disable OTG pin in HOST mode ( <b>default</b> ), not applicable to OTG pin control of current limit at POR in default mode. |                                                                                                                                                                             |                                                                                                              |                                                                                                                                     |                                                                                                |                                                                                                                                              |                                                   |                                                                      |

#### Vender/Part/Revision Register

awinic

Address: 03H, Reset State:0101 0011.

| BIT Name | W/R | BIT   | Function                                                                                |  |  |
|----------|-----|-------|-----------------------------------------------------------------------------------------|--|--|
| Vender   | R   | B7-B5 | Vender code: default 010                                                                |  |  |
| PN       | R   | B4-B3 | 6AH:10-AW32257                                                                          |  |  |
| Revision | R   | B2-B0 | 011: Revision 1.0( <b>default</b> );<br>001: Revision 1.1;<br>100-111: Future Revisions |  |  |

#### Battery Termination/Fast Charge Current Register

Address: 04H, Reset State:0000 0001.

| BIT Name  | W/R | BIT   | Function                                                                                                                                                                                                                                   |  |  |  |  |
|-----------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| RESET     | W/R | B7    | Write: 1-Charger in reset mode, 0-No effect, Read: always get "0", After the software reset command is input through I <sup>2</sup> C, it needs to wait at least 32ms before any other I <sup>2</sup> C command can be accepted.           |  |  |  |  |
| ICHG      | W/R | B6-B3 | HEX $I_{CHG}(mA)(33m\Omega)$ 00496 (default)0162002868039920411160512400613640714880816120917360A18600B19840C21080D22320E23560F2480                                                                                                        |  |  |  |  |
| ITERM_CFG | W/R | B2-B0 | HEX         ITERM(mA)33mΩ           00         62           01         124 (default)           02         186           03         248           04         310           05         372           06         434           07         496 |  |  |  |  |

#### Special Charger Voltage/Enable Pin Status Register

Address: 05H, Reset State:0010 0100.

| BIT Name   | W/R | BIT   | Function                                                                                                        |                                                                         |  |  |  |  |
|------------|-----|-------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|
| NA         | NA  | B7-B5 | NA                                                                                                              | NA                                                                      |  |  |  |  |
| DPM_STATUS | R   | B4    | 0 – DPM mo<br>1 – DPM mo                                                                                        | 0 – DPM mode is not active ( <b>default</b> )<br>1 – DPM mode is active |  |  |  |  |
| CD_STATUS  | R   | B3    | 0 – CD pin at LOW level ( <b>default</b> )<br>1 – CD pin at HIGH level                                          |                                                                         |  |  |  |  |
| VSP        | W/R | B2-B0 | VBUS DPM regulation voltage:           HEX         VSP(V)           00         4.250           01         4.325 |                                                                         |  |  |  |  |

|  | 02 | 4.400          | 03 | 4.475 |
|--|----|----------------|----|-------|
|  | 04 | 4.550(default) | 05 | 4.625 |
|  | 06 | 4.700          | 07 | 4.775 |

#### Safety Limit Register

Address: 06H, Reset State:0100 0000.

| BIT Name | W/R | BIT   | Function     |                              |         |                           |  |  |
|----------|-----|-------|--------------|------------------------------|---------|---------------------------|--|--|
|          |     |       | Maximum char | rge current:                 |         |                           |  |  |
|          |     |       | HEX          | I <sub>CHG_MAX</sub> (mA)(33 | mΩ)     |                           |  |  |
|          |     |       | 00           | 496                          |         |                           |  |  |
|          |     |       | 01           | 620                          |         |                           |  |  |
|          |     |       | 02           | 868                          |         |                           |  |  |
|          |     |       | 03           | 992                          |         |                           |  |  |
|          |     |       | 04           | 1116 (d                      | efault) |                           |  |  |
|          |     |       | 05           | 1240                         |         |                           |  |  |
|          |     |       | 06           | 1364                         |         |                           |  |  |
| ISAFE    | W/R | В7-В4 | 07           | 1488                         |         |                           |  |  |
|          |     |       | 08           | 1612                         |         |                           |  |  |
|          |     |       | 09           | 1736                         |         |                           |  |  |
|          |     |       | 0A           | 1860                         |         |                           |  |  |
|          |     |       | 0B           | 1984                         |         |                           |  |  |
|          |     |       | 0C           | 2108                         |         |                           |  |  |
|          |     |       | 0D           | 2232                         |         |                           |  |  |
|          |     |       | 0E           | 2356                         |         |                           |  |  |
|          |     |       | 0F           | 2480                         |         |                           |  |  |
|          |     |       | Maximum char | rge voltage:                 |         |                           |  |  |
|          |     |       | HEX          | V <sub>OREG_MAX</sub> (V)    | HEX     | V <sub>OREG_MAX</sub> (V) |  |  |
|          |     |       | 00           | 4.20(default)                | 08      | 4.36                      |  |  |
|          |     |       | 01           | 4.22                         | 09      | 4.38                      |  |  |
|          |     |       | 02           | 4.24                         | 0A      | 4.40                      |  |  |
| VSAFE    | W/R | D3-DU | 03           | 4.26                         | 0B      | 4.42                      |  |  |
|          |     |       | 04           | 4.28                         | 0C      | 4.44                      |  |  |
|          |     |       | 05           | 4.30                         | 0D      | 4.46                      |  |  |
|          |     |       | 06           | 4.32                         | 0E      | 4.48                      |  |  |
|          |     |       | 07           | 4.34                         | 0F      | 4.50                      |  |  |

#### Recharge/Charge Termination Algorithm Configure Register

Address: 07H, Reset State:0001 0001.

| BIT Name  | W/R | BIT   | Function                                                                                                                            |  |  |  |  |
|-----------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| TE_P      | W/R | B7    | 0-The algorithm counting 8 period ( <b>default</b> );<br>1- The algorithm counting 16 period                                        |  |  |  |  |
| TE_NUM    | W/R | B6-B5 | The number of period which ICHG <iterm 00-1(default);="" 01-2;="" 10-4;="" 11-8<="" counting="" during="" period:="" td=""></iterm> |  |  |  |  |
| TE_DEG_TM | W/R | B4-B3 | Deglitch time of each period:HEXDeglitch time (ms)HEXDeglitch time (ms)0080232(default)01160364                                     |  |  |  |  |
| NA        | NA  | B2    | NA                                                                                                                                  |  |  |  |  |
| VRCH      | W/R | B1-B0 | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                             |  |  |  |  |

#### **AWINIC Vendor Register**

Address: 08H, Reset State:1111 1111.

| BIT Name | W/R | BIT   | Function             |
|----------|-----|-------|----------------------|
| VENDOR   | R   | B7-B0 | AWINIC Vendor Number |

#### **Boost Faults State Register**

| BIT Name  | W/R | BIT   | Function                                                                                                                                                                     |
|-----------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NA        | NA  | B7-B3 | NA                                                                                                                                                                           |
| BST_FAULT | R   | B2-B0 | Boost mode:<br>000-Normal ( <b>default</b> );<br>001-VBUS OVP;<br>010-Over load;<br>011-Battery voltage is too low;<br>100-NA;<br>101-Thermal shutdown;<br>110-NA;<br>111-NA |

#### Boost Output/Control Driver Configure Register

Address: 0AH, Reset State:0000 0000.

| BIT Name   | W/R | BIT   | Function                                                                            |  |  |  |  |  |
|------------|-----|-------|-------------------------------------------------------------------------------------|--|--|--|--|--|
| PWM_FRQ    | W/R | B7    | PWM frequency shift enable:                                                         |  |  |  |  |  |
|            |     |       | 0-1.5MHz buck/boost operation (default); 1-1.7MHz buck/boost operation              |  |  |  |  |  |
| SLOW_SW    | W/R | B6-B5 | Reduce slew rate of power train driver                                              |  |  |  |  |  |
|            |     |       | HEX slew rate HEX slew rate                                                         |  |  |  |  |  |
|            |     |       | 00 default driver (default) 02 slower driver                                        |  |  |  |  |  |
|            |     |       | 01 slow driver 03 slowest driver                                                    |  |  |  |  |  |
| FIX_DEADT  | W/R | B4    | 0: Multiple stage power train driver (default); 1: Fix dead-time power train driver |  |  |  |  |  |
| FPWM       | W/R | B3    | 1: Force PWM modulation in boost mode;                                              |  |  |  |  |  |
|            |     |       | 0: Disable force PWM modulation (default)                                           |  |  |  |  |  |
| NA         | NA  | B2    | NA                                                                                  |  |  |  |  |  |
| BSTOUT_CFG | W/R | B1-B0 | OTG output configure voltage                                                        |  |  |  |  |  |
|            |     |       | HEX BSTOUT (V) HEX BSTOUT (V)                                                       |  |  |  |  |  |
|            |     |       | 00 5.05( <b>default</b> ) 02 5.25                                                   |  |  |  |  |  |
|            |     |       | 01 5.15 03 5.35                                                                     |  |  |  |  |  |

## **Application Information**

#### INDUCTOR SELECTION GUIDELINE

The selection of inductance depends mainly on the inductor current ripple size requirement. Here is an example to illustrate the computational process of inductance selection.

Refer to the equation of BUCK inductor ripple current,

$$\Delta I_{L} = \frac{VBAT \bullet (VBUS - VBAT)}{VBUS \bullet f_{sw} \bullet L}$$

the worst case is when battery voltage is equal to half of the input voltage, so the worst case occurs at VBUS= 5.0V, VBAT=2.5V. If the ripple current peak-to-peak is expected to below 800mA, we have

$$L = \frac{VBAT \bullet (VBUS - VBAT)}{VBUS \bullet f_{SW} \bullet \Delta I_L}$$
$$= \frac{2.5 \bullet (5.0 - 2.5)}{5.0 \times (1.5 \times 10^6) \times 0.8}$$
$$= 1.04(\mu H)$$

Select 2.5mm×2.0mm 1.0µH, surface mount multi-layer inductor.

#### CAPACITORS SELECTION

#### **VBUS INPUT CAPACITOR CBUS1**

AW32257 advises to use a 1µF ceramic capacitor at VBUS pin as shown in Figure 4.

#### PMID OUTPUT CAPACITOR CPMID1

AW32257 advises to use a 4.7µF ceramic capacitor at PMID pin as shown in Figure 4, to reduce the voltage ripple of PMID Pin, a ceramic capacitor with the capacitance between 2.2µF and 22µF is acceptable.

#### BAT OUTPUT CAPACITOR CBAT

The IC provides internal loop compensation. With the internal loop compensation, the recommended value for  $C_{OUT}$  is 22µF in Figure 4, to reduce the output voltage ripple, a ceramic capacitor with the capacitance between 20µF and 100µF is acceptable. The  $C_{SIN}$  and  $C_{SOUT}$  Pin should bypass with 0.1µF ceramic capacitor to PGND.

#### **RSNS SELECTION**

 $R_{SNS}$  selection mainly depends on its resistance and power rating. For example, choose a 33m $\Omega$  resistor, setting the constant current to 2.48A. The power dissipation across the resistor can be calculated according to P=l<sup>2</sup>R, which is 0.203W, that means you must select the resistor whose rated power is greater than 0.203W. AW32257's fast charge current and termination current can be set via  $R_{SNS}$  as following equation:

$$I_{CHG} = \frac{\Delta V_{RSNS}}{R_{SNS}} = \frac{V_{CSIN} - V_{CSOUT}}{R_{SNS}}$$
  
$$\approx \frac{32.736 \text{ mV} \times I_{CHG} [6] + 16.368 \text{ mV} \times I_{CHG} [5] + 8.184 \text{ mV} \times I_{CHG} [4] + 4.092 \text{ mV} \times (I_{CHG} [3] + 3 + A)$$

 $R_{SNS}$ 

When ICHG[6:3]>01H, A=1, otherwise, A=0.

 $I_{\text{TERM}} = \frac{\Delta V_{\text{RSNS}}}{R_{\text{SNS}}} = \frac{V_{\text{CSIN}} - V_{\text{CSOUT}}}{R_{\text{SNS}}}$   $\approx \frac{8.184 \text{m V} \times I_{\text{TERM \_CFG}}[2] + 4.092 \text{mV} \times I_{\text{TERM \_CFG}}[1] + 2.046 \text{mV} \times \left(I_{\text{TERM \_CFG}}[0] + 1\right)}{R_{\text{SNS}}}$ 

R <sub>SNS</sub>

#### The Key BOM of Figure 4

| Qty | Ref                | Value    | Description            | Package | Manufacture |
|-----|--------------------|----------|------------------------|---------|-------------|
| 1   | CBUS1              | 1µF      | Ceramic Capacitor; 25V | 0603    | Any         |
| 1   | $C_{\text{BUS2}}$  | Optional | Ceramic Capacitor; 25V | 0603    | Any         |
| 1   | C <sub>PMID1</sub> | 4.7µF    | Ceramic Capacitor; 16V | 0603    | Any         |
| 1   | CPMID2             | Optional | Ceramic Capacitor; 16V | 0603    | Any         |
| 1   | L1                 | 1µH      | Inductor               | 2520    | Any         |
| 1   | Rsns               | 33mΩ     | Sense Resistor         | 0805    | Any         |
| 1   | C <sub>SIN</sub>   | 0.1µF    | Ceramic Capacitor; 16V | 0603    | Any         |
| 1   | CSOUT              | 0.1µF    | Ceramic Capacitor; 16V | 0603    | Any         |
| 1   | CBAT               | 22µF     | Ceramic Capacitor; 16V | 0603    | Any         |

#### PCB LAYOUT CONSIDERATION

AW32257 is a switch charger chip, to obtain the optimal performance, it is important to pay special attention to the PCB layout. The following provides some guidelines:

• Place  $4.7\mu$ F input capacitor as close as possible to the PMID pin and the PGND pin to make high frequency current loop area as small as possible. Place  $1\mu$ F input capacitor as close as possible to the VBUS pin and the PGND pin to make high frequency current loop area as small as possible.

• The output inductor should be placed close to the IC and the output capacitor connected between the inductor and PGND of the IC. The PGND pins should be connected to the ground plane to return current through the internal low-side FET. The intent is to minimize the current path loop area from the SW pin through the LC filter and back to the PGND pin. To prevent high frequency oscillation problems, proper layout to minimize high frequency current path loop is critical. The power path shown in red as the Figure 4 must be widen. Please trace according to 2.5A rule.

• The sense resistor should be adjacent to the junction of the inductor and output capacitor. Route the sense leads connected across the R<sub>SNS</sub> back to the IC, close to each other (minimize loop area) or on top of each other on adjacent layers (do not route the sense leads through a high-current path).

• Place all decoupling capacitors close to their respective IC pins and close to PGND (do not place components such that routing interrupts power stage currents). All small control signals should be routed away from the high current paths.

• The PCB should have a ground plane (return) connected directly to the return of all components through vias (two vias per capacitor for power-stage capacitors, two vias for the IC PGND, one via per capacitor for small signal components). A star ground design approach is typically used to keep circuit block currents isolated(high-power/low-power small-signal) which reduces noise-coupling and ground-bounce issues. A single ground plane for this design gives good results. With this small layout and a single ground plane, there is no ground-bounce issue, and having the components segregated minimizes coupling between signals.

• A surge voltage would arise when charger is hot-plugged into a USB interface. The over-shoot may damage the VBUS capacitor or chip. To avoid this risk, a TVS tube is recommended to add to the USB power output port.

awinic

• There will be strong switch-signal on the inductor while the charger is operating, to avoid interference, place the IC far from FM, RF and PA models.





## **Tape and Reel Information**



QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



Note: The above picture is for reference only. Please refer to the value in the table below for the actual size

| DIMENS | IONS AN | ND PIN1 | ORIENT | ATION |      |      |      |      |                |
|--------|---------|---------|--------|-------|------|------|------|------|----------------|
| D1     | D0      | A0      | B0     | K0    | P0   | P1   | P2   | W    | Dint Quedrant  |
| (mm)   | (mm)    | (mm)    | (mm)   | (mm)  | (mm) | (mm) | (mm) | (mm) | Pin'i Quadrant |
| 178    | 8.4     | 2.25    | 2.25   | 0.75  | 2    | 4    | 4    | 8    | Q1             |

All dimensions are nominal



## Package Description(POD)





## Land Pattern Data



Unit: mm

## **Revision History**

| Version | Date      | Change Record                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V1.0    | Jun.2019  | Official Released                                                                                                                                                                                                                                                                                                                                                                                                         |
| V1.1    | Oct.2019  | Update Figure 7, Figure 9, Figure 10 and Figure 13.                                                                                                                                                                                                                                                                                                                                                                       |
| V1.2    | Jul. 2020 | Update the EC Table, the function description, the Absolute Maximum Ratings,<br>The Key BOM of Typical Application Circuits and some syntax errors                                                                                                                                                                                                                                                                        |
| V1.3    | Oct. 2021 | <ol> <li>Changed the REG04H[7] RESET function description "it needs to wait at least<br/>2ms" to "it needs to wait at least 32ms";</li> <li>Added "Safety Voltage and Safety Current Limit";</li> <li>Updated "R<sub>SNS</sub> SELECTION" description;</li> <li>Refreshed some parameters in EC table;</li> <li>Fixed the Figure 28 error.</li> <li>Update the Package Description(POD) and Land Pattern Data.</li> </ol> |
| V1.4    | Feb.2023  | Update maximum output voltage of PMID and SW                                                                                                                                                                                                                                                                                                                                                                              |
| V1.5    | Nov.2023  | Update POD information tolerance value                                                                                                                                                                                                                                                                                                                                                                                    |

www.awinic.com

# awinic

## **Disclaimer**

Information in this document is believed to be accurate and reliable. However, Shanghai AWINIC Technology Co., Ltd (AWINIC Technology) does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

AWINIC Technology reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. Customers shall obtain the latest relevant information before placing orders and shall verify that such information is current and complete. This document supersedes and replaces all information supplied prior to the publication hereof.

AWINIC Technology products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an AWINIC Technology product can reasonably be expected to result in personal injury, death or severe property or environmental damage. AWINIC Technology accepts no liability for inclusion and/or use of AWINIC Technology products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications that are described herein for any of these products are for illustrative purposes only. AWINIC Technology makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

All products are sold subject to the general terms and conditions of commercial sale supplied at the time of order acknowledgement.

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Reproduction of AWINIC information in AWINIC data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. AWINIC is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of AWINIC components or services with statements different from or beyond the parameters stated by AWINIC for that component or service voids all express and any implied warranties for the associated AWINIC component or service and is an unfair and deceptive business practice. AWINIC is not responsible or liable for any such statements.