

## **Features**

- General features:
  - 2-channel BTL digital Class-D amplifier controller with digital inputs
  - 4 differential low-latency ADCs with a 115 dB dynamic range
  - 4 programmable digital loop-filter slices
  - 4 CMOS level PWM outputs
  - Feedback loop possible after the output filter, across the loudspeaker nodes
  - Configurable interconnections between slices and ADCs for versatility and MIMO control
  - Volume control and soft mute
  - Dynamic loop control with programmable ramp enabling pop-free mode transitions
- Serial audio input / output
  - I2S / TDM Serial Audio Interface with 16 downstream and 8 upstream channels
  - Input sample rate: 32 to 768 kHz
  - 16 to 32-bit supported audio formats
- Control interface
  - SPI
  - fast mode I<sup>2</sup>C control interface with selectable address for multi-chip systems

## **Applications**

- Streaming audio amplifier solutions
- TV Sound-bars, audio entertainment solutions
- Active loudspeakers
- High performance DAC solutions
- High-resolution low-latency ADC solutions

## **General description**

The AX5688 is a 2-channel BTL audio amplifier controller IC with digital inputs and CMOS level PWM outputs. It enables high order digital control loops, with feedback after Class-D output filters.

Embedded low-latency ADCs are used to close the loop behind the output filter in the digital domain. The digital control loop has a high loop gain for all audio frequencies. The AX5688 suppresses all errors caused by the power supply, power stage and output filter within the audio band (20 Hz - 20 kHz). The AX5688 reaches superb performance levels while enabling cost down options.

The low-latency ADCs, PWM outputs and programmable interconnects allow custom configurations, like analog audio inputs / analog line outputs, power supply control, current sensing, temperature sensing, etc.

The AX5688 is compatible with power stages from various vendors and can read and respond to power stage diagnostic signals. The maximum output power is dependent on the user application and is scalable with the number of channels, selected power stages, loads and supply.

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



# Digital Audio Converter and Amplifier Controller

# **Table of Contents**

| 1 Bl | ock diagram                          | 3  |
|------|--------------------------------------|----|
| 2 Pi | nning information                    | 4  |
| 2.1  | Pinning                              | 4  |
| 2.2  | Pin description                      | 5  |
| 3 Ał | osolute maximum ratings              | 7  |
| 4 Re | ecommended operating conditions      | 8  |
| 5 Th | ermal characteristics                | 9  |
| 6 Cł | naracteristics                       | 10 |
| 6.1  | Control interface                    | 13 |
| 6.2  | Serial data receiver                 | 16 |
| 6.3  | Serial data transmitter              | 17 |
| 6.4  | JTAG Interface                       | 18 |
| 6.5  | Clock and reset requirements         | 19 |
| 7 Fu | nctional description                 | 20 |
| 7.1  | Overview                             | 20 |
| 7.2  | Control interface                    | 21 |
| 7.3  | Serial audio Interface               | 23 |
| 7.4  | Feed-in filter                       | 24 |
| 7.5  | Loop filter                          | 26 |
| 7.6  | Butterfly mixer                      | 27 |
| 7.7  | Pulse Width Modulator                | 28 |
| 7.8  | Output crossbar                      | 30 |
| 7.9  | Low-latency ADC (LLADC)              | 31 |
| 7.10 | Power stage control                  | 35 |
| 7.11 | Mode control                         | 36 |
| 7.12 | Start-up and shutdown                | 38 |
| 8 Re | egister map                          | 39 |
| 8.1  | Bank 0 – Programming mode registers  | 39 |
| 8.2  | Bank 0 – Sub-system enable registers | 39 |
|      |                                      |    |

| 8.3           | Bank 0 – Volume/ramp generator control             |
|---------------|----------------------------------------------------|
| regist        | ers41                                              |
| 8.4           | Bank 0 – Serial data transmitter registers43       |
| 8.5           | Bank 0 – Serial data receiver registers45          |
| 8.6<br>regist | Bank 0 – Butterfly mixer configuration<br>ers47    |
| 8.7           | Bank 0 – Refgen ADC configuration register<br>51   |
| 8.8           | Bank 0 – Output crossbar configuration             |
| regist        | ers51                                              |
| 8.9           | Bank 0 – Power stage control registers52           |
| 8.10          | Bank 0 – Status registers54                        |
| 8.11          | Bank 0 – Revision status registers56               |
| 8.12          | Bank 1 – Feed-in configuration registers 56        |
| 8.13          | Bank 1 – Loop filter configuration registers.58    |
| 8.14          | Bank 1 – PWM carrier configuration registers<br>67 |
| 8.15          | Bank 1 – LLADC configuration registers69           |
| 9 Or          | dering information70                               |
| 10 Pa         | ckage outline AX568871                             |
| 11 Re         | vision history72                                   |



Digital Audio Converter and Amplifier Controller

## 1 Block diagram



Figure 1. Block diagram AX5688



Digital Audio Converter and Amplifier Controller

## 2 Pinning information

### 2.1 Pinning



Figure 2. AX5688 top view





## 2.2 Pin description

| Table 1<br>Pin | 1. Pin descript<br>Symbol | Type <sup>[1]</sup> | Description                                      |
|----------------|---------------------------|---------------------|--------------------------------------------------|
| 1              | IN1P                      | AI                  | analog input for ADC1, terminal P                |
| 2              | IN1N                      | AI                  | analog input for ADC1, terminal N                |
| 3              | IN2P                      | AI                  | analog input for ADC2, terminal P                |
| 4              | IN2N                      | AI                  | analog input for ADC2, terminal N                |
| 5              | IN3P                      | AI                  | analog input for ADC3, terminal P                |
| 6              | IN3N                      | AI                  | analog input for ADC3, terminal N                |
| 7              | IN4P                      | AI                  | analog input for ADC4, terminal P                |
| 8              | IN4N                      | AI                  | analog input for ADC4, terminal N                |
| 9              | n.c.                      | -                   | Not connected, leave floating                    |
| J<br>10        | n.c.                      |                     | Not connected, leave floating                    |
| 11             |                           |                     | Not connected, leave floating                    |
| 12             | n.c.                      | -                   | Not connected, leave floating                    |
| 12             |                           | -                   | Not connected, leave floating                    |
|                | n.c.                      | -                   |                                                  |
| 14             | n.c.                      | -                   | Not connected, leave floating                    |
| 15             | n.c.                      | -                   | Not connected, leave floating                    |
| 16             | n.c.                      | -                   | Not connected, leave floating                    |
| 17             | VSSA2                     | Р                   | analog ground                                    |
| 18             | VDDA2                     | Р                   | 1.2 V analog supply                              |
| 19             | INRP                      | AI                  | input for reference ADC, terminal P              |
| 20             | INRN                      | AI                  | input for reference ADC, terminal N              |
| 21             | PSTART                    | DO                  | start-up power stage, active high <sup>(2)</sup> |
| 22             | PSTART_N                  | DIO                 | start-up power stage, active low <sup>(2)</sup>  |
| 23             | PFAULT_N                  | DI                  | output stage fault detection, active low         |
| 24             | PWARN_N                   | DI                  | output stage warning detection, active low       |
| 25             | VSSD                      | Р                   | digital ground                                   |
| 26             | VDDD                      | Р                   | 1.2 V digital supply                             |
| 27             | TST7                      | DO                  | reserved for testing; leave floating             |
| 28             | TST6                      | DO                  | reserved for testing; leave floating             |
| 29             | VDD(IO)                   | Р                   | 3.3 V I/O supply                                 |
| 30             | VSS(IO)                   | Р                   | I/O ground                                       |
| 31             | TST5                      | DO                  | reserved for testing; leave floating             |
| 32             | TST4                      | DO                  | reserved for testing; leave floating             |
| 33             | OUT4                      | DO                  | data (PWM) for channel 4                         |
| 34             | OUT3                      | DO                  | data (PWM) for channel 3                         |
| 35             | VSS(PWM)                  | Р                   | ground for PWM outputs                           |
| 36             | VDD(PWM)                  | Р                   | 3.3 V supply for PWM outputs                     |



| Pin descripti | on                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                             |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol        | Type <sup>[1]</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Description                                                                                                                                                                 |
| OUT2          | DO                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | data (PWM) for channel 2                                                                                                                                                    |
| OUT1          | DO                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | data (PWM) for channel 1                                                                                                                                                    |
| BCLKO         | DO                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | bit clock for the serial audio data output                                                                                                                                  |
| FCLKO         | DO                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | frame clock for the serial audio data output                                                                                                                                |
| SDO           | DO                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | serial audio data output                                                                                                                                                    |
| VDD(IO)       | Р                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3.3 V IO supply                                                                                                                                                             |
| VSS(IO)       | Р                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | IO ground                                                                                                                                                                   |
| MCLK          | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | master clock input                                                                                                                                                          |
| FCLKI         | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | frame clock for the serial audio data input                                                                                                                                 |
| BCLKI         | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | bit clock for the serial audio data                                                                                                                                         |
| SDI           | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | serial audio data input                                                                                                                                                     |
| SCK_SCL       | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | control interface bit clock.                                                                                                                                                |
| MISO_SDA      | DO/DIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | control interface: data output in SPI mode, bidirectional data line in I <sup>2</sup> C mode                                                                                |
| MOSI_AD1      | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | control interface: data input in SPI mode, AD1 address select input in I <sup>2</sup> C mode                                                                                |
| CSN_AD0       | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | control interface: chip select in SPI mode, AD0 address select in I <sup>2</sup> C mode                                                                                     |
| TST0          | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | reserved for testing; connect to ground                                                                                                                                     |
| RESET_N       | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | global reset input, active low                                                                                                                                              |
| MUTE_N        | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | mute: soft mutes when low, unmutes when high                                                                                                                                |
| STATUS        | DO                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | status output (invalid data/settings, power stage fault, etc.)                                                                                                              |
| TST2          | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | reserved for testing; connect to ground                                                                                                                                     |
| TST1          | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | reserved for testing; connect to ground                                                                                                                                     |
| ТСК           | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | JTAG interface clock                                                                                                                                                        |
| TDO           | DO                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | JTAG data output                                                                                                                                                            |
| TMS           | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | JTAG test mode select                                                                                                                                                       |
| TDI           | DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | JTAG data input                                                                                                                                                             |
| TEST3         | AIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | reserved for testing; leave floating                                                                                                                                        |
| VDDA1         | Р                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1.2 V analog supply                                                                                                                                                         |
| VSSA1         | Р                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | analog ground                                                                                                                                                               |
| EPAD          | Р                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | exposed pad; connect to ground                                                                                                                                              |
|               | Symbol           OUT2           OUT1           BCLKO           FCLKO           SDO           VDD(IO)           VSS(IO)           MCLK           FCLKI           BCLKI           SDI           SCK_SCL           MISO_SDA           MOSI_AD1           CSN_AD0           TST0           RESET_N           MUTE_N           STATUS           TST2           TST1           TCK           TDO           TMS           TDI           TEST3           VDDA1           VSSA1 | OUT2DOOUT1DOBCLKODOFCLKODOSDODOVDD(IO)PVSS(IO)PMCLKDIFCLKIDIBCLKIDISDIDISCK_SCLDIMOSI_AD1DICSN_AD0DITST0DIRESET_NDIMUTE_NDISTATUSDOTST1DITCKDITDODOTMSDITDIDITEST3AIOVSSA1P |

Type description: P = Power, A = Analog, D = Digital, I = Input, O = Output



Digital Audio Converter and Amplifier Controller

# 3 Absolute maximum ratings

#### Table 2. Absolute maximum ratings<sup>[1]</sup>

| Symbol               | Parameter               | Conditions                                                               | Min   | Мах                      | Unit |
|----------------------|-------------------------|--------------------------------------------------------------------------|-------|--------------------------|------|
| V <sub>DD(IO)</sub>  | I/O supply voltage      | pin VDD(IO); relative to V <sub>SS(IO)</sub> <sup>[2]</sup>              | -0.3  | 3.63                     | V    |
| V <sub>DD(PWM)</sub> | PWM supply voltage      | pins VDD(PWM); relative to V <sub>SS(PWM)</sub> <sup>[2]</sup>           | -0.3  | 3.63                     | V    |
| V <sub>DDD</sub>     | digital supply voltage  | pin VDDD; relative to $V_{SSD}^{[2]}$                                    | -0.3  | 1.32                     | V    |
| V <sub>DDA</sub>     | analog supply voltage   | pins VDDA1, VDDA2 relative to V <sub>SSA<sup>[2]</sup></sub>             | -0.3  | 1.32                     | V    |
| V <sub>in</sub>      | input voltage           | relative to $V_{SSA}$                                                    |       |                          |      |
|                      |                         | pins IN1P to IN4P; pins IN1N to<br>IN4N; pin INRP, pin INRN, pin<br>VREF | -0.3  | V <sub>DDA</sub> +0.3    | V    |
|                      |                         | relative to $V_{SS(IO)}$                                                 | ·     |                          |      |
|                      |                         | all other pins                                                           | -0.3  | V <sub>DD(IO)</sub> +0.3 | V    |
| T <sub>stg</sub>     | storage temperature     |                                                                          | -55   | +150                     | °C   |
| T <sub>amb</sub>     | ambient temperature     |                                                                          | -40   | +85                      | °C   |
| V <sub>ESD</sub>     | electrostatic discharge | human body model <sup>[3]</sup>                                          | -2000 | +2000                    | V    |
|                      | voltage                 | charged device model [4]                                                 | -500  | +500                     | V    |

 Absolute maximum ratings are stress ratings only. Permanent damage to the devices may be caused by continuously operating at or beyond these limits. Functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions are not implied.

[2] The voltage potential of the power supply grounds  $V_{SSA}$ ,  $V_{SSD}$ ,  $V_{SS(IO)}$ ,  $V_{SS(PWM1)}$ ,  $V_{SS(PMW2)}$  (pins VSSA, VSSD, VSS(IO), VSS(PWM1), VSS(PWM2)) must be within ±0.3 V of each other.

[3] According to JEDEC JS-001 specification.

[4] According to JESD22-C101 specification.





# 4 Recommended operating conditions

#### Table 3. Operating conditions

| Symbol               | Parameter              | Conditions                                          | Min     | Тур | Max    | Unit |
|----------------------|------------------------|-----------------------------------------------------|---------|-----|--------|------|
| V <sub>DD(IO)</sub>  | IO supply voltage      | pin VDD(IO); with respect to $V_{SS(IO)}$           | 3.0     | 3.3 | 3.6    | V    |
| V <sub>DD(PWM)</sub> | PWM out supply range   | pins VDD(PWM); with respect to V <sub>SS(PWM)</sub> | 3.0     | 3.3 | 3.6    | V    |
| V <sub>DDD</sub>     | digital supply voltage | pin VDDD; with respect to V <sub>SSD</sub>          | 1.1     | 1.2 | 1.3    | V    |
| V <sub>DDA</sub>     | analog supply voltage  | pins VDDA1, VDDA2; with respect to V <sub>SSA</sub> | 1.1     | 1.2 | 1.3    | V    |
| f <sub>MCLK</sub>    | MCLK clock frequency   |                                                     | 45.1584 | -   | 49.152 | MHz  |





# **5** Thermal characteristics

#### Table 4. Thermal characteristics

| Symbol          | Parameter                              | Conditions | Тур | Unit |
|-----------------|----------------------------------------|------------|-----|------|
| θ <sub>JA</sub> | Junction to ambient thermal resistance | still air  | 23  | °C/W |
| θ <sub>JC</sub> | Junction to case thermal resistance    |            | 1.6 | °C/W |



# Digital Audio Converter and Amplifier Controller

# **6** Characteristics

#### Table 5. Characteristics

Operating conditions:  $V_{DDD} = V_{DDA1} = V_{DDA2} = 1.2 V$ ;  $V_{DD(IO)} = V_{DD(PWM1)} = V_{DD(PWM1)} = 3.3 V$ ;  $T_a = +25 °$ C;  $f_{sig} = 1 kHz$ ;  $f_s = 48 kHz$ ; MCLK = 49.152 MHz; 32-bits audio data; unless stated otherwise.

| Symbol               | z; MCLK = 49.152 MHz; 32-bi<br>Parameter             | Conditions                                    | Min | Тур  | Max | Unit |
|----------------------|------------------------------------------------------|-----------------------------------------------|-----|------|-----|------|
| Power                |                                                      |                                               |     |      |     |      |
| I <sub>DD(IO)</sub>  | I/O supply current                                   | operating; all channels<br>enabled            | -   | 4.4  | -   | mA   |
|                      |                                                      | power down; reset active and MCLK disabled    | -   | 5.8  | 12  | μΑ   |
| I <sub>DD(PWM)</sub> | PWM supply current                                   | operating; all channels<br>enabled            | -   | 2.8  | -   | mA   |
|                      |                                                      | power down; reset active and MCLK disabled    | -   | 15.8 | 16  | μΑ   |
| I <sub>DDD</sub>     | digital supply current                               | operating; all channels<br>enabled            | -   | 7.3  | -   | mA   |
|                      |                                                      | power down; reset active and MCLK disabled    | -   | 8.2  | 9   | μΑ   |
| I <sub>DDA</sub>     | analog supply current                                | operating; all channels<br>enabled            | -   | 71   | -   | mA   |
|                      |                                                      | power down; reset active<br>and MCLK disabled | -   | 38   | 300 | μΑ   |
| Low laten            | cy ADCs                                              |                                               |     |      |     |      |
| l <sub>i(dm)fs</sub> | full-scale differential mode input current           |                                               | -   | 4.81 | -   | mA   |
| I <sub>i(cm)fs</sub> | full-scale common mode input current                 |                                               | -   | 9.28 | -   | mA   |
| I <sub>os(dm)</sub>  | differential mode input<br>equivalent offset current |                                               | -   | 0.45 | -   | μΑ   |
| V <sub>i(cm)</sub>   | common mode input<br>voltage                         |                                               | -   | 0.52 | -   | V    |
| Z <sub>i(dm)</sub>   | differential mode input                              | ADC enabled                                   | -   | 2.6  | -   | Ω    |
|                      | impedance                                            | ADC disabled                                  | -   | 120  | -   | kΩ   |
| Z <sub>i(cm)</sub>   | common mode input                                    | ADC enabled                                   | -   | 1.05 | -   | Ω    |
|                      | impedance                                            | ADC disabled                                  | -   | 120  | -   | kΩ   |
| BW <sub>fs</sub>     | full scale bandwidth                                 |                                               | -   | 60   | -   | kHz  |
| DR <sub>dm</sub>     | differential mode<br>dynamic range                   | 20 Hz to 20 kHz; -60 dB<br>input              | 108 | 111  | -   | dB   |
|                      |                                                      | A-weighted; -60 dB input                      | 110 | 113  | -   | dB   |
| DR <sub>cm</sub>     | common mode dynamic                                  | 20 Hz to 20 kHz                               | 80  | 82   | -   | dB   |
|                      | range                                                | A-weighted                                    | 82  | 84   | -   | dB   |
| SNR                  | signal to noise ratio                                | 20 Hz to 20 kHz; -1 dBFS<br>output            | 105 | 111  | -   | dB   |



# Digital Audio Converter and Amplifier Controller

#### Table 5. Characteristics

Operating conditions:  $V_{DDD} = V_{DDA1} = V_{DDA2} = 1.2 \text{ V}$ ;  $V_{DD(IO)} = V_{DD(PWM1)} = V_{DD(PWM1)} = 3.3 \text{ V}$ ;  $T_a = +25 \text{ °C}$ ;  $f_{sig} = 1 \text{ kHz}$ ;  $f_s = 48 \text{ kHz}$ ; MCLK = 49.152 MHz; 32-bits audio data; unless stated otherwise.

| Symbol            | Parameter                                                             | Conditions                                                                                                                                                                         | Min                     | Тур  | Мах                     | Unit  |
|-------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-------------------------|-------|
|                   |                                                                       | A-weighted; -1 dBFS<br>output                                                                                                                                                      | 107                     | 113  | -                       | dB    |
| THD+N             | total harmonic distortion plus noise                                  | 20 Hz to 20 kHz; -1 dBFS<br>output                                                                                                                                                 | -90                     | -100 | -                       | dB    |
| CM2DM             | input equivalent<br>common-mode to<br>differential-mode<br>conversion |                                                                                                                                                                                    | -90                     | -    | -                       | dB    |
| PSR               | power supply rejection                                                | measured with respect to<br>differential mode output;<br>ADC input is open; test<br>signal on $V_{DDA} = 217$ Hz,<br>square wave and<br>broadband noise; $V_r = 66$<br>m $V_{P-P}$ | -100                    | -    | -                       | dBFS  |
| α <sub>ct</sub>   | crosstalk                                                             | between ADC channels;<br>20 Hz to 20 kHz                                                                                                                                           | -120                    | -    | -                       | dB    |
| $\Delta G_{dm}$   | differential mode gain                                                | between devices                                                                                                                                                                    | -0.23                   | -    | +0.23                   | dB    |
|                   | mismatch                                                              | between channels                                                                                                                                                                   | -0.08                   | -    | +0.08                   | dB    |
| $\Delta G_{cm}$   | common mode gain<br>mismatch                                          | between devices                                                                                                                                                                    | -0.25                   | -    | +0.25                   | dB    |
|                   |                                                                       | between channels                                                                                                                                                                   | -0.1                    | -    | +0.1                    | dB    |
| SR                | slew rate                                                             | differential mode                                                                                                                                                                  | -                       | 2.2  | -                       | mA/µs |
|                   |                                                                       | common mode                                                                                                                                                                        | -                       | 14   | -                       | mA/µs |
| Digital inp       | out/output                                                            |                                                                                                                                                                                    |                         |      |                         |       |
| VIL               | LOW-level input voltage                                               |                                                                                                                                                                                    | 0                       | -    | $0.3 \times V_{DD(IO)}$ | V     |
| VIH               | High-level input voltage                                              |                                                                                                                                                                                    | $0.7 \times V_{DD(IO)}$ | -    | V <sub>DD(IO)</sub>     | V     |
| I <sub>L(I)</sub> | input leakage current                                                 | V <sub>1</sub> = 3.3 V or 0 V                                                                                                                                                      | -1                      | -    | 1                       | μA    |
| I <sub>L(O)</sub> | output leakage current                                                | tristate output; $V_0 = 3.3 V$ or 0 V                                                                                                                                              | -                       | -    | ±10                     | μA    |
| Ci                | input capacitance                                                     |                                                                                                                                                                                    |                         | -    | 2.5                     | pF    |
| I <sub>OL</sub>   | LOW-level output current                                              | V <sub>OL</sub> = 0.4 V; pins FCLKO,<br>BCLKO, SDO, OUT1,<br>OUT2, OUT3, OUT4                                                                                                      | 13.9                    | -    | -                       | mA    |
|                   |                                                                       | V <sub>OL</sub> = 0.4 V; all other<br>digital output pins                                                                                                                          | 7.0                     | -    | -                       | mA    |
| I <sub>OH</sub>   | HIGH-level output<br>current                                          | V <sub>OH</sub> = V <sub>DD(IO)</sub> - 0.4 V; pins<br>FCLKO, BCLKO, SDO,<br>OUT1, OUT2, OUT3, OUT4                                                                                | 9.8                     | -    | -                       | mA    |
|                   |                                                                       | $V_{OH} = V_{DD(IO)} - 0.4 V; all other digital output pins$                                                                                                                       | 4.8                     | -    | -                       | mA    |





#### Table 5. Characteristics

Operating conditions:  $V_{DDD} = V_{DDA1} = V_{DDA2} = 1.2 \text{ V}$ ;  $V_{DD(IO)} = V_{DD(PWM1)} = V_{DD(PWM1)} = 3.3 \text{ V}$ ;  $T_a = +25 \text{ °C}$ ;  $f_{sig} = 1 \text{ kHz}$ ;  $f_s = 48 \text{ kHz}$ ; MCLK = 49.152 MHz; 32-bits audio data: unless stated otherwise

| Symbol               | Parameter                      | Conditions                                                    | Min | Тур | Мах | Unit |
|----------------------|--------------------------------|---------------------------------------------------------------|-----|-----|-----|------|
| R <sub>pd(int)</sub> | internal pull-down<br>resistor | pin TEST0, RESET_N,<br>MUTE_N, TST0 to TST7,<br>TCK, TMS, TDI | 36  | 52  | 85  | kΩ   |
| R <sub>pu(int)</sub> | internal pull-up resistor      | pin PFAULT_N, PWARN_N                                         | 36  | 54  | 85  | kΩ   |



### 6.1 Control interface

### 6.1.1 I2C interface – slave

#### Table 6.I2C-bus characteristics

| 2014 14                      | 2 C 1 ( T 40       | 0C / 0F 0C    |                  |
|------------------------------|--------------------|---------------|------------------|
| $3.0 V \leq V_{DD(IO)} \leq$ | $3.6 V; I_a = -40$ | °C to +85 °C; | simulated values |

| Symbol                      | Parameter                                        | Condition                                             | Min | Тур | Мах | Unit |
|-----------------------------|--------------------------------------------------|-------------------------------------------------------|-----|-----|-----|------|
| f <sub>scl</sub>            | SCL clock frequency                              |                                                       | 0   | -   | 400 | kHz  |
| $t_{\text{HD(STA)}}$        | hold time (repeated) START condition             | After this period, the first clock pulse is generated | 0.6 | -   | -   | μs   |
| t <sub>LOW</sub>            | LOW period of the SCL clock                      |                                                       | 1.3 | -   | -   | μs   |
| t <sub>HIGH</sub>           | HIGH period of the SCL clock                     |                                                       | 0.6 | -   | -   | μs   |
| $t_{\text{SU}(\text{STA})}$ | set-up time for a repeated<br>START condition    |                                                       | 0.6 | -   | -   | μs   |
| t <sub>HD(DAT)</sub>        | data hold time                                   |                                                       | 0   | -   | -   | μs   |
| t <sub>SU(DAT)</sub>        | data set-up time                                 |                                                       | 100 | -   | -   | ns   |
| t <sub>r</sub>              | rise time of both SDA and SCL signals            |                                                       | -   | -   | 300 | ns   |
| t <sub>f</sub>              | fall time of both SDA and SCL signals            |                                                       | -   | -   | 300 | ns   |
| $t_{\text{SU(STO)}}$        | set-up time for STOP condition                   |                                                       | 0.6 | -   | -   | μs   |
| t <sub>BUF</sub>            | bus free time between a STOP and START condition |                                                       | 1.3 | -   | -   | μs   |
| C <sub>b</sub>              | capacitive load for each bus<br>line             |                                                       | -   | -   | 400 | pF   |
| t <sub>VD(DAT)</sub>        | data valid time                                  |                                                       | -   | -   | 0.9 | μs   |
| t <sub>VD(ACK)</sub>        | data valid acknowledge time                      |                                                       | -   | -   | 0.9 | μs   |



## Digital Audio Converter and Amplifier Controller



The input levels of the I2C-bus receiver are with respect to  $V_{DD(IO)}$  and not related to the bus voltage, as required by the I2C-bus specification. If the  $V_{DD(IO)}$  supply of the device is switched off, SDA and SCL pins connected to the I2C-bus are set to a floating condition and do not disturb the I2C-bus lines.



#### 6.1.2 SPI Interface – slave

#### Table 7.SPI characteristics

3.0 V  $\leq$  V<sub>DD((O)</sub>  $\leq$  3.6 V; T<sub>a</sub> = -40 °C to +85 °C; simulated values

| Symbol                | Parameter                           | Parameter Conditions |                         | Тур | Max                     | Unit |  |
|-----------------------|-------------------------------------|----------------------|-------------------------|-----|-------------------------|------|--|
| f <sub>SCK</sub>      | SCK clock frequency                 |                      | -                       | -   | 10                      | MHz  |  |
| t <sub>WL</sub>       | pulse width LOW                     | pin SCK              | 0.25 / f <sub>SCK</sub> | -   | -                       | ns   |  |
| t <sub>WH</sub>       | pulse width HIGH                    | pin SCK              | 0.25 / f <sub>SCK</sub> | -   | -                       | ns   |  |
| tr                    | rise time                           | pins SCK, MOSI       | -                       | -   | 0.17 / f <sub>scк</sub> | ns   |  |
| t <sub>f</sub>        | fall time                           | pins SCK, MOSI       | -                       | -   | 0.17 / f <sub>SCK</sub> | ns   |  |
| t <sub>su(CSN)</sub>  | CSN setup time                      |                      | 120                     | -   | -                       | ns   |  |
| t <sub>h(CSN)</sub>   | CSN hold time                       |                      | 120                     | -   | -                       | ns   |  |
| t <sub>WH(CSN)</sub>  | CSN pulse width HIGH                |                      | 15                      | -   | -                       | μs   |  |
| t <sub>su(MOSI)</sub> | MOSI setup time                     |                      | 30                      | -   | -                       | ns   |  |
| t <sub>h(MOSI)</sub>  | MOSI hold time                      |                      | 30                      | -   | -                       | ns   |  |
| t <sub>d(o)</sub>     | output delay time                   | pin MISO             | -                       | -   | 100                     | ns   |  |
| t <sub>PHZ</sub>      | HIGH to OFF state propagation delay | pin MISO             | -                       | -   | 100                     | ns   |  |



Digital Audio Converter and Amplifier Controller



Figure 4. SPI timing characteristics



Digital Audio Converter and Amplifier Controller

### 6.2 Serial data receiver

#### Table 8. Serial data receiver characteristics

 $3.0 V \le V_{DD(IO)} \le 3.6 V$ ;  $T_a = -40 \degree C$  to  $+85 \degree C$ ; simulated values.

| Symbol                | Parameter                     | Conditions             | Min                      | Тур | Max                      | Unit |
|-----------------------|-------------------------------|------------------------|--------------------------|-----|--------------------------|------|
| f <sub>FCLK</sub>     | frame clock frequency         | pin FCLKI              | 32                       | -   | 768                      | kHz  |
| f <sub>BCLK</sub>     | bit clock frequency           | pin BCLKI              | $32 \times f_{FCLK}$     | -   | 49.152                   | MHz  |
| t <sub>WH</sub>       | pulse width HIGH              | pin BCLKI              | 0.25 / f <sub>BCLK</sub> | -   | -                        | ns   |
| t <sub>WL</sub>       | pulse width LOW               | pin BCLKI              | 0.25 / f <sub>BCLK</sub> | -   | -                        | ns   |
| t <sub>r</sub>        | rise time                     | pins BCLKI, FCLKI, SDI | -                        | -   | 0.17 / f <sub>BCLK</sub> | ns   |
| t <sub>f</sub>        | fall time                     | pins BCLKI, FCLKI, SDI | -                        | -   | 0.17 / f <sub>BCLK</sub> | ns   |
| t <sub>su(FCLK)</sub> | frame clock input set-up time | pin FCLKI              | 4                        | -   | -                        | ns   |
| t <sub>h(FCLK)</sub>  | frame clock input hold time   | pin FCLKI              | 4                        | -   | -                        | ns   |
| t <sub>su(SDI)</sub>  | serial data input set-up time | pin SDI                | 4                        | -   | -                        | ns   |
| t <sub>h(SDI)</sub>   | serial data input hold time   | pin SDI                | 4                        | -   | -                        | ns   |



Figure 5. Serial data receiver timing characteristics





### 6.3 Serial data transmitter

#### Table 9. Serial data transmitter characteristics

3.0 V  $\leq$  V<sub>DD(10)</sub>  $\leq$  3.6 V; T<sub>a</sub> = -40 °C to +85 °C; simulated values.

| Symbol            | Parameter                            | Conditions                                       | Min                      | Тур | Max    | Unit |
|-------------------|--------------------------------------|--------------------------------------------------|--------------------------|-----|--------|------|
| f <sub>FCLK</sub> | frame clock frequency                | pin FCLKO                                        | 32                       | -   | 768    | kHz  |
| f <sub>BCLK</sub> | bit clock frequency                  | pin BCLKO                                        | $32 \times f_{FCLK}$     | -   | 49.152 | MHz  |
| t <sub>WH</sub>   | pulse width HIGH                     | pin BCLKO; C <sub>L</sub> = 10 pF                | 0.35 / f <sub>BCLK</sub> | -   | -      | ns   |
| t <sub>WL</sub>   | pulse width LOW                      | pin BCLKO; C <sub>L</sub> = 10 pF                | 0.35 / f <sub>BCLK</sub> | -   | -      | ns   |
| t <sub>r</sub>    | rise time                            | pins BCLKO, FCLKO, SDO;<br>$C_L = 10 \text{ pF}$ | -                        | -   | 2      | ns   |
| t <sub>f</sub>    | fall time                            | pins BCLKO, FCLKO, SDO;<br>$C_L = 10 \text{ pF}$ | -                        | -   | 2      | ns   |
| t <sub>PF</sub>   | frame clock output propagation delay |                                                  | -                        | -   | 5      | ns   |
| t <sub>PS</sub>   | serial data output propagation delay |                                                  | -                        | -   | 5      | ns   |



Figure 6. Serial data transmitter timing characteristics





## 6.4 JTAG Interface

#### Table 10. JTAG interface characteristics

3.0 V  $\leq$  V<sub>DD(IO)</sub>  $\leq$  3.6 V; T<sub>a</sub> = -40 °C to +85 °C; simulated values

| Symbol             | Parameter                           | Conditions         | Min                     | Тур | Max                     | Unit |
|--------------------|-------------------------------------|--------------------|-------------------------|-----|-------------------------|------|
| f <sub>TCK</sub>   | TCK clock frequency                 |                    | -                       | -   | 10                      | MHz  |
| t <sub>WL</sub>    | pulse width LOW                     | pin TCK            | 0.25 / f <sub>TCK</sub> | -   | -                       | ns   |
| t <sub>WH</sub>    | pulse width HIGH                    | pin TCK            | 0.25 / f <sub>TCK</sub> | -   | -                       | ns   |
| tr                 | rise time                           | pins TCK, TMS, TDI | -                       | -   | 0.17 / f <sub>TCK</sub> | ns   |
| t <sub>f</sub>     | fall time                           | pins TCK, TMS, TDI | -                       | -   | 0.17 / f <sub>TCK</sub> | ns   |
| t <sub>su(D)</sub> | data input set-up time              | pins TDI, TMS      | 5                       | -   | -                       | ns   |
| t <sub>h(D)</sub>  | date input hold time                | pins TDI, TMS      | 5                       | -   | -                       | ns   |
| t <sub>d(o)</sub>  | output delay time                   | pin TDO            | 15                      | -   | -                       | ns   |
| t <sub>PHZ</sub>   | HIGH to OFF state propagation delay | pin TDO            | -                       | -   | 15                      | ns   |



Figure 7. JTAG timing characteristics





### 6.5 Clock and reset requirements

#### Table 11. Master clock requirements

| Symbol            | Parameter Conditions Mi |          | Min                    | Тур | Max                    | Unit |
|-------------------|-------------------------|----------|------------------------|-----|------------------------|------|
| f <sub>MCLK</sub> | MCLK Clock Frequency    |          | 45.1584                | -   | 49.152                 | MHz  |
| t <sub>WL</sub>   | pulse width LOW         | pin MCLK | 0.25/f <sub>MCLK</sub> | -   | -                      | ns   |
| t <sub>wн</sub>   | pulse width HIGH        | pin MCLK | 0.25/f <sub>MCLK</sub> | -   | -                      | ns   |
| tr                | rise time               | pin MCLK | -                      | -   | 0.17/f <sub>MCLK</sub> | ns   |
| t <sub>f</sub>    | fall time               | pin MCLK | -                      | -   | 0.17/f <sub>MCLK</sub> | ns   |

[1] The wideband jitter that can be tolerated is approximately 100 ps RMS period jitter (or 600ps peak-to-peak) to keep the dynamic range above 110 dB. Baseband jitter (100 Hz to 200 kHz) must be less than 1.6 ns RMS to keep the dynamic range above 110 dB.

#### Table 12.Reset requirements

| Symbol              | Parameter                           | Conditions                                                | Min                    | Тур | Max                   | Unit |
|---------------------|-------------------------------------|-----------------------------------------------------------|------------------------|-----|-----------------------|------|
| t <sub>rst(L)</sub> | reset LOW time                      |                                                           | 20 / f <sub>MCLK</sub> | -   | -                     | ns   |
| t <sub>d(o)</sub>   | output delay time                   | pins PSTART, PSTART_N                                     | -                      | -   | 1 / f <sub>MCLK</sub> | ns   |
| t <sub>PHZ</sub>    | HIGH to OFF state propagation delay | pins OUT1, OUT2, OUT3,<br>OUT4, OUT5, OUT6, OUT7,<br>OUT8 | -                      | -   | 1 / f <sub>MCLK</sub> | ns   |



Figure 8. RESET\_N Timing



**AX5688** 

# 7 Functional description

### 7.1 Overview

The AX5688 is a controller IC for digital audio reproduction consisting of 4 digital signal processing blocks and 4 analog-to-digital converters along with programmable, flexible signal routing.

The AX5688 contains 4 low-latency ADCs which are optimized for fast and therefore stable control loop operation. The typical latency from analog signal change to bitstream output change is 1 clock cycle. ADCs may also be selected for auxiliary functions such as analog inputs or power supply sensing. The outputs of the ADCs may be decimated and made available through the serial digital output interface.

The device accepts up to 16 PCM input channels through a serial audio interface and 8 balanced analog inputs through its ADCs. The serial audio interface can also deliver up to 8 channels of data from internal nodes or low-pass filtered and decimated ADC signals back to the host.

The AX5688 furthermore contains 4 sophisticated digital control loop structures, consisting of volume control, second order sections and rounding controls. Each of the channels is separately configurable and programmable. Channels may be split or cascaded to create more complex structures.

An interleaving stage is provided for combining channel outputs in a BTL or multi-phase PWM manner.

A versatile PWM controller converts the signal to 1-bit form with a wide selection of pulse frequencies and modulation methods. The CMOS level PWM outputs can be fed directly to a switching power stage that is followed by an output reconstruction filter. The filter compensation can correct for a wide range of external filter configurations.

The device is programmed via an SPI or I2C interface. The interface provides access to all features and is used to define the data path.

The combination of these blocks in one IC makes the AX5688 suitable as a digital amplifier with ADC feedback loop encompassing external components such as a power stage and output filter, as illustrated in Figure 9.



Figure 9. Digital amplifier with low-latency ADC feedback

An amplifier that uses the AX5688 can achieve high performance at low cost as all error sources within this loop are highly suppressed by the loop gain. This results in relaxed requirements for e.g. the power supply, the power stage and output filter components, thus making it easier to optimize the costs of the system.



## Digital Audio Converter and Amplifier Controller

## 7.2 Control interface

The control interface provides read and write access to the AX5688 control registers and consists of four external I/O pins that may be operated in either SPI mode or I2C mode. In both modes, the AX5688 will act as slave device. Operation of this interface is asynchronous with respect to the audio sample rates.

The control interface is set to I2C mode. In I2C mode, pin CSN\_AD0 and pin MISO\_SDA set the desired AD0 and AD1 bit state of the I2C slave address. The control interface is put into SPI mode if a negative edge on pin CSN\_AD0 is detected. Ensure that the CSN\_AD0 and MISO\_SDA pin are set to a fixed value using a pull-up or pull-down resistor to prevent unintentional change over from I2C mode to SPI mode.

### 7.2.1 Protocol

The protocol definition applies to the data words of the communication cycles via the control interface and is independent of the chosen interface mode. The number of data words transferred is unlimited and fully determined by the master device controlling the control interface. Each data word consists of 16 data bits while the bit order of all data words is MSB first.

The data word composition is shown in Table 13. For write cycles, the first data word contains the autoincrement enable bit (AINC), 5 don't care bits and the 10-bit register address pointer (RAP). Any additional data words are treated as register write data (RWD), therefore writing the second data word to the register indicated by the register address pointer. When the auto-increment bit is set, the register pointer will be incremented by one after the data word has been written to allow successive RWD words being written to consecutive register addresses. Note that when the AINC bit is cleared, successive RWD words are being written to the same currently selected register.

| Word number | Bit number      |         |    |    |    |    |           |   |   |   |   |   |   |   |   |   |
|-------------|-----------------|---------|----|----|----|----|-----------|---|---|---|---|---|---|---|---|---|
| word number | 15              | 14      | 13 | 12 | 11 | 10 | 9         | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 0           | AINC don't care |         |    |    |    |    | RAP (9:0) |   |   |   |   |   |   |   |   |   |
| 1           | RWD             | RWD     |    |    |    |    |           |   |   |   |   |   |   |   |   |   |
| 2           | RWD+7           | 1       |    |    |    |    |           |   |   |   |   |   |   |   |   |   |
|             |                 |         |    |    |    |    |           |   |   |   |   |   |   |   |   |   |
| n           | RWD+r           | RWD+n-1 |    |    |    |    |           |   |   |   |   |   |   |   |   |   |

#### Table 13. Control interface data word composition

### 7.2.2 I<sup>2</sup>C Mode

This operation mode of the control interface requires two interface pins for the actual communication, SCL and SDA. The remaining interface pins AD0 and AD1 are used for I2C slave address configuration.

The SDA pin is a bidirectional data pin used to transfer data into and out of the control interface synchronous to the clock signal on the SCL input pin. All communication cycles begin with a start condition (negative edge on SDA while SCL is high) and are ended by a stop condition (positive edge on SDA while SCL is high). A repeated start condition may be generated instead of a stop condition, indicating the start of the next communication cycle. Data bits on SDA are valid when SCL is high and SDA transitions will only occur while SCL is low.



Each transferred data byte is being acknowledged by the receiver of the byte. Under normal conditions the acknowledge bit will be zero, indicating correct data transfer.

The first transferred byte consists of the MSB first 7-bit slave address and R /  $\overline{W}$  bit. The upper 5 bits of the I2C slave address are 01110. The two least significant bits are configurable by pins AD1 and AD0. Therefore, a maximum of four devices can operate in the same system in I2C mode.

| Fixed ad | dress |    | Pin conne | 7-bit<br>hexadecima |     |     |         |
|----------|-------|----|-----------|---------------------|-----|-----|---------|
| A7       | A6    | A5 | A4        | A3                  | AD1 | AD0 | address |
| 0        | 1     | 1  | 1         | 0                   | 0   | 0   | 38h     |
| 0        | 1     | 1  | 1         | 0                   | 0   | 1   | 39h     |
| 0        | 1     | 1  | 1         | 0                   | 1   | 0   | 3Ah     |
| 0        | 1     | 1  | 1         | 0                   | 1   | 1   | 3Bh     |

#### Table 14. I2C-bus slave address table



Figure 10. I<sup>2</sup>C write cycle

For read cycles, the I2C master shall indicate that it has received all data by making the last acknowledge bit one. Hereafter a stop condition or repeated start condition shall occur.



Figure 11. I<sup>2</sup>C read cycle

### 7.2.3 SPI Mode

In SPI mode, the chip uses the SCK, MISO, MOSI and CS\_N pins. Data written to the control interface is received via the MOSI pin, while data read from the control interface will be transferred via the MISO pin. Data transfers are synchronous to the clock signal on the SCK input pin. The default state of SCK is high (also known as CPOL=1) and communication cycles are enabled by a logic low level on CS\_N. The data bits are captured (MOSI) at the positive edge of the bit clock and are shifted out (MISO) at the negative edge of the bit clock (also known as CPHA=1). During data write cycles, the control interface keeps its data output in high impedance state.



## Digital Audio Converter and Amplifier Controller

The lower 2 bits of the SPI slave address are, unlike in I2C mode, not configurable and are fixed at "11". Therefore, the default SPI slave address is 0111011.





Figure 13. SPI write cycle

### 7.3 Serial audio Interface

The serial audio interface is used for in- and outputting data into and from the AX5688. The AX5688 is a slave on its serial audio input and a master on its serial data output. The register bits controlling audio format, word length and loop filter channel allocations are summarized in Table 18 for serial data transmitter and Table 19 for serial data receiver.

### 7.3.1 Audio formats

All formats can send MSB or LSB first and support frame lengths of 2, 4, 8 and 16 (receiver only) words, and word lengths of 16, 24 and 32 bits. Data may be sampled on the rising or falling edge of BCLK.

The number of BCLK clock cycles per FCLK clock cycle should be equal to the number of bits per word times the number of words per frame. A frame is synchronized to the active going flank of FCLK, or optionally one BCLK cycle after the active going flank of FCLK. There is no FCLK to BLCK word synchronization of the slots within a frame.

The data bits are all assumed to be significant. Given the requirement on BCLK with respect to FCLK there is no need for left or right justification. Should the data contain a different number of valid bits per word, zero padding is needed from the source. In case of invalid data, the last valid input data may be held.

The routing from the sub-frame data to the loop filters is programmable.



Digital Audio Converter and Amplifier Controller



Figure 14. Serial audio interface timing with default settings



Figure 15. Generalized TDM timing diagram

### 7.4 Feed-in filter

The inputs of the loop filters can mix signals coming from several parts inside and outside the AX5688. Each loop filter has four inputs:

- A PCM input which receives the mapped audio data times slots from the serial data receiver.
- Two feed-in inputs which can be connected to any ADC common or differential mode output, filtered versions thereof or any PWM outputs.



Digital Audio Converter and Amplifier Controller

• Output of the previous loop filter channel.





### 7.4.1 Volume/ramp generators

The inputs coming from the PCM, the feedin1 and feedin2 paths have ramp controls, these ramp controls can morph linearly between two end values called ramp value1 and ramp value2 as illustrated in Figure 17. The ramp transition time is governed by a step size value, a ramp interval time and ramp endpoint selection. The step size, ramp value1 and ramp value2 setting can be programmed for each channel, as shown in Table 26. The ramp interval is common for all channels. A separate ramp interval can be programmed for error mode, allowing for fast mute or switchover in error conditions. The ramp endpoint selection can be programmed for each channel. Table 17 shows the register description for the ramp endpoint and ramp interval setting.



## Digital Audio Converter and Amplifier Controller



Figure 17. Ramping principle

The maximum output of the loop filters is 0 dBFS. The system will hard-limit if the combination of coefficient settings and input signals results is larger than 0 dBFS.

### 7.5 Loop filter

The loop filters are designed to be extremely flexible and versatile down to the configuration of the data path. This section describes the signal processing inside the control loop as shown in Figure 18 The input for the digital loop-filter is the digital input signal from the ramp and previous loop filter summation stage. The digital loop-filter consists of a programmable 7<sup>th</sup> order filter. The filter can be configured as a high-order noise shaping filter that makes sure noise and non-linearity generated inside the loop is suppressed. Each stage in the filter can be separately enabled by programming the *stage\_out\_enable* bit of each channel loop filter's control register, as shown in Table 27.



Figure 18. Loop filter slice including feed-in selection and volume/ramp generators

### 7.5.1 Zero detection

The states of all stages in the loop filter can be monitored for zero detection. Since LSBs can be quite noisy and thus upset the detection they can be masked off and only a certain number of MSBs used for the zero detection. This setting is possible by programming the *zerox\_setting* bit of each channel loop filter's control register, as shown in Table 27.

#### 7.5.2 Limiting and clip detection

All stages inside the loop filter may be monitored for overflow by setting the *limit\_detect\_enable* bit of each channel loop filter's control register to zero or one, as shown in Table 27. When overflow occurs, it can either be



ignored, detected or the value may be limited to the programmed threshold. The clip value can be programmed as an integer exponent, i.e. power of 2 below 0 dBFS.

### 7.6 Butterfly mixer

After the loop-filter a butterfly mixer mixes the signals from the various stages to enable MIMO processing.



Figure 19. Butterfly mixer

The butterfly mixer as shown in Figure 19 mixes the various loop filter outputs to enable a variety of MIMO filter operations, such as differential and common-mode control filters or more complex multipath versions. The structure of the mixer resembles that of a radix-2 FFT. Each butterfly element can mix two of its inputs in a variety of ways as shown in Figure 20.



## Digital Audio Converter and Amplifier Controller



Figure 20. Butterfly mixer element

Inputs to the data paths may be halved by programming the input div2 dividers. Subsequently the 'outsel' operators can either select or combine the two input paths.

The clip control mechanism inside the butterfly mixer elements can limit the maximum and minimum signal levels. The clip compensation functionality can also prevent common-mode clipping from becoming visible in the differential mode signal.

The signal range is either between -1 and 1 (clipatzero = 0) or between 0 and 1 (clipatzero = 1). Values outside the range are clipped. When an output path clips, clipbehav determines whether either each data path clips separately (0), the remainder from clipping is added in the other path (1) or the remainder from clipping is subtracted in the other data path (2).

### 7.7 Pulse Width Modulator

The pulse width modulator (PWM) translates its PCM input signal into 1-bit output signals. There are two main elements to the PWM block, the carrier generator and the comparator / quantizer. The AX5688 has four independent pulse width modulators. The block schematic is shown in Figure 21.







Figure 21. PWM block diagram

In normal operational mode, the PWM carrier block generates a triangle wave which is subtracted from the input signal, and the result is quantized to two levels, thus comprising the modulator function.

#### 7.7.1 Carrier generator

The carrier generator in the pulse width modulator can be programmed for frequency and shape. The general shape of the PWM carrier is shown in Figure 22.



Figure 22. First order PWM carrier wave and variables governing its shape

The triangle wave is constructed as follows: the system starts at level *start\_carrier* and rises or falls, depending on *start\_rise*, with *start\_stepsize* until it reaches the level of *carrier\_th\_rise*. Upon reaching this threshold the waveform jumps to *carrier\_init\_fall* and starts to fall by *stepsize\_init\_fall* until it reaches the lower threshold *carrier\_th\_fall*. From there it jumps to *carrier\_init\_rise* and rises with *stepsize\_init\_rise* and the cycle repeats.



## Digital Audio Converter and Amplifier Controller

Any of the variables named above may be freely chosen. From the step size combined with the distance between *init* and *threshold* levels, the PWM triangle cycle time and therefore PWM carrier frequency may be calculated. It follows that different channels can have different frequencies, but also that channels may have a phase offset with respect to each other, determined by the initial values of the carrier.

It is furthermore possible to make a second order PWM waveform by using the *stepsize\_delta* parameters, such that every step has a different size.



Figure 23. Second order PWM carrier wave and variables governing its shape

In Figure 23 again a waveform is constructed using the variables used in Figure 22, but this time the rising slope has a negative *stepsize\_delta\_rise*, causing the steps to become ever smaller, and the falling slope has a positive *stepsize\_delta\_fall*, causing the steps to become ever larger. Thus, a non-linear second order PWM carrier is constructed. Care must be taken with negative delta values such that the step size does not become zero before the corresponding carrier threshold is reached.

### 7.7.2 Comparator/quantizer

The comparator block performs the modulation of the signal with the carrier and subsequently truncates the output to 1 bit.

To support both PDM and PWM outputs, control bits have been added. The *force\_pwm* bit allows the quantizer to only emit one falling edge during the rising flank of the PWM carrier and one rising edge during the falling flank of the PWM carrier, even if the signal moves erratically around the carrier signal. Setting this bit thus ensures a fixed PWM frequency.

On the other hand, the *carrier\_inject* bit, when set to zero, subtracts no carrier wave form in the comparator, reducing it to a 1-bit quantizer and thus turning the system into a PDM system. Instead of the carrier triangle wave, a fixed level of *start\_carrier* is subtracted. When this is not desired, *start\_carrier* should be set to zero. Optionally, the output may be inverted by setting *out\_inv* to 1.

### 7.8 Output crossbar

In the crossbar, different routing options are possible. The crossbar is a multiple-input multiple-output (MIMO) block that supports flexible routing options, where every output could be programmed to pass along PWM



## Digital Audio Converter and Amplifier Controller

outputs or either of the differential-mode or common-mode ADC outputs. The structure of the crossbar is shown in Figure 24.



The routing possibilities can be exploited by configuring the control registers that control the select lines of each multiplexer. Refer to Table 22 for the outputs crossbar configuration register description.

### 7.9 Low-latency ADC (LLADC)

The 4 low latency ADCs on the are of a special type of continuous-time sigma-delta ADC. Its low latency is made possible by bit stream outputs (q\_dm and q\_cm) which are fed back into an internal DAC with a tracking behavior as illustrated in Figure 25. Its outputs therefore track the input signal inside the signal bandwidth. The resulting system is robust towards jitter and other error sources typically associated with continuous-time 1-bit converters.







Figure 25. Low-Latency ADC principle diagram

The low latency ADC is a true differential current input ADC. It converts both single-ended and differential currents into separate bitstream outputs. By merit of a current input it can convert signals with amplitudes and biasing levels well outside its own supply level.

The ADC input terminals IN**x**P and IN**x**N ( $\mathbf{x} = 1$  to 4) are virtual grounds which sense current and are biased at a reference voltage of 0.52 V after initialization. This voltage is derived from an integrated bandgap referenced circuit. The voltage on the outside terminals of R<sub>in1</sub> and R<sub>in2</sub> are thus converted into input currents.

The ADC feedback loop tracks these input currents in the DAC by recreating the common mode currents and the differential mode currents such that the currents going into the  $\Sigma\Delta$  filter tend to zero. In doing so it has digitized the input currents and hence input voltages into bitstreams q\_dm and q\_cm.

An overview of possible use cases that the ADC can handle is given in Figure 26, Figure 27 and Figure 28.



Figure 26. DC coupled Single Ended ADC use case.  $V_{DM} = V(Z_L)$ ;  $V_{CM} = V_+ + V_- = 0$ 











Figure 28. Differentially coupled ADC use case.  $V_{DM} = V(Z_L)$ ;  $V_{CM} = V_+/2$ 

By selecting the correct value of voltage-to-current conversion resistors  $R_{in1}$  and  $R_{in2}$  an application can be scaled to arbitrary voltage levels. To minimize differential-mode to common-mode conversion and vice versa, the matching between  $R_{in1}$  and  $R_{in2}$  is critical, but only on a channel by channel basis.

#### 7.9.1 Full-scale differential mode current scaling

For maximum system performance it is advised to use the full range of the LLADC. However, to save power, the current that leads to full-scale bitstream output (q\_dm) may be scaled down. The differential full-scale current scaling affects all ADC channels simultaneously.

The full-scale differential mode input current is given as

The default value for *REFGEN\_IREF\_FIR\_VALUE* is 47 which leads to a maximum input differential current of 7.5 mA.

The AX5688 ADCs have a modulation depth of 64%, which means that the signal swing based on I\_MAX\_DM should be scaled to this:



## Digital Audio Converter and Amplifier Controller

#### I\_SIG\_DM = I\_MAX\_DM \* 0.64

Which for the default values leads to a maximum signal current of 4.8 mA.

In case an input differential voltage of 50V is to be digitized, this means that the external resistors  $R_{in1}$  and  $R_{in2}$  should be scaled to (50V - 0.6V) / 4.8mA = 10.3 k $\Omega$ .

#### 7.9.2 Full-scale common mode current scaling

The maximum common-mode current that leads to full-scale common-mode bitstream (q\_cm) output is programmable as a fraction of the full-scale differential mode current. Contrary to the full-scale differential mode current scaling, the full-scale common-mode current scaling is programmed on a channel by channel basis.

In general, it is advised to scale the full-scale common-mode close to the expected average level rather than the worst-case occasional level for maximum stability.

The choice of common-mode current is highly dependent on the application. In case of a BTL application such as depicted in Figure 28 the voltages will always be positive; therefore, the sum of differential and common mode should always be positive, and hence the common mode should be equal to the differential mode.

In case of a single ended use case as depicted in Figure 26, the signal is symmetrical around zero and hence the common mode should equal half of the differential mode, such that the sum is symmetrical around zero.

The full-scale common-mode input current is given as:

I\_MAX\_CM = I\_MAX\_DM \* FIR\_CUR\_RATIO / 21

The default value for *FIR\_CUR\_RATIO* is 26 which leads to roughly a ratio of 1:1 between differential and common-mode current ranges.

#### 7.9.3 Input scaling versus frequency

The low latency ADC behaves like a tracking ADC with noise-shaping. As with other tracking ADCs the low latency ADC has a frequency-dependent maximum signal that it can convert. The maximum signal levels are given in Figure 29 (separated for differential and common-mode signals and normalized to 0 dB at low frequencies).



## Digital Audio Converter and Amplifier Controller



Figure 29 - ADC maximum signal levels

It is important that the input signals to the ADC do not exceed these maximum signal levels in order not to overload the ADC. It is hence important that at least some reconstruction filtering is used between the switching output and the ADC feedback.

### 7.10 Power stage control

The AX5688 has four pins which can be used to interact with a power stage. Pin PSTART and PSTART\_N are used to enable/disable the power stage. Pin PFAULT\_N and PWARN\_N handle fault and warning signals from the power stage.

#### 7.10.1 PSTART and PSTART\_N

Outputs PSTART and PSTART\_N operate exactly the same except for their opposite active-HIGH and active-LOW state. Both outputs are in High-Z state during a supply power-up sequence and as long as the RESET\_N input is active.

#### 7.10.2 PFAULT\_N

The active-LOW PFAULT\_N input is used to handle the power stage fault conditions like: overvoltage, undervoltage, short-circuit protection and over temperature protection. When pin PFAULT\_N is active the AX5688 controls the PSTART and PSTART\_N signals to disable the power stage. Once the power stage fault is resolved the AX5688 controls the PSTART and PSTART and PSTART\_N signals to enable the power stage again.

#### 7.10.3 PWARN\_N

The AX5688 has a PWARN\_N input, which is active low. When this this input is low, the PCM volume starts to ramp down. When the input becomes high, the PCM volume starts to ramp up. The slope of this volume ramp can be set by *pcmvol\_ramp\_interval* (see Table 17). The volume ramp speed (from max volume to zero volume) can be calculated as follows:

$$t_{ramp} = \frac{ramp\_value2 - ramp\_value1}{stepsize \cdot f_{mclk}} \cdot 16 \cdot (pcmvol\_ramp\_interval + 1)$$



## Digital Audio Converter and Amplifier Controller

Where  $t_{ramp}$  is the ramp speed,  $f_{mclk}$  is the master clock frequency of the AX5688, and *pcmvol\_ramp\_interval* is the value of register 007h. The number of steps is set using the volume ramp register settings. For channel A, the volume ramp registers are *ramp\_value1* (register 040h), *ramp\_value2* (register 041h) and *stepsize* (register 042h). See the <u>register map</u> for the volume ramp register base addresses of channel B to D.

### 7.11 Mode control

### 7.11.1 RESET\_N pin

The AX5688 has an active low RESET\_N pin. Activating the reset will set all hardware registers to their default value. After releasing the reset the device must be initialized again.

### 7.11.2 STATUS pin

The AX5688 can diagnose several internal and external conditions. The status of the diagnosis is stored in three registers. The registers have a dual function where a read command will output the information of the register, and a write to the same register will influence its mask setting.

The following conditions can be detected for all channels:

- Channel loop filter output polarity.
- Loop filter zero; zero is detected when the number of MSB bits used for zero detection as configured in the loop filter settings are zero.
- Positive or negative clipping; separate for each channel but combined over all channel states.

In addition, the following global conditions are indicated:

- PWARN\_N pin status
- Mute status
- Serial data receiver status
- PFAULT\_N pin status.

The complete set of status registers is listed in Table 24.

The STATUS pin is activated if the logical OR of any of the bitwise AND operations between the status bits and mask conditions equals one, see Figure 30.







Figure 30. Overview of status register and STATUS pin

If all the mask bits are set to zero, a register read of any of the status bits will return its momentary state which will not persist in the register when the condition itself disappears. If mask bits are set to one, then the corresponding condition will activate the STATUS pin.

Upon activation of the STATUS pin the pin state and the set of register conditions that triggered it are frozen until the three status registers have been cleared. To clear the status registers, read the three registers (address 03Ch to 03Eh) in consecutive order. If a single status register is read the status information is not cleared.

#### 7.11.3 MUTE\_N

Activating the mute pin will ramp to Value1 for each loop filter. Setting Value1 to zero will then perform a full soft mute.



Volume ramp setting

Soft mute: From 0 dB to full mute

Figure 31. Volume control behavior in waveforms



### Digital Audio Converter and Amplifier Controller

#### 7.12 Start-up and shutdown

The following flow gives an high-level description of device initialization after reset and its channel startup/shutdown procedure for a typical application. Depending on the application needs, alternative flows may be better suited. Please, refer to Axign's reference designs for a detailed implementation of the startup and shutdown procedure.

#### 7.12.1 Initialize

The following steps list the sequence to initialize the device:

- 1. Power-up the Recommended order for supply power-up is VDD(IO) first, followed by VDDA and VDDD. Keep the RESET\_N input logic-LOW during supply power-up to prevent unknown output conditions.
- 2. Power-up the supplies of the power stage (proper connections to the PSTART/PSTART\_N pins ensures that it remains inactive).
- 3. Apply a 49.152 MHz clock to the MCLK input.
- 4. Provide digital I2S/TDM stream to the serial audio port.
- 5. Set RESET\_N pin to logic-HIGH.
- 6. Configure data path connections, signal processing coefficients and other settings via the I2C/SPI control port.
- 7. Enable the bandgap reference and reference ADC. Wait for the reference ADC to settle.

#### 7.12.2 Startup

Startup the audio channels using the following sequence of steps:

- 1. Enable the loop filters and PWM modulators.
- 2. Enable external ADC feedback
- 3. Enable the power stage.
- 4. Unmute the audio path by setting MUTE\_N pin to logic-HIGH. Wait for mute sequence to complete.

#### 7.12.3 Shutdown

To shut down the device use the following sequence of steps:

- 1. Mute the audio path by setting MUTE\_N pin to logic-LOW. Wait for mute sequence to be completed.
- 2. Put the power stage in high-Z. Wait for the power stage to shutdown.
- 3. Disable external ADC feedback.
- 4. Disable the loop filters and PWM modulators.



### Digital Audio Converter and Amplifier Controller

### 8 Register map

The memory map consists of  $320 \times 16$ -bit words. The registers are divided into 5 banks of 64 registers each. General configuration data is stored in bank 0 and channel specific configuration data in bank 1 to 4. The total memory size is 5.12 kbit. Figure 32 shows the register map with the 5 banks and their base addresses. The detailed register bit descriptions show the offset address with respect to the base address of the bank.

memory address = base address + offset address





#### 8.1 Bank 0 – Programming mode registers

| Offset<br>address | Register    | Bit  | Symbol               | Access | Value | Description                                                              |
|-------------------|-------------|------|----------------------|--------|-------|--------------------------------------------------------------------------|
| 0000h             | programming | 15:4 | -                    | -      | -     | Reserved                                                                 |
|                   | mode        | 3    | channel_write_select | R/W    | 0b    | Bank 4 – Channel D write select<br>0: write disabled<br>1: write enabled |
|                   |             | 2    | channel_write_select | R/W    | 0b    | Bank 3 – Channel C write select<br>0: write disabled<br>1: write enabled |
|                   |             | 1    | channel_write_select | R/W    | 0b    | Bank 2 – Channel B write select<br>0: write disabled<br>1: write enabled |
|                   |             | 0    | channel_write_select | R/W    | 0b    | Bank 1 – Channel A write select<br>0: write disabled<br>1: write enabled |

#### 8.2 Bank 0 – Sub-system enable registers

The various sub-system enable registers are listed in Table 16.



| Offset<br>address | Register      | Bit   | ble registers (offset addı<br>Symbol | Access | Value | Description                                                                                                                                 |
|-------------------|---------------|-------|--------------------------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 0001h             | main channel  | 15:12 | -                                    | -      | -     | Reserved                                                                                                                                    |
|                   | enable        | 11    | channel_pwm_enable                   | R/W    | 0b    | Enable PWM channel D<br>0: PWM channel disabled<br>1: PWM channel enabled                                                                   |
|                   |               | 10    | channel_pwm_enable                   | R/W    | 0b    | Enable PWM channel C<br>0: PWM channel disabled<br>1: PWM channel enabled                                                                   |
|                   |               | 9     | channel_pwm_enable                   | R/W    | 0b    | Enable PWM channel B<br>0: PWM channel disabled<br>1: PWM channel enabled                                                                   |
|                   |               | 8     | channel_pwm_enable                   | R/W    | 0b    | Enable PWM channel A<br>0: PWM channel disabled<br>1: PWM channel enabled                                                                   |
|                   |               | 7:4   | -                                    | -      | -     | Reserved                                                                                                                                    |
|                   |               | 3     | channel_filter_enable                | R/W    | 0b    | Enable loop filter D<br>0: loop filter disabled<br>1: loop filter enabled                                                                   |
|                   |               | 2     | channel_filter_enable                | R/W    | 0b    | Enable loop filter C<br>0: loop filter disabled<br>1: loop filter enabled                                                                   |
|                   |               | 1     | channel_filter_enable                | R/W    | 0b    | Enable loop filter B<br>0: loop filter disabled<br>1: loop filter enabled                                                                   |
|                   |               | 0     | channel_filter_enable                | R/W    | 0b    | Enable loop filter A<br>0: loop filter disabled<br>1: loop filter enabled                                                                   |
| 0002h             | miscellaneous | 15:13 | -                                    | -      | -     | Reserved                                                                                                                                    |
|                   | enable        | 12    | feedin_filter_enable                 | R/W    | Ob    | Enable the feedin filters for ADC<br>common mode, ADC differential<br>mode and PWM<br>0: feedin filter disabled<br>1: feedin filter enabled |
|                   |               | 11    | powerstage_enable                    | R/W    | 0b    | Enable the power stage<br>0: power stage disabled<br>1: power stage enabled                                                                 |
|                   |               | 10    | reference_enable                     | R/W    | Ob    | Enable the reference generator<br>0: reference generator disabled<br>1: reference generator enabled                                         |

#### Table 16. Bank 0 – Sub-system enable registers (offset address 0001h to 0002h) bit description



| Offset<br>address | Register | Bit | Symbol            | Access | Value | Description                           |
|-------------------|----------|-----|-------------------|--------|-------|---------------------------------------|
|                   |          | 9   | chargepump_enable | R/W    | 0b    | Enable the charge pump                |
|                   |          |     |                   |        |       | 0: charge pump disabled               |
|                   |          |     |                   |        |       | 1: charge pump enabled                |
|                   |          | 8   | radc_enable       | R/W    | 0b    | Enable the reference ADC              |
|                   |          |     |                   |        |       | 0: put analog core in power down mode |
|                   |          |     |                   |        |       | 1: read enable settings from inputs   |
|                   |          | 7:4 | -                 | -      | -     | Reserved                              |
|                   |          | 3   | adc_enable        | R/W    | 0b    | Enable ADC D                          |
|                   |          |     |                   |        |       | 0: ADC disabled                       |
|                   |          |     |                   |        |       | 1: ADC enabled                        |
|                   |          | 2   | adc_enable        | R/W    | 0b    | Enable ADC C                          |
|                   |          |     |                   |        |       | 0: ADC disabled                       |
|                   |          |     |                   |        |       | 1: ADC enabled                        |
|                   |          | 1   | adc_enable        | R/W    | 0b    | Enable ADC B                          |
|                   |          |     |                   |        |       | 0: ADC disabled                       |
|                   |          |     |                   |        |       | 1: ADC enabled                        |
|                   |          | 0   | adc_enable        | R/W    | 0b    | Enable ADC A                          |
|                   |          |     |                   |        |       | 0: ADC disabled                       |
|                   |          |     |                   |        |       | 1: ADC enabled                        |

#### Table 16. Bank 0 – Sub-system enable registers (offset address 0001h to 0002h) bit description

#### 8.3 Bank 0 – Volume/ramp generator control registers

The settings listed in Table 17 set the feed-in paths to either Value1 or Value2 and govern the ramp interval.

#### Table 17. Bank 0 – Feedin and ramp interval control registers (offset address 0003h to 0008h) bit description

| Offset<br>address | Register    | Bit   | Symbol              | Access | Value | Description                                       |
|-------------------|-------------|-------|---------------------|--------|-------|---------------------------------------------------|
| 0003h             | Feedin Ramp | 15:12 | -                   | -      | -     | Reserved                                          |
|                   | Select      | 11    | feedin_ramp_select2 | R/W    | 0b    | Select feed-in ramp2 endpoint value for channel D |
|                   |             |       |                     |        |       | 0: Ramp value 1 selected                          |
|                   |             |       |                     |        |       | 1: Ramp value 2 select                            |
|                   |             | 10    | feedin_ramp_select2 | R/W    | 0b    | Select feed-in ramp2 endpoint value for channel C |
|                   |             |       |                     |        |       | 0: Ramp value 1 selected                          |
|                   |             |       |                     |        |       | 1: Ramp value 2 select                            |
|                   |             | 9     | feedin_ramp_select2 | R/W    | 0b    | Select feed-in ramp2 endpoint value for channel B |



| Offset<br>address | Register    | Bit  | Symbol              | Access | Value | Description                                         |
|-------------------|-------------|------|---------------------|--------|-------|-----------------------------------------------------|
|                   |             |      |                     |        |       | 0: Ramp value 1 selected                            |
|                   |             |      |                     |        |       | 1: Ramp value 2 select                              |
|                   |             | 8    | feedin_ramp_select2 | R/W    | 0b    | Select feed-in ramp2 endpoint value for channel A   |
|                   |             |      |                     |        |       | 0: Ramp value 1 selected                            |
|                   |             |      |                     |        |       | 1: Ramp value 2 select                              |
|                   |             | 7:4  | -                   | -      | -     | Reserved                                            |
|                   |             | 3    | feedin_ramp_select1 | R/W    | 0b    | Select feed-in ramp1 endpoint value for channel D   |
|                   |             |      |                     |        |       | 0: Ramp value 1 selected                            |
|                   |             |      |                     |        |       | 1: Ramp value 2 select                              |
|                   |             | 2    | feedin_ramp_select1 | R/W    | 0b    | Select feed-in ramp1 endpoint value for channel C   |
|                   |             |      |                     |        |       | 0: Ramp value 1 selected                            |
|                   |             |      |                     |        |       | 1: Ramp value 2 select                              |
|                   |             | 1    | feedin_ramp_select1 | R/W    | 0b    | Select feed-in ramp1 endpoint value for channel B   |
|                   |             |      |                     |        |       | 0: Ramp value 1 selected                            |
|                   |             |      |                     |        |       | 1: Ramp value 2 select                              |
|                   |             | 0    | feedin_ramp_select1 | R/W    | 0b    | Select feed-in ramp1 endpoint value for channel A   |
|                   |             |      |                     |        |       | 0: Ramp value 1 selected                            |
|                   |             |      |                     |        |       | 1: Ramp value 2 select                              |
| 0004h             | PCM Volume  | 15:4 | -                   | -      | -     | Reserved                                            |
|                   | Ramp Select | 3    | pcmvol_ramp_select1 | R/W    | 0b    | Select PCM volume ramp endpoint value for channel D |
|                   |             |      |                     |        |       | 0 = Ramp value 1 selected                           |
|                   |             |      |                     |        |       | 1 = Ramp value 2 select                             |
|                   |             | 2    | pcmvol_ramp_select1 | R/W    | 0b    | Select PCM volume ramp endpoint value for channel C |
|                   |             |      |                     |        |       | 0 = Ramp value 1 selected                           |
|                   |             |      |                     |        |       | 1 = Ramp value 2 select                             |
|                   |             | 1    | pcmvol_ramp_select1 | R/W    | 0b    | Select PCM volume ramp endpoint value for channel B |
|                   |             |      |                     |        |       | 0 = Ramp value 1 selected                           |
|                   |             |      |                     |        |       | 1 = Ramp value 2 select                             |
|                   |             | 0    | pcmvol_ramp_select1 | R/W    | 0b    | Select PCM volume ramp endpoint value for channel A |
|                   |             |      |                     |        |       | 0 = Ramp value 1 selected                           |
|                   |             |      |                     |        |       | 1 = Ramp value 2 select                             |

#### Table 17. Bank 0 – Feedin and ramp interval control registers (offset address 0003h to 0008h) bit description



| Offset<br>address | Register                               | Bit  | Symbol                         | Access | Value | Description                                                                                                                                                                                     |
|-------------------|----------------------------------------|------|--------------------------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0005h             | Feedin Ramp<br>Control                 | 15:0 | feedin_ramp_interval           | R/W    | 0001h | Feedin ramp interval value<br>After feedin_ramp_interval*mclk*16<br>cycles, the ramp values of all feedin<br>blocks are updated with the chosen<br>step sizes.                                  |
| 0006h             | Feedin Ramp<br>Control override        | 15:0 | feedin_ramp_interval_wmo<br>de | R/W    | 0032h | Overrides feedin_ramp_interval when<br>in error mode. After<br>feedin_ramp_interval_wmode*mclk*16<br>cycles, the ramp values of all feedin<br>blocks are updated with the chosen<br>step sizes. |
| 0007h             | PCM Volume<br>Ramp Control             | 15:0 | pcmvol_ramp_interval           | R/W    | 0064h | PCM ramp interval value. After<br>pcm_ramp_interval*mclk*16 cycles,<br>the ramp values of all PCM blocks are<br>updated with the chosen step sizes.                                             |
| 0008h             | PCM Volume<br>Ramp Control<br>override | 15:0 | pcmvol_ramp_interval_wm<br>ode | R/W    | C350h | Overrides pcm_ramp_interval when in<br>error mode. After<br>pcm_ramp_interval_wmode*mclk*16<br>cycles, the ramp values of all PCM<br>blocks are updated with the chosen<br>step sizes           |

#### Table 17. Bank 0 – Feedin and ramp interval control registers (offset address 0003h to 0008h) bit description

#### 8.4 Bank 0 – Serial data transmitter registers

#### Table 18. Bank 0 – Serial Data Transmitter registers (offset address 000Fh to 0011h) bit description

| Offset<br>address | Register | Bit   | Symbol               | Access | Value | Description                                                                                                        |
|-------------------|----------|-------|----------------------|--------|-------|--------------------------------------------------------------------------------------------------------------------|
| 000Fh             | sdtx     | 15:12 | -                    | -      | -     | Reserved                                                                                                           |
|                   |          | 11    | sdtx_enable          | R/W    | 1b    | Enable Serial Data Transmitter<br>0: Serial Data Transmitter disabled<br>1: Serial Data Transmitter Enabled        |
|                   |          | 10:8  | sdtx_clkdiv_pow2     | R/W    | 010b  | Set the Serial Data Transmitter bit clock<br>$bclk = \frac{mclk}{2^{sdtx\_clkdiv\_pow2}}$                          |
|                   |          | 7:6   | sdtx_timeslot_length | R/W    | 10b   | Sets the number of bits per channel of the<br>Serial Data transmitter<br>00: 16-bits<br>01: 24-bits<br>10: 32 bits |



| Offset<br>address | Register                 | Bit   | Symbol               | Access | Value | Description                                                                                                                                                                                |
|-------------------|--------------------------|-------|----------------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   |                          |       |                      |        |       | 11: 32 bits                                                                                                                                                                                |
|                   |                          | 5     | sdtx_bclk_edge_sel   | R/W    | 1b    | Sets the clock edge on which the data is<br>clocked out<br>1: Falling edge of bclk<br>0: Rising edge of bclk                                                                               |
|                   |                          | 4     | sdtx_fclk_inverted   | R/W    | 1b    | Sets frame clock polarity<br>0: Normal fclk<br>1: Inverted fclk                                                                                                                            |
|                   |                          | 3     | sdtx_fclk_data_delay | R/W    | 1b    | Sets the data delay compared to frame<br>clock<br>0: No delay<br>1: One bit clock delay                                                                                                    |
|                   |                          | 2:1   | sdtx_set_slots       | R/W    | 00b   | Sets the number of I2S/TDM output<br>channels<br>00: 2 slots<br>01: 4 slots<br>10: 8 slots<br>11: 8 slots                                                                                  |
|                   |                          | 0     | sdtx_lsb_first       | R/W    | 0b    | Sets LSB/MSB first of the data in the slot<br>0: MSB first<br>1: LSB first                                                                                                                 |
| 0010h             | Serial Data              | 15:12 | -                    | -      | -     | Reserved                                                                                                                                                                                   |
|                   | Tx Channel<br>Pointers 1 | 11:9  | sdtx_ch_pointer_3    | R/W    | 011b  | Mapping of processing channel(s)/slice(s)<br>onto serial data channel 3<br>000: channel/slice A<br>001: channel/slice B<br>010: channel/slice C<br>011: channel/slice D<br>Others: invalid |
|                   |                          | 8:6   | sdtx_ch_pointer_2    | R/W    | 001b  | Mapping of processing channel(s)/slice(s)<br>onto serial data channel 2<br>See sdtx_ch_pointer_3 mapping table.                                                                            |
|                   |                          | 5:3   | sdtx_ch_pointer_1    | R/W    | 011b  | Mapping of processing channel(s)/slice(s)<br>onto serial data channel 1<br>See sdtx_ch_pointer_3 mapping table.                                                                            |
|                   |                          | 2:0   | sdtx_ch_pointer_0    | R/W    | 001b  | Mapping of processing channel(s)/slice(s)<br>onto serial data channel 0                                                                                                                    |

#### Table 18. Bank 0 – Serial Data Transmitter registers (offset address 000Fh to 0011h) bit description



| Offset<br>address | Register                 | Bit   | Symbol            | Access | Value | Description                                                                                                                                                                                |
|-------------------|--------------------------|-------|-------------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   |                          |       |                   |        |       | See sdtx_ch_pointer_3 mapping table.                                                                                                                                                       |
| 0011h             | Serial Data              | 15:12 | -                 | -      | -     | Reserved                                                                                                                                                                                   |
|                   | Tx Channel<br>Pointers 2 | 11:9  | sdtx_ch_pointer_7 | R/W    | 011b  | Mapping of processing channel(s)/slice(s)<br>onto serial data channel 7<br>000: channel/slice A<br>001: channel/slice B<br>010: channel/slice C<br>011: channel/slice D<br>Others: invalid |
|                   |                          | 8:6   | sdtx_ch_pointer_6 | R/W    | 001b  | Mapping of processing channel(s)/slice(s)<br>onto serial data channel 6<br>See sdtx_ch_pointer_7 mapping table.                                                                            |
|                   |                          | 5:3   | sdtx_ch_pointer_5 | R/W    | 011b  | Mapping of processing channel(s)/slice(s)<br>onto serial data channel 5<br>See sdtx_ch_pointer_7 mapping table.                                                                            |
|                   |                          | 2:0   | sdtx_ch_pointer_4 | R/W    | 001b  | Mapping of processing channel(s)/slice(s)<br>onto serial data channel 4<br>See sdtx_ch_pointer_7 mapping table.                                                                            |

#### Table 18. Bank 0 – Serial Data Transmitter registers (offset address 000Fh to 0011h) bit description

#### 8.5 Bank 0 – Serial data receiver registers

| Offset<br>address | Register                | Bit   | Symbol               | Access | Value | Description                                            |
|-------------------|-------------------------|-------|----------------------|--------|-------|--------------------------------------------------------|
| 0012h             | Serial Data<br>Receiver | 15:10 | -                    | -      | -     | Reserved                                               |
|                   | Receiver                | 9     | sdrx_enable          | R/W    | 1b    | Enable Serial Data Receiver                            |
|                   |                         |       |                      |        |       | 0: Serial Data Receiver disabled                       |
|                   |                         |       |                      |        |       | 1: Serial Data Receiver Enabled                        |
|                   |                         | 8:7   | sdrx_timeslot_length | R/W    | 10b   | Sets the number of bits per channel of the SD receiver |
|                   |                         |       |                      |        |       | 00: 16-bits                                            |
|                   |                         |       |                      |        |       | 01: 24-bits                                            |
|                   |                         |       |                      |        |       | 10: 32 bits                                            |
|                   |                         |       |                      |        |       | 11: 32 bits                                            |
|                   |                         | 6     | sdrx_bclk_edge_sel   | R/W    | 1b    | Sets the clock edge on which the data is clocked in    |
|                   |                         |       |                      |        |       | 1: Falling edge of bclk                                |
|                   |                         |       |                      |        |       | 0: Rising edge of bclk                                 |

#### Table 19. Bank 0 – Serial data receiver configuration registers (offset address 0012h to 0014h) bit description



| Offset<br>address | Register                  | Bit   | Symbol               | Access | Value | Description                                                         |
|-------------------|---------------------------|-------|----------------------|--------|-------|---------------------------------------------------------------------|
|                   |                           | 5     | sdrx_fclk_inverted   | R/W    | 1b    | Sets frame clock polarity                                           |
|                   |                           |       |                      |        |       | 0: Normal fclk                                                      |
|                   |                           |       |                      |        |       | 1: Inverted fclk                                                    |
|                   |                           | 4     | sdrx_fclk_data_delay | R/W    | 1b    | Sets the data delay compared to frame clock                         |
|                   |                           |       |                      |        |       | 0: No delay                                                         |
|                   |                           |       |                      |        |       | 1: One bit clock delay                                              |
|                   |                           | 3:2   | sdrx_set_slots       | R/W    | 00b   | Sets the number of I2S/TDM output channels                          |
|                   |                           |       |                      |        |       | 00: 2 slots                                                         |
|                   |                           |       |                      |        |       | 01: 4 slots                                                         |
|                   |                           |       |                      |        |       | 10: 8 slots                                                         |
|                   |                           |       |                      |        |       | 11: 8 slots                                                         |
|                   |                           | 1     | sdrx_lsb_first       | R/W    | 0b    | Sets LSB/MSB first of the data in the slot                          |
|                   |                           |       |                      |        |       | 0: MSB first                                                        |
|                   |                           |       |                      |        |       | 1: LSB first                                                        |
|                   |                           | 0     | sdrx_auto_hold       | R/W    | 1b    | Set data auto hold input after error                                |
|                   |                           |       |                      |        |       | 0: Do not hold input data                                           |
|                   |                           |       |                      |        |       | 1: Hold input data                                                  |
| 0013h             | Serial Data<br>Rx Channel | 15:12 | sdrx_ch_pointer_3    | R/W    | 0001b | Mapping of serial data time slot onto processing channel/slice 3    |
|                   | Pointers 1                |       |                      |        |       | 0000: time slot 1                                                   |
|                   |                           |       |                      |        |       | 0001: time slot 2                                                   |
|                   |                           |       |                      |        |       | 0010: time slot 3                                                   |
|                   |                           |       |                      |        |       | 0011: time slot 4                                                   |
|                   |                           |       |                      |        |       | 0100: time slot 5                                                   |
|                   |                           |       |                      |        |       | 0101: time slot 6                                                   |
|                   |                           |       |                      |        |       | 0110: time slot 7                                                   |
|                   |                           |       |                      |        |       | 0111: time slot 8                                                   |
|                   |                           |       |                      |        |       | 1000: time slot 9                                                   |
|                   |                           |       |                      |        |       | 1001: time slot 10                                                  |
|                   |                           |       |                      |        |       | 1010: time slot 11                                                  |
|                   |                           |       |                      |        |       | 1011: time slot 12                                                  |
|                   |                           |       |                      |        |       | 1100: time slot 13                                                  |
|                   |                           |       |                      |        |       | 1101: time slot 14                                                  |
|                   |                           |       |                      |        |       | 1110: time slot 15                                                  |
|                   |                           |       |                      |        |       | 1111: time slot 16                                                  |
|                   |                           | 11:8  | sdrx_ch_pointer_2    | R/W    | 0001b | Mapping of serial data time slot onto<br>processing channel/slice 2 |
|                   |                           |       |                      |        |       | See sdrx_ch_pointer_3 mapping table                                 |



| Offset<br>address | Register                  | Bit   | Symbol            | Access | Value | Description                                                      |
|-------------------|---------------------------|-------|-------------------|--------|-------|------------------------------------------------------------------|
|                   |                           | 7:4   | sdrx_ch_pointer_1 | R/W    | 0000b | Mapping of serial data time slot onto processing channel/slice 1 |
|                   |                           |       |                   |        |       | See sdrx_ch_pointer_3 mapping table.                             |
|                   |                           | 3:0   | sdrx_ch_pointer_0 | R/W    | 000b  | Mapping of serial data time slot onto processing channel/slice 0 |
|                   |                           |       |                   |        |       | See sdrx_ch_pointer_3 mapping table.                             |
| 0014h             | Serial Data<br>Rx Channel | 15:12 | sdrx_ch_pointer_7 | R/W    | 0001b | Mapping of serial data time slot onto processing channel/slice 7 |
|                   | Pointers 2                |       |                   |        |       | 0000: time slot 1                                                |
|                   |                           |       |                   |        |       | 0001: time slot 2                                                |
|                   |                           |       |                   |        |       | 0010: time slot 3                                                |
|                   |                           |       |                   |        |       | 0011: time slot 4                                                |
|                   |                           |       |                   |        |       | 0100: time slot 5                                                |
|                   |                           |       |                   |        |       | 0101: time slot 6                                                |
|                   |                           |       |                   |        |       | 0110: time slot 7                                                |
|                   |                           |       |                   |        |       | 0111: time slot 8                                                |
|                   |                           |       |                   |        |       | 1000: time slot 9                                                |
|                   |                           |       |                   |        |       | 1001: time slot 10                                               |
|                   |                           |       |                   |        |       | 1010: time slot 11                                               |
|                   |                           |       |                   |        |       | 1011: time slot 12                                               |
|                   |                           |       |                   |        |       | 1100: time slot 13                                               |
|                   |                           |       |                   |        |       | 1101: time slot 14                                               |
|                   |                           |       |                   |        |       | 1110: time slot 15                                               |
|                   |                           |       |                   |        |       | 1111: time slot 16                                               |
|                   |                           | 11:8  | sdrx_ch_pointer_6 | R/W    | 0001b | Mapping of serial data time slot onto processing channel/slice 6 |
|                   |                           |       |                   |        |       | See sdrx_ch_pointer_7 mapping table.                             |
|                   |                           | 7:4   | sdrx_ch_pointer_5 | R/W    | 0000b | Mapping of serial data time slot onto processing channel/slice 5 |
|                   |                           |       |                   |        |       | See sdrx_ch_pointer_7 mapping table.                             |
|                   |                           | 3:0   | sdrx_ch_pointer_4 | R/W    | 000b  | Mapping of serial data time slot onto processing channel/slice 4 |
|                   |                           |       |                   |        |       | See sdrx_ch_pointer_7 mapping table.                             |

#### Table 19. Bank 0 – Serial data receiver configuration registers (offset address 0012h to 0014h) bit description

### 8.6 Bank 0 – Butterfly mixer configuration registers

| Offset<br>address | Register | Bit   | Symbol | Access | Value | Description |
|-------------------|----------|-------|--------|--------|-------|-------------|
| 0015h             |          | 15:11 | -      | -      | -     | Reserved    |



| Offset<br>address | Register           | Bit   | Symbol             | Access | Value | Description                                                       |
|-------------------|--------------------|-------|--------------------|--------|-------|-------------------------------------------------------------------|
|                   | Butterfly<br>Mixer | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | Selects the output of the summation point in the data path B.     |
|                   | Element            |       |                    |        |       | 000: inp1                                                         |
|                   | AB                 |       |                    |        |       | 001: inp1 + inp2                                                  |
|                   |                    |       |                    |        |       | 010: inp1 - inp2                                                  |
|                   |                    |       |                    |        |       | 011: inp2 - inp1                                                  |
|                   |                    |       |                    |        |       | Others: inp2                                                      |
|                   |                    | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | Selects the output of the summation point in the data path A.     |
|                   |                    |       |                    |        |       | 000: inp1                                                         |
|                   |                    |       |                    |        |       | 001: inp1 + inp2                                                  |
|                   |                    |       |                    |        |       | 010: inp1 - inp2                                                  |
|                   |                    |       |                    |        |       | 011: inp2 - inp1                                                  |
|                   |                    |       |                    |        |       | Others: inp2                                                      |
|                   |                    | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | Enable divide by 2 of input signal 2                              |
|                   |                    |       |                    |        |       | 0: inp2 = inp2                                                    |
|                   |                    |       |                    |        |       | 1: inp2 = inp2 / 2                                                |
|                   |                    | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | Enable divide by 2 of input signal 1                              |
|                   |                    |       |                    |        |       | 0: inp1 = inp1                                                    |
|                   |                    |       |                    |        |       | 1: inp1 = inp1 / 2                                                |
|                   |                    | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | Set the clip behavior of the mixer element.                       |
|                   |                    |       |                    |        |       | 00: Each data path clips separately                               |
|                   |                    |       |                    |        |       | 01: Add the remainder from clipping to the other data path        |
|                   |                    |       |                    |        |       | 10: Subtract the remainder from clipping from the other data path |
|                   |                    |       |                    |        |       | 11: Each data path clips separately                               |
|                   |                    | 0     | bfly_ab_clipatzero | R/W    | 1b    | Set the clip behavior of the mixer element when saturated.        |
|                   |                    |       |                    |        |       | 0: Clip the lower value at -1                                     |
|                   |                    |       |                    |        |       | 1: Clip the lower value at 0                                      |
| 0016h             | Butterfly          | 15:11 | -                  | -      | -     | Reserved                                                          |
|                   | Mixer<br>Element   | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | See description butterfly mixer element AB                        |
|                   | CD                 | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | See description butterfly mixer element AB                        |
|                   |                    | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | See description butterfly mixer element AB                        |
|                   |                    | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | See description butterfly mixer element AB                        |
|                   |                    | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | See description butterfly mixer element AB                        |
|                   |                    | 0     | bfly_ab_clipatzero | R/W    | 1b    | See description butterfly mixer element AB                        |
| 0017h             | Butterfly          | 15:11 | -                  | -      | -     | Reserved                                                          |
|                   | Mixer              | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | See description butterfly mixer element AB                        |
|                   | 1                  | 1     | ,                  | 1      |       | , ,                                                               |



# Digital Audio Converter and Amplifier Controller

| Table 20.<br>Offset | Register         | Bit   | Symbol             | Access | Value | Idress 0015h to 0020h) bit description Description |
|---------------------|------------------|-------|--------------------|--------|-------|----------------------------------------------------|
| address             |                  |       |                    |        |       | •                                                  |
|                     | Element          | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | See description butterfly mixer element AB         |
|                     | EF               | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | See description butterfly mixer element AB         |
|                     |                  | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | See description butterfly mixer element AB         |
|                     |                  | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | See description butterfly mixer element AB         |
|                     |                  | 0     | bfly_ab_clipatzero | R/W    | 1b    | See description butterfly mixer element AB         |
| 0018h               | Butterfly        | 15:11 | -                  | -      | -     | Reserved                                           |
|                     | Mixer<br>Element | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | See description butterfly mixer element AB         |
|                     | GH               | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | See description butterfly mixer element AB         |
|                     |                  | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | See description butterfly mixer element AB         |
|                     |                  | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | See description butterfly mixer element AB         |
|                     |                  | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | See description butterfly mixer element AB         |
|                     |                  | 0     | bfly_ab_clipatzero | R/W    | 1b    | See description butterfly mixer element AB         |
| 0019h Butterfly     |                  | 15:11 | -                  | -      | -     | Reserved                                           |
|                     | Mixer<br>Element | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | See description butterfly mixer element AB         |
|                     | AC               | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | See description butterfly mixer element AB         |
|                     |                  | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | See description butterfly mixer element AB         |
|                     |                  | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | See description butterfly mixer element AB         |
|                     |                  | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | See description butterfly mixer element AB         |
|                     |                  | 0     | bfly_ab_clipatzero | R/W    | 1b    | See description butterfly mixer element AB         |
| 001Ah               | Butterfly        | 15:11 | -                  | -      | -     | Reserved                                           |
|                     | Mixer<br>Element | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | See description butterfly mixer element AB         |
|                     | BD               | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | See description butterfly mixer element AB         |
|                     |                  | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | See description butterfly mixer element AB         |
|                     |                  | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | See description butterfly mixer element AB         |
|                     |                  | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | See description butterfly mixer element AB         |
|                     |                  | 0     | bfly_ab_clipatzero | R/W    | 1b    | See description butterfly mixer element AB         |
| 001Bh               | Butterfly        | 15:11 | -                  | -      | -     | Reserved                                           |
|                     | Mixer<br>Element | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | See description butterfly mixer element AB         |
|                     | EG               | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | See description butterfly mixer element AB         |
|                     |                  | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | See description butterfly mixer element AB         |
|                     |                  | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | See description butterfly mixer element AB         |
|                     |                  | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | See description butterfly mixer element AB         |
|                     |                  | 0     | bfly_ab_clipatzero | R/W    | 1b    | See description butterfly mixer element AB         |
| 001Ch               | Butterfly        | 15:11 | -                  | -      | -     | Reserved                                           |
|                     | Mixer            | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | See description butterfly mixer element AB         |
|                     |                  | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | See description butterfly mixer element AB         |



# Digital Audio Converter and Amplifier Controller

| Table 20.<br>Offset<br>address | Register         | Bit   | Symbol             | Access | Value | dress 0015h to 0020h) bit description Description |
|--------------------------------|------------------|-------|--------------------|--------|-------|---------------------------------------------------|
|                                | Element          | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | See description butterfly mixer element AB        |
|                                | FH               | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | See description butterfly mixer element AB        |
|                                |                  | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | See description butterfly mixer element AB        |
|                                |                  | 0     | bfly_ab_clipatzero | R/W    | 1b    | See description butterfly mixer element AB        |
| 001Dh                          | Butterfly        | 15:11 | -                  | -      | -     | Reserved                                          |
|                                | Mixer            | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | See description butterfly mixer element AB        |
|                                | Element<br>AE    | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | See description butterfly mixer element AB        |
|                                |                  | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | See description butterfly mixer element AB        |
|                                |                  | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | See description butterfly mixer element AB        |
|                                |                  | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | See description butterfly mixer element AB        |
|                                |                  | 0     | bfly_ab_clipatzero | R/W    | 1b    | See description butterfly mixer element AB        |
| 001Eh Butterf                  | Butterfly        | 15:11 | -                  | -      | -     | Reserved                                          |
|                                | Mixer<br>Element | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | See description butterfly mixer element AB        |
|                                | BF               | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | See description butterfly mixer element AB        |
|                                |                  | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | See description butterfly mixer element AB        |
|                                |                  | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | See description butterfly mixer element AB        |
|                                |                  | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | See description butterfly mixer element AB        |
|                                |                  | 0     | bfly_ab_clipatzero | R/W    | 1b    | See description butterfly mixer element AB        |
| 001Fh                          | Butterfly        | 15:11 | -                  | -      | -     | Reserved                                          |
|                                | Mixer<br>Element | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | See description butterfly mixer element AB        |
|                                | CG               | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | See description butterfly mixer element AB        |
|                                |                  | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | See description butterfly mixer element AB        |
|                                |                  | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | See description butterfly mixer element AB        |
|                                |                  | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | See description butterfly mixer element AB        |
|                                |                  | 0     | bfly_ab_clipatzero | R/W    | 1b    | See description butterfly mixer element AB        |
| 0020h                          | Butterfly        | 15:11 | -                  | -      | -     | Reserved                                          |
|                                | Mixer<br>Element | 10:8  | bfly_ab_outsel2    | R/W    | 010b  | See description butterfly mixer element AB        |
|                                | Element<br>DH    | 7:5   | bfly_ab_outsel1    | R/W    | 001b  | See description butterfly mixer element AB        |
|                                |                  | 4     | bfly_ab_inp2_div2  | R/W    | 1b    | See description butterfly mixer element AB        |
|                                |                  | 3     | bfly_ab_inp1_div2  | R/W    | 0b    | See description butterfly mixer element AB        |
|                                |                  | 2:1   | bfly_ab_clipbehav  | R/W    | 10b   | See description butterfly mixer element AB        |
|                                |                  | 0     | bfly_ab_clipatzero | R/W    | 1b    | See description butterfly mixer element AB        |



### 8.7 Bank 0 – Refgen ADC configuration register

#### Table 21. Bank 0 – Refgen ADC current scaling setting register (offset address 0026h) bit description

| Offset<br>address | Register               | Bit   | Symbol         | Access | Value   | Description                                                                                  |
|-------------------|------------------------|-------|----------------|--------|---------|----------------------------------------------------------------------------------------------|
| 0026h             | Reference<br>Generator | 15:14 | -              | -      | -       | Reserved                                                                                     |
|                   |                        | 13:8  | iref_fir_value | R/W    | 101111b | Sets the FIRDAC current when<br>using the bandgap reference<br>instead of the reference loop |
|                   |                        | 7:0   | -              | -      | -       | Reserved                                                                                     |

#### 8.8 Bank 0 – Output crossbar configuration registers

| Offset<br>address | Register           | Bit          | Symbol   | Access | Value                                           | Description                                            |
|-------------------|--------------------|--------------|----------|--------|-------------------------------------------------|--------------------------------------------------------|
| 002Fh             | Crossbar           | 15:8         | -        | -      | -                                               | Reserved                                               |
|                   | bus select         | 7:6          | bus_sel3 | R/W    | 00b                                             | Select signal for 4 <sup>th</sup> input mux<br>00: PWM |
|                   |                    |              |          |        |                                                 | 01: ADC_CM                                             |
|                   |                    |              |          |        |                                                 | 10: ADC_DM                                             |
|                   |                    |              |          |        |                                                 | 11: reserved                                           |
|                   |                    | 5:4          | bus_sel2 | R/W    | 00b                                             | Select signal for 3 <sup>rd</sup> input mux            |
|                   |                    |              |          |        |                                                 | See description 4 <sup>th</sup> input mux              |
|                   |                    | 3:2          | bus_sel1 | R/W    | 00b                                             | Select signal for 2 <sup>nd</sup> input mux            |
|                   |                    |              |          |        |                                                 | See description 4 <sup>th</sup> input mux              |
|                   |                    | 1:0          | bus_sel0 | R/W    | 00b                                             | Select signal for 1 <sup>st</sup> input mux            |
|                   |                    |              |          |        |                                                 | See description 4 <sup>th</sup> input mux              |
| 0030h             | Crossbar           | 15:3         | -        | -      | -                                               | Reserved                                               |
|                   | output<br>select 1 | 2:0 out1_sel | R/W      | 000b   | Selection of the bus index to be routed to out1 |                                                        |
|                   |                    |              |          |        | 000: bus 0                                      |                                                        |
|                   |                    |              |          |        |                                                 | 001: bus 1                                             |
|                   |                    |              |          |        |                                                 | 010: bus 2                                             |
|                   |                    |              |          |        |                                                 | 011: bus 3                                             |
|                   |                    |              |          |        |                                                 | Others: invalid                                        |
| 0031h             | Crossbar           | 15:3         | -        | -      | -                                               | Reserved                                               |
|                   | output<br>select 2 | 2:0          | out2_sel | R/W    | 000b                                            | Selection of the bus index to be routed to out2        |
|                   |                    |              |          |        |                                                 | 000: bus 0                                             |
|                   |                    |              |          |        |                                                 | 001: bus 1                                             |
|                   |                    |              |          |        |                                                 | 010: bus 2                                             |

#### Table 22. Bank 0 - Crossbar configuration registers (offset address 002Fh to 0037h) bit description



| Offset<br>address | Register           | Bit                             | Symbol   | Access | Value | Description                                     |
|-------------------|--------------------|---------------------------------|----------|--------|-------|-------------------------------------------------|
|                   |                    |                                 |          |        |       | 011: bus 3                                      |
|                   |                    |                                 |          |        |       | Others: invalid                                 |
| 0032h             | Crossbar           | 15:3                            | -        | -      | -     | Reserved                                        |
|                   | output<br>select 3 | 2:0                             | out3_sel | R/W    | 000b  | Selection of the bus index to be routed to out3 |
|                   |                    |                                 |          |        |       | 000: bus 0                                      |
|                   |                    |                                 |          |        |       | 001: bus 1                                      |
|                   |                    |                                 |          |        |       | 010: bus 2                                      |
|                   |                    |                                 |          |        |       | 011: bus 3                                      |
|                   |                    |                                 |          |        |       | Others: invalid                                 |
| 0033h             | Crossbar           | 15:3                            | -        | -      | -     | Reserved                                        |
|                   | output<br>select 4 | output<br>select 4 2:0 out4_sel | out4_sel | R/W    | 000Ь  | Selection of the bus index to be routed to out4 |
|                   |                    |                                 |          |        |       | 000: bus 0                                      |
|                   |                    |                                 |          |        |       | 001: bus 1                                      |
|                   |                    |                                 |          |        |       | 010: bus 2                                      |
|                   |                    |                                 |          |        |       | 011: bus 3                                      |
|                   |                    |                                 |          |        |       | Others: invalid                                 |
| 0034h             | -                  | -                               | -        | -      | -     | Reserved                                        |
| 0035h             | -                  | -                               | -        | -      | -     | Reserved                                        |
| 0036h             | -                  | -                               | -        | -      | -     | Reserved                                        |
| 0037h             | -                  | -                               | -        | -      | -     | Reserved                                        |

#### Table 22. Bank 0 - Crossbar configuration registers (offset address 002Fh to 0037h) bit description

#### 8.9 Bank 0 – Power stage control registers

#### Table 23. Bank 0 – Expert Fault mode behavior registers (offset address 0038h) bit description

| Offset<br>address | Register      | Bit   | Symbol           | Access | Value | Description                                                                                                                                                   |
|-------------------|---------------|-------|------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0038h             | Expert        | 15:12 | -                | -      | -     | Reserved                                                                                                                                                      |
|                   | Fault<br>Mask | 11    | fault_mask       | R/W    | 0b    | Fault mask<br>0: Disable sticky fault mode<br>1: Enable sticky fault mode (stay in fault<br>mode even if PFAULT_N goes high again)                            |
|                   |               | 10    | pcmvol_ramp_mask | R/W    | 0b    | PCM ramp volume mask<br>1: Ramp volume down to ramp value1 (by<br>default equal to mute)<br>0: Enable pcm volume ramp select<br>according to register x bit y |
|                   |               | 9     | adc_mask         | R/W    | 0b    | LLADC mask                                                                                                                                                    |



| Offset<br>address | Register | Bit | Symbol             | Access | Value | Description                                                   |
|-------------------|----------|-----|--------------------|--------|-------|---------------------------------------------------------------|
|                   |          |     |                    |        |       | 1: Disable all ADCs                                           |
|                   |          |     |                    |        |       | 0: Enable ADCs according to register x bit y                  |
|                   |          | 8   | chargepump_mask    | R/W    | 0b    | Charge pump mask                                              |
|                   |          |     |                    |        |       | 1: Disable charge pump                                        |
|                   |          |     |                    |        |       | 0: Enable charge pump according to register x bit y           |
|                   |          | 7   | radc_mask          | R/W    | 0b    | Reference ADC mask                                            |
|                   |          |     |                    |        |       | 1: Disable reference ADC                                      |
|                   |          |     |                    |        |       | 0: Enable reference ADC according to register x bit y         |
|                   |          | 6   | reference_mask     | R/W    | 0b    | Disable the bandgap reference<br>1: Disable the bandgap       |
|                   |          |     |                    |        |       | 0: Enable the bandgap according to register x bit y           |
|                   |          | 5   | feedin_ramp2_mask  | R/W    | 0b    | Feedin ramp 2 mask                                            |
|                   |          |     |                    |        |       | 1: Ramp feed-in 2 down to ramp value1                         |
|                   |          |     |                    |        |       | 0: Enable feed-in ramp 2 select according to register x bit y |
|                   |          | 4   | feedin_ramp1_mask  | R/W    | 0b    | Feedin ramp 1 mask                                            |
|                   |          |     |                    |        |       | 1: Ramp feed-in 2 down to ramp value 1                        |
|                   |          |     |                    |        |       | 0: Enable feed-in ramp 1 select according to register x bit y |
|                   |          | 3   | channel_pwm_mask   | R/W    | 0b    | PWM mask                                                      |
|                   |          |     |                    |        |       | 1: Disable all PWM modulators                                 |
|                   |          |     |                    |        |       | 0: Enable PWM according to register x bit y                   |
|                   |          | 2   | chanel_filter_mask | R/W    | 0b    | Channel filter mask                                           |
|                   |          |     |                    |        |       | 1: Disable all loop filters                                   |
|                   |          |     |                    |        |       | 0: Enable default settings according to register x bit y      |
|                   |          | 1   | feedin_filter_mask | R/W    | 0b    | Feed-in filter mask                                           |
|                   |          |     |                    |        |       | 1: Disable feed-in filter                                     |
|                   |          |     |                    |        |       | 0: Enable default settings according to register x bit y      |
|                   |          | 0   | pstart_mask        | R/W    | 0b    | PSTART mask                                                   |
|                   |          |     |                    |        |       | 1: Keep PSTART equal to value set in register 002h, bit 11    |
|                   |          |     |                    |        |       | 0: Deassert PSTART                                            |

#### Table 23. Bank 0 – Expert Fault mode behavior registers (offset address 0038h) bit description



When in Expert mode fault state, register values are propagated: When the chip was in expert mode fault state, changes to the enable registers and ramp select registers are propagated to the internal signals. This behavior makes the expert mode fault state behavior programmable (using register 038h).

### 8.10 Bank 0 – Status registers

| Offset<br>address | Register      | Bit   | Symbol             | Access | Value | Description                                                                                                                                     |
|-------------------|---------------|-------|--------------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 003Ch             | Status        | 15:12 | -                  | -      | -     | Reserved                                                                                                                                        |
|                   | information 1 | 11    | chfltd_sign_detect | R/W    | 0     | Sign of channel D loop filter output<br>On read: Status<br>On write: Set/clear IRQ                                                              |
|                   |               | 10    | chfltc_sign_detect | R/W    | 0     | Sign of channel C loop filter output<br>On read: Status<br>On write: Set/clear IRQ                                                              |
|                   |               | 9     | chfltb_sign_detect | R/W    | 0     | Sign of channel B loop filter output<br>On read: Status<br>On write: Set/clear IRQ                                                              |
|                   |               | 8     | chflta_sign_detect | R/W    | 0     | Sign of channel A loop filter output<br>On read: Status<br>On write: Set/clear IRQ                                                              |
|                   |               | 7:4   | -                  | -      | -     | Reserved                                                                                                                                        |
|                   |               | 3     | chfltd_zero_detect | R/W    | 0     | Zero detection of channel D loop<br>filter<br>On read: Status                                                                                   |
|                   |               | 2     | chfltc_zero_detect | R/W    | 0     | On write: Set/clear IRQ<br>Zero detection of channel C loop filter<br>On read: Status<br>On write: Set/clear IRQ                                |
|                   |               | 1     | chfltb_zero_detect | R/W    | 0     | Zero detection of channel B loop filter<br>On read: Status<br>On write: Set/clear IRQ                                                           |
|                   |               | 0     | chflta_zero_detect | R/W    | 0     | Zero detection of channel A loop filter<br>On read: Status<br>On write: Set/clear IRQ                                                           |
| 003Dh             | Status        | 15:8  | -                  | -      | -     | Reserved                                                                                                                                        |
|                   | information 2 | 7:6   | chfltd_clip_detect | R/W    | 00b   | Pos/neg clipping detect channel D<br>loop filter. On read:<br>00: No overflow<br>01: Negative overflow<br>10: Positive overflow<br>11: Reserved |

#### Table 24. Bank 0 – Status registers (offset address 003Ch to 003Eh) bit description



| Table 24.         |               |      |                    |        |       |                                                            |
|-------------------|---------------|------|--------------------|--------|-------|------------------------------------------------------------|
| Offset<br>address | Register      | Bit  | Symbol             | Access | Value | Description                                                |
|                   |               |      |                    |        |       | On write: Set/clear IRQ                                    |
|                   |               | 5:4  | chfltc_clip_detect | R/W    | 00b   | Pos/neg clipping detect channel C<br>loop filter. On read: |
|                   |               |      |                    |        |       | 00: No overflow                                            |
|                   |               |      |                    |        |       | 01: Negative overflow                                      |
|                   |               |      |                    |        |       | 10: Positive overflow                                      |
|                   |               |      |                    |        |       | 11: Reserved                                               |
|                   |               |      |                    |        |       | On write: Set/clear IRQ                                    |
|                   |               | 3:2  | chfltb_clip_detect | R/W    | 00b   | Pos/neg clipping detect channel B<br>loop filter. On read: |
|                   |               |      |                    |        |       | 00: No overflow                                            |
|                   |               |      |                    |        |       | 01: Negative overflow                                      |
|                   |               |      |                    |        |       | 10: Positive overflow                                      |
|                   |               |      |                    |        |       | 11: Reserved                                               |
|                   |               |      |                    |        |       | On write: Set/clear IRQ                                    |
|                   |               | 1:0  | chflta_clip_detect | R/W    | 00b   | Pos/neg clipping detect channel A loop filter. On read:    |
|                   |               |      |                    |        |       | 00: No overflow                                            |
|                   |               |      |                    |        |       | 01: Negative overflow                                      |
|                   |               |      |                    |        |       | 10: Positive overflow                                      |
|                   |               |      |                    |        |       | 11: Reserved                                               |
|                   |               |      |                    |        |       | On write: Set/clear IRQ                                    |
| 003Eh             | Status        | 15:7 | -                  | -      | -     | Reserved                                                   |
|                   | information 3 | 6    | pfault             | R/W    | 0     | Power stage fault. Inverse state of<br>PFAULT_N pin        |
|                   |               |      |                    |        |       | On read: Status                                            |
|                   |               |      |                    |        |       | On write: Set/clear IRQ                                    |
|                   |               | 5    | sys_fault          | R/W    | 0     | System fault (state of PFAULT_N pin)                       |
|                   |               |      |                    |        |       | On read: Status                                            |
|                   |               |      |                    |        |       | On write: Set/clear IRQ                                    |
|                   |               | 4    | amp_warning        | R/W    | 0     | Amplifier warning. Inverse state of<br>PWARN_N pin         |
|                   |               |      |                    |        |       | On read: Status                                            |
|                   |               |      |                    |        |       | On write: Set/clear IRQ                                    |
|                   |               | 3    | powerdown          | R/W    | 0     | Power down status. Inverse state of PWRDN_N pin            |
|                   |               |      |                    |        |       | On read: Status                                            |
|                   |               |      |                    |        |       | On write: Set/clear IRQ                                    |
|                   |               | 2    | mute               | R/W    | 0     | Mute status. Inverse state of MUTE_N pin                   |
|                   |               |      |                    |        |       | On read: Status                                            |

#### Table 24. Bank 0 – Status registers (offset address 003Ch to 003Eh) bit description



| Offset<br>address | Register | Bit | Symbol      | Access | Value | Description                                                                                                                  |
|-------------------|----------|-----|-------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------|
|                   |          |     |             |        |       | On write: Set/clear IRQ                                                                                                      |
|                   |          | 1:0 | sdrx_status | R/W    | 00b   | Serial Data Receiver status<br>On read: Status                                                                               |
|                   |          |     |             |        |       | 00: No errors detected                                                                                                       |
|                   |          |     |             |        |       | 01: The number of programmed bit<br>clock cycles does not match the<br>received amount of cycles per<br>channel in the frame |
|                   |          |     |             |        |       | 10: The counted number of frames does not match the programmed number of frames                                              |
|                   |          |     |             |        |       | 11: reserved                                                                                                                 |
|                   |          |     |             |        |       | On write: Set/clear IRQ                                                                                                      |

#### Table 24. Bank 0 – Status registers (offset address 003Ch to 003Eh) bit description

#### 8.11 Bank 0 – Revision status registers

The AX5688 hardware and settings registers are incremented for every change. The current setting is indicated in Table 25.

| Offset<br>address | Register    | Bit  | Symbol          | Access | Value | Description                                             |
|-------------------|-------------|------|-----------------|--------|-------|---------------------------------------------------------|
| 003Fh             | revision    | 15:8 | ax5688_revision | R      | C3h   | revision of the AX5688                                  |
|                   | information | 7:0  | config_revision | R      | IUAN  | revision of the configuration registers and its default |

#### 8.12 Bank 1 – Feed-in configuration registers

The feed-in configuration settings as listed in Table 26 are for channel A. The other channels have similar register bits, see the <u>register map</u> for their addresses.

#### Table 26. Bank 1 – Channel A feed-in configuration registers (offset address 0000h to 000Ch) bit description

| Offset<br>address | Register                               | Bit  | Symbol      | Access | Value | Description                                                      |
|-------------------|----------------------------------------|------|-------------|--------|-------|------------------------------------------------------------------|
| 0000h             | Channel A<br>Volume<br>Ramp<br>Value 1 | 15:0 | ramp_value1 | R/W    | 0000h | Upper limit of volume ramp 1. Unsigned fixed-point format UQ0.16 |
| 0001h             | Channel A<br>Volume<br>Ramp<br>Value 2 | 15:0 | ramp_value2 | R/W    | 0000h | Upper limit of volume ramp 2. Unsigned fixed-point format UQ0.16 |



| Offset<br>address | Register                                                     | Bit   | Symbol       | Access | Value | Description                                                                                                                                                                         |
|-------------------|--------------------------------------------------------------|-------|--------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0002h             | Channel A<br>Volume<br>Ramp<br>Step Size                     | 15:0  | stepsize     | R/W    | 0030h | Size of ramp step. Unsigned fixed-point format UQ0.16                                                                                                                               |
| 0003h             | Channel A<br>loop filter<br>feed-in 1                        | 15:11 | -            | -      | -     | Reserved                                                                                                                                                                            |
|                   | input<br>control                                             | 10:3  | offset       | R/W    | FAh   | Offset to feed-in input. Format Q2.5                                                                                                                                                |
|                   |                                                              | 2:0   | input_select | R/W    | 001b  | Input select between filtered/un-filtered<br>ADC_CM, ADC_DM, PWM.<br>000: adc_cm un-filtered<br>001: adc_cm filtered<br>010: adc_dm un-filtered<br>011: adc_dm filtered<br>1xx: pwm |
| 0004h             | Channel A                                                    | 15:8  | -            | -      | -     | Reserved                                                                                                                                                                            |
|                   | loop filter<br>feed-in 1                                     | 7:6   | mask_4       | R/W    | 10b   | Set mask and invert input for feed-input 4                                                                                                                                          |
|                   | Input<br>mask 1                                              | 5:4   | mask_3       | R/W    | 10b   | Set mask and invert input for feed-input 3                                                                                                                                          |
|                   |                                                              | 3:2   | mask_2       | R/W    | 10b   | Set mask and invert input for feed-input 2                                                                                                                                          |
|                   |                                                              | 1:0   | mask_1       | R/W    | 10b   | Set mask and invert input for feed-input 1<br>00: Output equals input<br>01: Output equals inverse of input<br>1x: Block input                                                      |
| 0005h             | Channel A<br>loop filter<br>feed-in 1<br>ramp1<br>value 1    | 15:0  | ramp_value1  | R/W    | 5181h | Ramp value 1. Two's complement fixed-point format Q1.14                                                                                                                             |
| 0006h             | Channel A<br>loop filter<br>feed-in 1<br>ramp1<br>value 2    | 15:0  | ramp_value2  | R/W    | 0000h | Ramp value 2. Two's complement fixed-point format Q1.14                                                                                                                             |
| 0007h             | Channel A<br>loop filter<br>feed-in 1<br>ramp 1<br>step size | 15:0  | stepsize     | R/W    | 0008h | Size of ramp step. Two's complement fixed-<br>point format Q1.14                                                                                                                    |
| 0008h             | Channel A                                                    | 15:11 | -            | -      | -     | Reserved                                                                                                                                                                            |
|                   | loop filter<br>feed-in 2                                     | 10:3  | offset       | R/W    | 01h   | Offset to feed-in input. Format Q2.5                                                                                                                                                |

#### Table 26. Bank 1 – Channel A feed-in configuration registers (offset address 0000h to 000Ch) bit description



| Offset<br>address | Register                                                     | Bit  | Symbol       | Access | Value | Description                                                       |
|-------------------|--------------------------------------------------------------|------|--------------|--------|-------|-------------------------------------------------------------------|
|                   | input<br>control                                             | 2:0  | input_select | R/W    | 001b  | Input select between filtered/un-filtered<br>ADC_CM, ADC_DM, PWM. |
|                   |                                                              |      |              |        |       | 000: adc_cm un-filtered                                           |
|                   |                                                              |      |              |        |       | 001: adc_cm filtered                                              |
|                   |                                                              |      |              |        |       | 010: adc_dm un-filtered                                           |
|                   |                                                              |      |              |        |       | 011: adc_dm filtered                                              |
|                   |                                                              |      |              |        |       | 1xx: pwm                                                          |
| 0009h             | Channel A                                                    | 15:8 | -            | -      | -     | Reserved                                                          |
|                   | loop filter<br>feed-in 2                                     | 7:6  | mask_4       | R/W    | 10b   | Set mask and invert input for feed-input 4                        |
|                   | Input                                                        | 5:4  | mask_3       | R/W    | 10b   | Set mask and invert input for feed-input 3                        |
|                   | mask 2                                                       | 3:2  | mask_2       | R/W    | 10b   | Set mask and invert input for feed-input 2                        |
|                   |                                                              | 1:0  | mask_1       | R/W    | 10b   | Set mask and invert input for feed-input 1                        |
|                   |                                                              |      |              |        |       | 00: Output equals input                                           |
|                   |                                                              |      |              |        |       | 01: Output equals inverse of input                                |
|                   |                                                              |      |              |        |       | 1x: Block input                                                   |
| 000Ah             | Channel A<br>loop filter<br>feed-in 2<br>ramp 2<br>value 1   | 15:0 | ramp_value1  | R/W    | 0000h | Ramp value 1. Two's complement fixed-point format Q1.14           |
| 000Bh             | Channel A<br>loop filter<br>feed-in 2<br>ramp 2<br>value 2   | 15:0 | ramp_value2  | R/W    | 0670h | Ramp value 2. Two's complement fixed-point format Q114            |
| 000Ch             | Channel A<br>loop filter<br>feed-in 2<br>ramp 2<br>step size | 15:0 | stepsize     | R/W    | 0001h | Size of ramp step. Two's complement fixed-<br>point format Q1.14  |

#### Table 26. Bank 1 – Channel A feed-in configuration registers (offset address 0000h to 000Ch) bit description

### 8.13 Bank 1 – Loop filter configuration registers

The registers in Table 27 pertain to the programming of the coefficients in the loop filter for channel A. The other channels have similar register bits, see the <u>register map</u> for their base addresses.



| Offset<br>Address | Register                                                  | Bit  | Symbol                  | Access | Value     | Description                                                                                         |
|-------------------|-----------------------------------------------------------|------|-------------------------|--------|-----------|-----------------------------------------------------------------------------------------------------|
| 000Dh             | Channel A<br>loop filter<br>PCM<br>coefficient<br>Stage 1 | 15:0 | pcm_coefficient_stage_1 | R/W    | 0000h     | Multiplying factor<br>for input PCM to<br>Stage 1. Two's<br>complement fixed-<br>point format Q1.14 |
| 000Eh             | Channel A<br>loop filter<br>PCM<br>coefficient<br>Stage 2 | 15:0 | pcm_coefficient_stage_2 | R/W    | 0000h     | Multiplying factor<br>for input PCM to<br>Stage 2. Two's<br>complement fixed-<br>point format Q1.14 |
| 000Fh             | Channel A<br>loop filter<br>PCM<br>coefficient<br>Stage 3 | 15:0 | pcm_coefficient_stage_3 | R/W    | 0000h     | Multiplying factor<br>for input PCM to<br>Stage 3. Two's<br>complement fixed-<br>point format Q1.14 |
| 0010h             | Channel A<br>loop filter<br>PCM<br>coefficient<br>Stage 4 | 15:0 | pcm_coefficient_stage_4 | R/W    | CA41h     | Multiplying factor<br>for input PCM to<br>Stage 4. Two's<br>complement fixed-<br>point format Q1.14 |
| 0011h             | Channel A<br>loop filter<br>PCM<br>coefficient<br>Stage 5 | 15:0 | pcm_coefficient_stage_5 | R/W    | FC96h     | Multiplying factor<br>for input PCM to<br>Stage 5. Two's<br>complement fixed-<br>point format Q1.14 |
| 0012h             | Channel A<br>loop filter<br>PCM<br>coefficient<br>Stage 6 | 15:0 | pcm_coefficient_stage_6 | R/W    | FAFFh     | Multiplying factor<br>for input PCM to<br>Stage 6. Two's<br>complement fixed-<br>point format Q1.14 |
| 0013h             | Channel A<br>loop filter<br>PCM<br>coefficient<br>Stage 7 | 15:0 | pcm_coefficient_stage_7 | R/W    | FFC4h     | Multiplying factor<br>for input PCM to<br>Stage 7. Two's<br>complement fixed-<br>point format Q1.14 |
| 0014h             | Channel A<br>loop filter<br>feedout stage                 | 15:8 | reserved                | R/W    | 00000000b | -                                                                                                   |
|                   | out enable                                                | 7    | zoh_enable              | R/W    | Ob        | Zero order hold<br>enable<br>0: disable                                                             |
|                   |                                                           |      |                         |        |           | 1: enable                                                                                           |





| Offset<br>Address | Register                                                                      | Bit   | o filter configuration registers<br>Symbol | Access | Value   | Description                                                                                           |
|-------------------|-------------------------------------------------------------------------------|-------|--------------------------------------------|--------|---------|-------------------------------------------------------------------------------------------------------|
|                   |                                                                               | 6:0   | stage_out_enable                           | R/W    | 000100b | Enables for stage outputs 7 to 0.                                                                     |
| 0015h             | Channel A<br>loop filter<br>feed-out<br>input feed-<br>forward<br>coefficient | 15:0  | input_ff_coefficient                       | R/W    | 0000h   | Feed forward<br>coefficient. Two's<br>complement fixed-<br>point format Q1.14                         |
| 0016h             | Channel A<br>loop filter                                                      | 15:12 | reserved                                   | R/W    | 0000b   | -                                                                                                     |
|                   | feed-forward<br>coefficient<br>stage 1                                        | 11:4  | ff_coeff_significand                       | R/W    | 00h     | Feed-forward<br>significand. Two's<br>complement fixed-<br>point format Q0.7                          |
|                   |                                                                               | 3:0   | ff_coeff_exponent                          | R/W    | 0001b   | Feed-forward<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]             |
| 0017h             | Channel A<br>loop filter                                                      | 15:12 | reserved                                   | R/W    | 0000b   | -                                                                                                     |
|                   | feed-back<br>coefficient<br>stage 1                                           | 11:4  | fb_coeff_significand                       | R/W    | 8Bh     | Feed-back<br>significand. Two's<br>complement fixed-<br>point format Q0.7                             |
|                   |                                                                               | 3:0   | fb_coeff_exponent                          | R/W    | 0101b   | Feed-back<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]                |
| 0018h             | Channel A                                                                     | 15:10 | reserved                                   | R/W    | 00000b  | -                                                                                                     |
|                   | loop filter<br>stage 1 MAC<br>control                                         | 9     | stage_enable                               | R/W    | 1b      | Enable the stage.<br>0: Stage disabled<br>1: Stage enabled                                            |
|                   |                                                                               | 8:5   | zerox_setting                              | R/W    | 0000b   | Number of MSBs<br>to be used to<br>detect zero<br>crossing                                            |
|                   |                                                                               | 4     | limit_detect_enable                        | R/W    | 1b      | Enable limit<br>detection<br>0: ignore<br>clip/overflow<br>detection<br>1: detect<br>overflow/clip at |



| Offset<br>Address | Register                               | Bit   | o filter configuration registers<br>Symbol | Access | Value   | Description                                                                                         |
|-------------------|----------------------------------------|-------|--------------------------------------------|--------|---------|-----------------------------------------------------------------------------------------------------|
|                   |                                        |       |                                            |        |         | chosen threshold<br>of limit setting                                                                |
|                   |                                        | 3:1   | limit_setting                              | R/W    | 001b    | UQ3.0 representing<br>exponent of radix<br>2.<br>Register value [0,7]<br>maps on exponent<br>[1,-6] |
|                   |                                        | 0     | limit_enable                               | R/W    | 1b      | 0: Overflow<br>condition<br>1: Clip condition                                                       |
| 0019h             | Channel A<br>loop filter               | 15:12 | reserved                                   | R/W    | 0000b   | -                                                                                                   |
|                   | feed-forward<br>coefficient<br>stage 2 | 11:4  | ff_coeff_significand                       | R/W    | 9Bh     | Feed-forward<br>significand. Two's<br>complement fixed-<br>point format Q0.7                        |
|                   |                                        | 3:0   | ff_coeff_exponent                          | R/W    | 0100Ь   | Feed-forward<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]           |
| 001Ah             | Channel A<br>loop filter               | 15:12 | reserved                                   | R/W    | 0000b   | -                                                                                                   |
|                   | feed-back<br>coefficient<br>stage 2    | 11:4  | fb_coeff_significand                       | R/W    | 59h     | Feed-back<br>significand. Two's<br>complement fixed-<br>point format Q0.7                           |
|                   |                                        | 3:0   | fb_coeff_exponent                          | R/W    | 0110b   | Feed-back<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]              |
| 001Bh             | Channel A                              | 15:10 | reserved                                   | R/W    | 000000b | -                                                                                                   |
|                   | loop filter<br>stage 2 MAC<br>control  | 9     | stage_enable                               | R/W    | 1b      | Enable the stage.<br>0: Stage disabled<br>1: Stage enabled                                          |
|                   |                                        | 8:5   | zerox_setting                              | R/W    | 0000b   | Number of MSBs<br>to be used to<br>detect zero<br>crossing                                          |
|                   |                                        | 4     | limit_detect_enable                        | R/W    | 1b      | Enable limit<br>detection<br>0: ignore<br>clip/overflow<br>detection                                |



| Offset<br>Address | Register                               | Bit   | o filter configuration registers<br>Symbol | Access | Value  | Description                                                                                         |
|-------------------|----------------------------------------|-------|--------------------------------------------|--------|--------|-----------------------------------------------------------------------------------------------------|
|                   |                                        |       |                                            |        |        | 1: detect<br>overflow/clip at<br>chosen threshold<br>of limit setting                               |
|                   |                                        | 3:1   | limit_setting                              | R/W    | 001b   | UQ3.0 representing<br>exponent of radix<br>2.<br>Register value [0,7]<br>maps on exponent<br>[1,-6] |
|                   |                                        | 0     | limit_enable                               | R/W    | 1b     | 0: Overflow<br>condition<br>1: Clip condition                                                       |
| 001Ch             | Channel A<br>loop filter               | 15:12 | reserved                                   | R/W    | 0000b  | -                                                                                                   |
|                   | feed-forward<br>coefficient<br>stage 3 | 11:4  | ff_coeff_significand                       | R/W    | A5h    | Feed-forward<br>significand. Two's<br>complement fixed-<br>point format Q0.7                        |
|                   |                                        | 3:0   | ff_coeff_exponent                          | R/W    | 0100b  | Feed-forward<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]           |
| 001Dh             | Channel A<br>loop filter               | 15:12 | reserved                                   | R/W    | 0000b  | -                                                                                                   |
|                   | feed-back<br>coefficient<br>stage 3    | 11:4  | fb_coeff_significand                       | R/W    | A4h    | Feed-back<br>significand. Two's<br>complement fixed-<br>point format Q0.7                           |
|                   |                                        | 3:0   | fb_coeff_exponent                          | R/W    | 0100b  | Feed-back<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]              |
| 001Eh             | Channel A                              | 15:10 | reserved                                   | R/W    | 00000b | -                                                                                                   |
|                   | loop filter<br>stage 3 MAC<br>control  | 9     | stage_enable                               | R/W    | 1b     | Enable the stage.<br>0: Stage disabled<br>1: Stage enabled                                          |
|                   |                                        | 8:5   | zerox_setting                              | R/W    | 0000b  | Number of MSBs<br>to be used to<br>detect zero<br>crossing                                          |
|                   |                                        | 4     | limit_detect_enable                        | R/W    | 1b     | Enable limit<br>detection                                                                           |



| Offset<br>Address | Register                               | Bit   | o filter configuration registers<br>Symbol | Access | Value   | Description                                                                                                      |
|-------------------|----------------------------------------|-------|--------------------------------------------|--------|---------|------------------------------------------------------------------------------------------------------------------|
|                   |                                        |       |                                            |        |         | 0: ignore<br>clip/overflow<br>detection<br>1: detect<br>overflow/clip at<br>chosen threshold<br>of limit setting |
|                   |                                        | 3:1   | limit_setting                              | R/W    | 001b    | UQ3.0 representing<br>exponent of radix<br>2.<br>Register value [0,7]<br>maps on exponent<br>[1,-6]              |
|                   |                                        | 0     | limit_enable                               | R/W    | 1b      | 0: Overflow<br>condition<br>1: Clip condition                                                                    |
| 001Fh             | Channel A<br>loop filter               | 15:12 | reserved                                   | R/W    | 0000b   | -                                                                                                                |
|                   | feed-forward<br>coefficient<br>stage 4 | 11:4  | ff_coeff_significand                       | R/W    | A5h     | Feed-forward<br>significand. Two's<br>complement fixed-<br>point format Q0.7                                     |
|                   |                                        | 3:0   | ff_coeff_exponent                          | R/W    | 0100b   | Feed-forward<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]                        |
| 0020h             | Channel A<br>loop filter               | 15:12 | reserved                                   | R/W    | 0000b   | -                                                                                                                |
|                   | feed-back<br>coefficient<br>stage 4    | 11:4  | fb_coeff_significand                       | R/W    | A4h     | Feed-back<br>significand. Two's<br>complement fixed-<br>point format Q0.7                                        |
|                   |                                        | 3:0   | fb_coeff_exponent                          | R/W    | 0100Ь   | Feed-back<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]                           |
| 0021h             | Channel A                              | 15:10 | reserved                                   | R/W    | 000000b | -                                                                                                                |
|                   | loop filter<br>stage 4 MAC<br>control  | 9     | stage_enable                               | R/W    | 1b      | Enable the stage.<br>0: Stage disabled<br>1: Stage enabled                                                       |
|                   |                                        | 8:5   | zerox_setting                              | R/W    | 0000Ь   | Number of MSBs<br>to be used to<br>detect zero<br>crossing                                                       |





# Digital Audio Converter and Amplifier Controller

| Offset<br>Address | Register                               | Bit   | Symbol               | Access | Value   | Description                                                                                                      |
|-------------------|----------------------------------------|-------|----------------------|--------|---------|------------------------------------------------------------------------------------------------------------------|
|                   |                                        | 4     | limit_detect_enable  | R/W    | 1b      | Enable limit<br>detection                                                                                        |
|                   |                                        |       |                      |        |         | 0: ignore<br>clip/overflow<br>detection<br>1: detect<br>overflow/clip at<br>chosen threshold<br>of limit setting |
|                   |                                        | 3:1   | limit_setting        | R/W    | 001b    | UQ3.0 representing<br>exponent of radix<br>2.<br>Register value [0,7]<br>maps on exponent<br>[1,-6]              |
|                   |                                        | 0     | limit_enable         | R/W    | 1b      | 0: Overflow<br>condition<br>1: Clip condition                                                                    |
| 0022h             | Channel A<br>loop filter               | 15:12 | reserved             | R/W    | 0000b   | -                                                                                                                |
|                   | feed-forward<br>coefficient<br>stage 5 | 11:4  | ff_coeff_significand | R/W    | A5h     | Feed-forward<br>significand. Two's<br>complement fixed-<br>point format Q0.7                                     |
|                   |                                        | 3:0   | ff_coeff_exponent    | R/W    | 0100b   | Feed-forward<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]                        |
| 0023h             | Channel A<br>loop filter<br>feed-back  | 15:12 | reserved             | R/W    | 0000b   | -                                                                                                                |
|                   | coefficient<br>stage 5                 | 11:4  | fb_coeff_significand | R/W    | A4h     | Feed-back<br>significand. Two's<br>complement fixed-<br>point format Q0.7                                        |
|                   |                                        | 3:0   | fb_coeff_exponent    | R/W    | 0100b   | Feed-back<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]                           |
| 0024h             | Channel A                              | 15:10 | reserved             | R/W    | 000000b | -                                                                                                                |
|                   | loop filter<br>stage 5 MAC<br>control  | 9     | stage_enable         | R/W    | 1b      | Enable the stage.<br>0: Stage disabled<br>1: Stage enabled                                                       |
|                   |                                        | 8:5   | zerox_setting        | R/W    | 0000b   | Number of MSBs<br>to be used to                                                                                  |



# Digital Audio Converter and Amplifier Controller

| Offset<br>Address | Register                                 | Bit   | o filter configuration registers<br>Symbol | Access | Value   | Description                                                                                                      |
|-------------------|------------------------------------------|-------|--------------------------------------------|--------|---------|------------------------------------------------------------------------------------------------------------------|
|                   |                                          |       |                                            |        |         | detect zero<br>crossing                                                                                          |
|                   |                                          | 4     | limit_detect_enable                        | R/W    | 1b      | Enable limit<br>detection                                                                                        |
|                   |                                          |       |                                            |        |         | 0: ignore<br>clip/overflow<br>detection<br>1: detect<br>overflow/clip at<br>chosen threshold<br>of limit setting |
|                   |                                          | 3:1   | limit_setting                              | R/W    | 001b    | UQ3.0 representing<br>exponent of radix<br>2.<br>Register value [0,7]<br>maps on exponent<br>[1,-6]              |
|                   |                                          | 0     | limit_enable                               | R/W    | 1b      | 0: Overflow<br>condition<br>1: Clip condition                                                                    |
| 0025h             | Channel A<br>loop filter<br>feed-forward | 15:12 | reserved                                   | R/W    | 0000b   | -                                                                                                                |
|                   | coefficient<br>stage 6                   | 11:4  | ff_coeff_significand                       | R/W    | A5h     | Feed-forward<br>significand. Two's<br>complement fixed-<br>point format Q0.7                                     |
|                   |                                          | 3:0   | ff_coeff_exponent                          | R/W    | 0100b   | Feed-forward<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]                        |
| 0026h             | Channel A<br>loop filter                 | 15:12 | reserved                                   | R/W    | 0000b   | -                                                                                                                |
|                   | feed-back<br>coefficient<br>stage 6      | 11:4  | fb_coeff_significand                       | R/W    | A4h     | Feed-back<br>significand. Two's<br>complement fixed-<br>point format Q0.7                                        |
|                   |                                          | 3:0   | fb_coeff_exponent                          | R/W    | 0100Ь   | Feed-back<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]                           |
| 0027h             | Channel A                                | 15:10 | reserved                                   | R/W    | 000000b | -                                                                                                                |
|                   | loop filter                              | 9     | stage_enable                               | R/W    | 1b      | Enable the stage.<br>0: Stage disabled                                                                           |

#### 00246) 6:4 4 . . . . . . ~-... . . .....



# Digital Audio Converter and Amplifier Controller

| Offset<br>Address | Register                                 | Bit   | o filter configuration registers<br>Symbol | Access | Value | Description                                                                                         |
|-------------------|------------------------------------------|-------|--------------------------------------------|--------|-------|-----------------------------------------------------------------------------------------------------|
| Address           | stage 6 MAC                              |       |                                            |        |       | 1: Stage enabled                                                                                    |
|                   | control                                  | 8:5   | zerox_setting                              | R/W    | 0000b | Number of MSBs<br>to be used to<br>detect zero<br>crossing                                          |
|                   |                                          | 4     | limit_detect_enable                        | R/W    | 1b    | Enable limit<br>detection<br>0: ignore<br>clip/overflow<br>detection                                |
|                   |                                          |       |                                            |        |       | 1: detect<br>overflow/clip at<br>chosen threshold<br>of limit setting                               |
|                   |                                          | 3:1   | limit_setting                              | R/W    | 001b  | UQ3.0 representing<br>exponent of radix<br>2.<br>Register value [0,7]<br>maps on exponent<br>[1,-6] |
|                   |                                          | 0     | limit_enable                               | R/W    | 1b    | 0: Overflow<br>condition<br>1: Clip condition                                                       |
| 0028h             | Channel A<br>loop filter<br>feed-forward | 15:12 | reserved                                   | R/W    | 0000b | -                                                                                                   |
|                   | coefficient<br>stage 7                   | 11:4  | ff_coeff_significand                       | R/W    | A5h   | Feed-forward<br>significand. Two's<br>complement fixed-<br>point format Q0.7                        |
|                   |                                          | 3:0   | ff_coeff_exponent                          | R/W    | 0100b | Feed-forward<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]           |
| 0029h             | Channel A<br>loop filter<br>feed-back    | 15:12 | reserved                                   | R/W    | 0000b | -                                                                                                   |
|                   | coefficient<br>stage 7                   | 11:4  | fb_coeff_significand                       | R/W    | A4h   | Feed-back<br>significand. Two's<br>complement fixed-<br>point format Q0.7                           |
|                   |                                          | 3:0   | fb_coeff_exponent                          | R/W    | 0100b | Feed-back<br>exponent UQ4.0<br>Exponent of radix<br>2. Value [0,15]<br>maps to [1,-14]              |

#### Bank 1 – Channel A loop filter configuration registers (offset address 000Dh to 002Ah) bit description Table 27



| Offset<br>Address | Register                              | Bit                   | Symbol              | Access | Value   | Description                                                                                                      |
|-------------------|---------------------------------------|-----------------------|---------------------|--------|---------|------------------------------------------------------------------------------------------------------------------|
| 002Ah             | Channel A                             | 15:10                 | reserved            | R/W    | 000000b | -                                                                                                                |
|                   | loop filter<br>stage 7 MAC<br>control | 9                     | stage_enable        | R/W    | 1b      | Enable the stage.<br>0: Stage disabled<br>1: Stage enabled                                                       |
|                   |                                       | 8:5                   | zerox_setting       | R/W    | 0000Ь   | Number of MSBs<br>to be used to<br>detect zero<br>crossing                                                       |
|                   |                                       | 4 limit_detect_enable | limit_detect_enable | R/W    | 1b      | Enable limit<br>detection                                                                                        |
|                   |                                       |                       |                     |        |         | 0: ignore<br>clip/overflow<br>detection<br>1: detect<br>overflow/clip at<br>chosen threshold<br>of limit setting |
|                   |                                       | 3:1                   | limit_setting       | R/W    | 001b    | UQ3.0 representing<br>exponent of radix<br>2.<br>Register value [0,7]<br>maps on exponent<br>[1,-6]              |
|                   |                                       | 0                     | limit_enable        | R/W    | 1b      | 0: Overflow<br>condition<br>1: Clip condition                                                                    |

### Table 27. Bank 1 – Channel A loop filter configuration registers (offset address 000Dh to 002Ah) bit description

#### 8.14 Bank 1 – PWM carrier configuration registers

The register bits governing PWM carrier generator and comparator for Channel A are listed in Table 28. These values result in a triangular wave at 768 kHz, with amplitude ranging from 0 to 1. The other channels have similar register bits, see the <u>register map</u> for their base addresses.

| Table 28. | Bank 1 – Channel A PWM | carrier configuration | registers (address 06Bh to  | 075h) bit description   |
|-----------|------------------------|-----------------------|-----------------------------|-------------------------|
|           |                        | carrier configuration | registers (address oobii to | or sing bit description |

| Address | Register                                 | Bit  | Symbol            | Access | Value | Description                                                                                   |
|---------|------------------------------------------|------|-------------------|--------|-------|-----------------------------------------------------------------------------------------------|
| 02Bh    | Channel A<br>PWM<br>carrier init<br>rise | 15:0 | carrier_init_rise | R/W    | FF80h | Start level for rising sequence of carrier signal. Two's complement fixed-point format Q1.14  |
| 02Ch    | Channel A<br>PWM<br>carrier init<br>fall | 15:0 | carrier_init_fall | R/W    | 4000h | Start level for falling sequence of carrier signal. Two's complement fixed-point format Q1.14 |



| Address | Register                                         | Bit  | Symbol              | Access | Value | Description                                                                                                                                                                       |
|---------|--------------------------------------------------|------|---------------------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02Dh    | Channel A<br>PWM<br>carrier<br>threshold<br>rise | 15:0 | carrier_th_rise     | R/W    | 3F7Dh | End level for rising sequence of carrier<br>signal. Two's complement fixed-point<br>format Q1.14                                                                                  |
| 02Eh    | Channel A<br>PWM<br>carrier<br>threshold<br>fall | 15:0 | carrier_th_fall     | R/W    | 0003h | End level for falling sequence of<br>carrier signal. Two's complement<br>fixed-point format Q1.14                                                                                 |
| 02Fh    | Channel A<br>PWM Step<br>size init<br>rise       | 15:0 | stepsize_init_rise  | R/W    | 020Ch | Start step size for rising sequence of<br>carrier signal. Two's complement<br>fixed-point format Q1.14                                                                            |
| 030h    | Channel A<br>PWM step<br>size delta<br>rise      | 15:0 | stepsize_init_fall  | R/W    | FDF4h | Start step size for falling sequence of<br>carrier signal. Two's complement<br>fixed-point format Q1.14                                                                           |
| 031h    | Channel A<br>PWM step<br>size delta<br>rise      | 15:0 | stepsize_delta_rise | R/W    | 0000h | Step size delta for rising sequence of<br>carrier signal. Two's complement<br>fixed-point format Q1.14                                                                            |
| 032h    | Channel A<br>PWM step<br>size delta<br>fall      | 15:0 | stepsize_delta_fall | R/W    | 0000h | Step size delta for falling sequence of<br>carrier signal. Two's complement<br>fixed-point format Q1.14                                                                           |
| 033h    | Channel A<br>PWM start<br>carrier                | 15:0 | start_carrier       | R/W    | FF80h | Start value of carrier signal. Two's complement fixed-point format Q1.14                                                                                                          |
| 034h    | Channel A<br>PWM start<br>step size              | 15:0 | start_stepsize      | R/W    | 020Ch | Start value of carrier step size signal.<br>Two's complement fixed-point format<br>Q1.14                                                                                          |
| 035h    | Channel A                                        | 15:5 | -                   | -      | -     | Reserved                                                                                                                                                                          |
|         | PWM<br>control                                   | 4    | carrier_init_enable | R/W    | 16    | 0: Only stepsize_reg is set when<br>threshold value is passed, carrier_reg<br>value is unchanged<br>1: Both carrier_reg and stepsize_reg<br>are set to appropriate set value when |
|         |                                                  |      |                     |        |       | threshold value is passed                                                                                                                                                         |
|         |                                                  | 3    | force_pwm           | R/W    | 1b    | Ensure only one rising and one falling edge per pwm period.                                                                                                                       |
|         |                                                  | 2    | out_inv             | R/W    | 0b    | Invert output                                                                                                                                                                     |
|         |                                                  | 1    | carrier_inject      | R/W    | 1b    | 0: Subtract start_pwm from input<br>1: Subtract carrier from input                                                                                                                |

#### Table 28. Bank 1 – Channel A PWM carrier configuration registers (address 06Bh to 075h) bit description



| Address | Register | Bit | Symbol     | Access | Value | Description                                                                                     |
|---------|----------|-----|------------|--------|-------|-------------------------------------------------------------------------------------------------|
|         |          | 0   | start_rise | R/W    |       | Start direction of carrier signal (e.g.<br>start with rising or start with falling<br>sequence) |

#### Table 28. Bank 1 – Channel A PWM carrier configuration registers (address 06Bh to 075h) bit description

#### 8.15 Bank 1 – LLADC configuration registers

The configuration register bits for LLADC A are listed in Table 29. The other channels have similar register bits, see the <u>register map</u> for their addresses.

#### Table 29. Bank 1 – Channel A LLADC configuration register (address 07Bh) bit description

|                           |          |               |          |          | -                                              |
|---------------------------|----------|---------------|----------|----------|------------------------------------------------|
| annel A ADC<br>alog   ADC | 15:6     | -             | -        | -        | Reserved                                       |
| alog 1                    | 5:0      | fir_cur_ratio | R/W      |          | Set the ratio between CM and DM current        |
|                           |          |               |          |          |                                                |
| alo                       | og   ADC | og   ADC      | og   ADC | og   ADC | og   ADC<br>og 1 5:0 fir_cur_ratio R/W 011010b |





### **9** Ordering information

#### Table 30. Ordering information

| Device    | Package          | Moisture level<br>Sensitivity | Peak soldering<br>Temperature |
|-----------|------------------|-------------------------------|-------------------------------|
| AX5688GRK | QFN-64 (9mmx9mm) | MSL3                          | 260 °C                        |



Digital Audio Converter and Amplifier Controller

### 10 Package outline AX5688



Figure 35. Package diagram AX5688



### **11 Revision history**

| Document ID   | Release date                                                                                                                                                                                          | Data sheet status                                                             | Change notice           | Supersedes                                                     |  |  |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------|----------------------------------------------------------------|--|--|--|--|--|
| AX5688 r1.2   | 20240202                                                                                                                                                                                              | Product Datasheet                                                             | -                       | AX5688N1 v1.1                                                  |  |  |  |  |  |
|               | <ul> <li>Updated part number, headers, and footers on all pages</li> </ul>                                                                                                                            |                                                                               |                         |                                                                |  |  |  |  |  |
|               | Added notices on page 1 and 72                                                                                                                                                                        |                                                                               |                         |                                                                |  |  |  |  |  |
|               | <ul> <li>Updated sdtx_bclk_edge_sel (1 is falling edge) in Table 18, register 000Fh, bit[5] on page<br/>44</li> </ul>                                                                                 |                                                                               |                         |                                                                |  |  |  |  |  |
|               | <ul> <li>Updated s<br/>45</li> </ul>                                                                                                                                                                  | drx_bclk_edge_sel (1 is fallin                                                | ng edge) in Table 19, r | egister 0012h, bit[6] on page                                  |  |  |  |  |  |
|               | <ul> <li>Updated Q2.14 to UQ0.16 and "two's complement" to "unsigned" in Table 26, registers<br/>0000h, 0001h, 0002h on pages 56–57</li> </ul>                                                        |                                                                               |                         |                                                                |  |  |  |  |  |
|               | • Updated Q3.5 to Q2.5 in registers 0003h and 0008h (bits[10:3] for all registers) on page 57                                                                                                         |                                                                               |                         |                                                                |  |  |  |  |  |
|               | <ul> <li>Updated Q2.14 to Q1.14 in Table 26, registers 0005h, 0006h, 0007h, 000Ah, 000Bh, 000Ch; Table 27, registers 000Dh, 000Eh, 000Fh, 0010h, 0011h, 0012h, 0013h, 0015h on pages 57–60</li> </ul> |                                                                               |                         |                                                                |  |  |  |  |  |
|               |                                                                                                                                                                                                       | 20h, 0022h, 0023h, 0025h, Ö                                                   |                         | 019h, 001Ah, 001Ch, 001Dh,<br>bits[11:4] for all registers) on |  |  |  |  |  |
|               | 001Dh, 00                                                                                                                                                                                             | JFIX4.0 to UQ4.0 in Table 27<br>1Fh, 0020h, 0022h, 0023h, (<br>on pages 60–66 |                         |                                                                |  |  |  |  |  |
|               | <ul> <li>Updated UFIX3.0 to UQ3.0 in Table 27, registers 0018h, 001Bh, 001Eh, 0021h, 0024h, 0027h, 002Ah (bits[3:1] for all registers) on pages 61–67</li> </ul>                                      |                                                                               |                         |                                                                |  |  |  |  |  |
|               | <ul> <li>Updated Q2.14 to Q1.14 and register address in Table 28, registers 002Bh, 002Ch, 002Dh, 002Eh, 002Fh, 0030h, 0031h, 0032h, 0033h, 0034h on pages 67–68</li> </ul>                            |                                                                               |                         |                                                                |  |  |  |  |  |
|               | <ul> <li>Updated r</li> <li>69</li> </ul>                                                                                                                                                             | egister address in Table 28,                                                  | register 035h; Table 2  | 9, register 03Bh on pages 68–                                  |  |  |  |  |  |
|               | Updated Ordering Information and Package Outline sections on pages 70–71                                                                                                                              |                                                                               |                         |                                                                |  |  |  |  |  |
|               | Removed                                                                                                                                                                                               | Legal Notice and Contact Ir                                                   | nformation sections     |                                                                |  |  |  |  |  |
| AX5688N1 v1.1 | 20230516                                                                                                                                                                                              | Product Datasheet                                                             | -                       | AX5688N1 v1.0                                                  |  |  |  |  |  |
|               | Updated F                                                                                                                                                                                             | Package Outline                                                               |                         |                                                                |  |  |  |  |  |
| AX5688N1 v1.0 | 20221114                                                                                                                                                                                              | Product data sheet                                                            | -                       | AX5688N1 v0.5                                                  |  |  |  |  |  |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.