# Am8251 • Am9551 Programmable Communications Interface

# DISTINCTIVE CHARACTERISTICS

- Improved performance with Am9551
- Separate control and transmit register input buffers
- 8080A/9080A compatible
- Synchronous or asynchronous serial data transfer
- Parity, overrun and framing errors detected
- Half or full duplex signalling
- Character length of 5, 6, 7 or 8 bits
- Internal or external synchronization
- Odd parity, even parity or no parity bit
- Modem interface controlled by processor
- Programmable Sync pattern
- Fully TTL compatible logic levels
- +5 only power supply
- Commercial and military temperature range operation
- Ion-implanted N-channel silicon gate MOS technology
- 100% MIL-STD-883 reliability assurance testing

#### **GENERAL DESCRIPTION**

The Am8251/9551 is a programmable serial data communication interface that provides a Universal Synchronous/Asynchronous Receiver/Transmitter (USART) function. It is normally used as a peripheral device for an associated processor, and may be programmed by the processor to operate in a variety of standard serial communication formats.

The device accepts parallel data from the CPU, formats and serializes the information based on its current operating mode, and then transmits the data as a serial bit stream. Simultaneously, serial data can be received, converted into parallel form, de-formated, and then presented to the CPU. The USART can operate in an independent full duplex mode.

Data, Control, operation and format options are all selected by commands from an associated processor. This provides an unusual degree of flexibility and allows the Am8251/9551 to service a wide range of communication disciplines and applications.



\*Hermetic = Ceramic = DC = CC = D-28-1.

# INTERFACE SIGNAL DESCRIPTION

## Data Bus

The Am9551 uses an 8 bit bi-directional data bus to exchange information with an associated processor. Internally, data is routed between the data bus buffers and the transmitter section or receiver section as selected by the Read  $(\overline{RD})$  or Write  $(\overline{WR})$  control inputs.

# Chip Select (CS)

The active low Chip Select input allows the Am9551 to be individually selected from other devices within its address range. When Chip Select is high, reading or writing is inhibited, and the data bus output is in it's high impedance state.

## Reset

The Am9551 will assume an idle state when a high level is applied to the Reset input. When the Reset is returned Low, the Am9551 will remain in the idle state until it receives a new mode control instruction.

# Read (RD)

The active low Read input enables data to be transferred from the Am9551 to the processor.

# Write (WR)

The active low Write input enables data to be transferred from the processor to the Am9551.

## Control/Data (C/D)

During a Read operation, if this input is at a high level the status byte will be read, and if it is at a low level the receive data will be read by the processor. When a Write operation is being performed, this input will indicate to the Am9551 that the bus information being written is a command if  $C/\overline{D}$  is high and data if  $C/\overline{D}$  is low.

| C/D | RD | WR | ĊŚ |                           |
|-----|----|----|----|---------------------------|
| 0   | 0  | 1  | 0  | Am9551 DATA → DATA BUS    |
| 0   | 1  | 0  | 0  | DATA BUS → Am9551 DATA    |
| 1   | 0  | 1  | 0  | Am9551 STATUS → DATA BUS  |
| 1   | 1  | 0  | 0  | DATA BUS → Am9551 COMMAND |
| X   | x  | х  | 1  | DATA BUS → 3-STATE        |

# Clock (CLK)

This input is used for internal timing within the Am9551. It does not control the transmit or receive rate. However, it should be at least 30 times the receive or transmit rate in the synchronous mode and 4.5 times the receive or transmit rate in the asynchronous mode. The CLK frequency is also restricted by both an upper and a lower bound. This input is often connected to a clock from the associated processor.

#### **Receiver Data (RxD)**

Serial data is received from the communication line on this input.

#### Receiver Clock (RxC)

The serial data on input RxD is clocked into the Am9551 by the RxC clock signal. In the synchronous mode, RxC is determined by the baud rate and supplied by the modem. In the asynchronous mode, RxC is 1, 16, or 64 times the baud rate as selected in the mode control instruction. Data is sampled by the Am9551 on the rising edge of RxC.

# Receiver Ready (RxRDY)

The RxRDY output signal indicates to the processor that data has been shifted into the receiver buffer from the receiver section and may be read. The signal is active high and will be reset when the buffer is read by the processor. RxRDY can be activated only if the receiver enable (RxE) has been set in the command register, even though the receiver may be running. If the processor does not read the receiver buffer before the next character is shifted from the receiver section then an overrun error will be indicated in the status buffer.

#### Sync Detect (SYNDET)

This signal is used only in the synchronous mode. It can be either an output or input depending on whether the program is set for internal or external synchronization. As an output, a high level indicates when the sync character has been detected in the received data stream after the Internal Synchronization mode has been programmed. If the Am9551 is programmed to utilize two sync characters, then SYNDET will go to a high level when the last bit of the second sync character is received. SYNDET is reset when the status buffer is read or when a Reset signal is activated. SYNDET will perform as an input when the External Synchronization mode is programmed. External logic can supply a positive-going signal to indicate to the Am9551 that synchronization has been attained. This will cause it to initialize the assembly of characters on the next falling edge of  $\overline{RxC}$ . To successfully achieve synchronization the SYNDET signal should be maintained in a high condition for at least one full period of RxC.

## Transmit Data (TxD)

Serial data is transmitted to the communication line on this output.

## Transmitter Clock (TxC)

The serial data on TxD is clocked out with the TxC signal. The relationship between clock rate and baud rate is similar to that for  $\overline{\text{RxC}}$ . Data is shifted out of the Am9551 on the falling edge of TxC.

## Transmitter Ready (TxRDY)

The TxRDY output signal goes high when data in the Transmit Data Buffer has been shifted into the transmitter section allowing the Transmit Data Buffer to accept the next byte from the processor. TxRDY will be reset when information is written into the Transmit Data Buffer. Loading command register also resets TxRDY. TxRDY will be available on this output pin only when the Am9551 is enable to transmit (CTS = 0, TxEN = 1). However, the TxRDY bit in the status Buffer will always be set when the Transmit Data Buffer is empty regardless of the state of TxEN and CTS.

#### Transmitter Empty (TxE)

The TxE output signal goes high when the Transmitter section has transmitted its data and is empty. The signal will remain high until a new data byte is shifted from the Transmit Data Buffer to the Transmitter section. In the synchronous mode if the processor does not load a new byte into the buffer in time, TxE will, independent of the status of the TxEN bit in the command register, momentarily go to a high level as SYNC characters are loaded into the Transmitter Section.

#### Data Terminal Ready (DTR)

This signal is a general purpose output which reflects the state of bit 1 in the Command instruction. It is commonly connected to an associated modem to indicate that the Am9551 is ready.

#### Data Set Ready (DSR)

This is a general purpose input signal and forms part of the status byte that may be read by the processor.  $\overrightarrow{DSR}$  is generally used as a response to  $\overrightarrow{DTR}$ , by the Modem, to indicate that it is ready. The signal acts only as a flag and does not control any internal logic.



# **INTERFACE SIGNAL DESCRIPTION (Cont.)**

#### Request to Send (RTS)

This is a general purpose output, similar to  $\overline{\text{DTR}}$ , and reflects the state of bit 5 in Command Instruction. It is normally used to initiate a data transmission by requesting the modem to prepare to send.

# **OPERATION AND PROGRAMMING**

The microcomputer program controlling the Am9551 performs these tasks:

- Outputs control codes
- Inputs status
- Outputs data to be transmitted
- Inputs data which have been received

Control codes determine the mode in which the Am9551 will operate and are used to set or reset control signals output by the Am9551.

The Status register contents will be read by the program monitoring this device's operation in order to determine error conditions, when and how to read data, write data or output control codes. Program logic may be based on reading status bit levels, or control signals may be used to request interrupts.

#### INITIALIZING THE Am9551

The Am9551 may be initialized following a system reset or prior to starting a new serial I/O sequence. The USART must be reset following power up and subsequently may be reset at any time following completion of one activity and preceeding a new set of operations. Following a reset, the Am9551 enters an idle state in which it can neither transmit nor receive data.

The Am9551 is initialized with two, three or four control words from the processor. Figure 1 shows the sequence of control words needed to initialize the Am9551, for synchronous or for asynchronous operation. Note that in asynchronous operation a mode control is output to the device followed by a command. For synchronous operation, the mode control is followed by one or two SYNC characters, and then a command.



Figure 1. Control Word Sequence for Initialization.

Only a single address is set aside for mode control bytes, command bytes and SYNC character bytes. For this to be possible, logic internal to the chip directs control information to its proper destination based on the sequence in which it is received. Following a reset, the first control code output is interpreted as a mode control. If the mode control specifies synchronous operation, then the next one or two bytes (as determined by the mode byte) output as control codes will be interpreted as SYNC characters. For either asynchronous or synchronous operation, the next byte output as a control code is interpreted as a command. All subsequent bytes output as control

# Clear to Send (CTS)

This is a general purpose input signal used to enable the 8251/9551 to transmit data if the TxEN bit in the Command byte is a one.  $\overline{\text{CTS}}$  is generally used as a response to  $\overline{\text{RTS}}$  by a modem to indicate that transmission may begin. Designers not using  $\overline{\text{CTS}}$  in their systems should remember to tie it low so that 8251/9551 data transmission will not be disabled.

codes are interpreted as commands. There are two ways in which control logic may return to anticipating a mode control input; following an external Reset signal or following an internal Reset command.

#### MODE CONTROL CODES

The Am9551 interprets mode control codes as illustrated in Figures 2 and 3.

Control code bits 0 and 1 determine whether synchronous or asynchronous operation is specified. A non-zero value in bits 0 and 1 specifies asynchronous operation and defines the relationship between data transfer baud rate and receiver or transmitter clock rate. Asynchronous serial data may be received or transmitted on every clock pulse, on every 16th clock pulse, or on every 64th clock pulse. A zero in both bits 0 and 1 defines the mode of operation as synchronous.

For synchronous and asynchronous modes, control bits 2 and 3 determine the number of data bits which will be present in each data character.

For synchronous and asynchronous modes, bits 4 and 5 determine whether there will be a parity bit in each character, and if so, whether odd or even parity will be adopted. Thus in synchronous mode a character will consist of five, six, seven or



Figure 2. Synchronous Mode Control Code.





# **OPERATION AND PROGRAMMING (Cont.)**

eight data bits, plus an optional parity bit. In asynchronous mode, the data unit will consist of five, six, seven or eight data bits, an optional parity bit, a preceeding start bit, plus 1, 1½, or 2 trailing stop bits. Interpretation of subsequent bits differs for synchronous or asynchronous modes.

Control code bits 6 and 7 in asynchronous mode determine how many stop bits will trail each data unit.  $1\frac{1}{2}$  stop bits can only be specified with a 16x or 64x baud rate factor. In these two cases, the half stop bit will be equivalent to 8 or 32 clock pulses, respectively.

In synchronous mode, control bits 6 and 7 determine how character synchronization will be achieved. When SYNDET is an output, internal synchronization is specified; one or two SYNC characters, as specified by control bit 7, must be detected at the head of a data stream in order to establish synchronization.

# **COMMAND WORDS**

Command words are used to initiate specific functions within the Am9551 such as, "reset all error flags" or "start searching for sync". Consequently, Command Words may be issued by the microprocessor to the Am9551 at any time during the execution of a program in which specific functions are to be initiated within the communication circuit.

Figure 4 shows the format for the Command Word.





Bit 0 of the Command Word is the Transmit Enable bit (TxEN). Data transmission from the Am9551 cannot take place unless TxEN is set in the command register. Figure 5 defines the way in which TxEN, TxE and TxRDY combine to control transmitter operations.

Bit 1 is the Data Terminal Ready (DTR) bit. When the DTR command bit is set, the DTR output connection is active (low). DTR is used to advise a modem that the data terminal is prepared to accept or transmit data.

Bit 2 is the Receiver Enable Command bit (RxE). RxE is used to enable the RxRDY output signal. RxE prevents the RxRDY signal from being generated to notify the processor that a complete character is framed in the Receive Character Buffer. It does not inhibit the assembly of data characters at the input, however. Consequently, if communication circuits are active, characters will be assembled by the receiver and transferred to the Receiver Character Buffer. If RxE is disabled, the overrun error (OE) will probably be set; to insure proper operation, the overrun error is usually reset with the same command that enables RxE.

| TxEN | TxE | TxRDY |                                                                                                                                                                                                                                                     |
|------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | 1   | 1     | Transmit Output Regsiter and<br>Transmit Character Buffer emp-<br>ty. TxD continues to mark if<br>Am9551 is in the asynchronous<br>mode. TxD will send Sync<br>pattern if Am9551 is in the<br>Synchronous Mode. Data can be<br>entered into Buffer. |
| 1    | 0   | 1     | Transmit Output Register is<br>shifting a character. Transmit<br>Character Buffer is available to<br>receive a new byte from the<br>processor.                                                                                                      |
| 1    | 1   | 0     | Transmit Register has finished<br>sending. A new character is<br>waiting for transmission. This is<br>a transient condition.                                                                                                                        |
| 1    | 0   | 0     | Transmit Register is currently<br>sending and an additional charac-<br>ter is stored in the Transmit<br>Character Buffer for transmis-<br>sion.                                                                                                     |
| 0    | 0/1 | 0/1   | Transmitter is disabled.                                                                                                                                                                                                                            |

Figure 5. Operation of the Transmitter Section as a Function of TxE, TxRDY and TxEN.

Bit 3 is the Send Break Command bit (SBRK). When SBRK is set, the transmitter output (TxD) is interrupted and a continuous binary "0" level, (spacing) is applied to the TxD output signal. The break will continue until a subsequent Command Word is sent to the Am9551 to remove SBRK.

Bit 4 is the Error Reset bit (ER). When a Command Word is transmitted with the ER bit set, all three error flags in the Status Register are reset. Error Reset occurs when the Command Word is loaded into the Am9551. No latch is provided in the Command Register to save the ER command bit.

Bit 5, the Request To Send Command bit (RTS), sets a latch to reflect the RTS signal level. The output of this latch is created independently of other signals in the Am9551. As a result, data transfers may be made by the microprocessor to the Transmit Register, and data may be actively transmitted to the communication line through TxD regardless of the status of RTS.

Bit 6, the Internal Reset (IR), causes the Am9551 to return to the Idle mode. All functions within the Am9551 cease and no new operation can be resumed until the circuit is reinitialized. If the operating mode is to be altered during the execution of a microprocessor program, the Am9551 must first be reset. Either the external reset connection can be activated, or the Internal Reset Command can be sent to the Am9551. Internal Reset is a momentary function performed only when the command is issued.

Bit 7 is the Enter Hunt command bit (EH). The Enter Hunt mode command is only effective for the Am9551 when it is operating in the Synchronous mode. EH causes the receiver to stop assembling characters at the RxD input and start searching for the prescribed sync pattern. Once the "Enter Hunt" mode has been initiated, the search for the sync pattern will



# **OPERATION AND PROGRAMMING (Cont.)**

continue indefinitely until EH is reset when a subsequent Command Word is sent, when the IR command is sent to the Am9551, or when SYNC characters are recognized.

## STATUS REGISTER

The Status Register maintains information about the current operational status of the Am9551. Figure 6 shows the format of the Status Register.



TxRDY signals the processor that the Transmit Character Buffer is empty and that the Am9551 can accept a new character for transmission.

RxRDY signals the processor that a completed character is holding in the Receive Character Buffer Register for transfer to the processor.

TxE signals the processor that the Transmit Register is empty.

PE is the Parity Error signal indicating to the CPU that the character stored in the Receive Character Buffer was received with an incorrect number of binary "1" bits.

OE is the receiver Overrun Error. OE is set whenever a byte stored in the Receiver Character Register is overwritten with a new byte before being transferred to the processor.

FE is the character framing error which indicates that the asynchronous mode byte stored in the Receiver Character Buffer was received with incorrect character bit format, as specified by the current mode.

SYNDET is the synchronous mode status bit associated with internal sync detection.

DSR is the status bit set by the external Data Set Ready signal to indicate that the communication Data Set is operational. All status bits are set by the functions described for them. SYNDET is reset whenever the processor reads the Status Register. ØE, FE, PE are reset only by command.

# MAXIMUM RATINGS Above which the useful life may be impaired

|                                                     | +-0 - · · -+0 - |
|-----------------------------------------------------|-----------------|
| Storage Temperature                                 | 65°C to +150°C  |
| Ambient Temperature Under Bias                      | –55°C to +125°C |
| V <sub>CC</sub> with Respect to V <sub>SS</sub>     | -0.5V to +7.0V  |
| All Signal Voltages with Respect to V <sub>SS</sub> | -0.5V to +7.0V  |
| Power Dissipation                                   | 1.0W            |

The products described by this specification include internal circuitry designed to protect input devices from damaging accumulations of static charge. It is suggested, nevertheless, that conventional precautions be observed during storage, handling and use in order to avoid exposure to excessive voltages.

# **OPERATING RANGE**

| l | Part Number | Ambient Temperature                        | V <sub>cc</sub> | V <sub>SS</sub> |
|---|-------------|--------------------------------------------|-----------------|-----------------|
|   | Am9551CC    |                                            |                 |                 |
|   | D8251       | $0^{\circ}C \leq T_{A} \leq +70^{\circ}C$  | +5.0V ± 5%      | 0V              |
|   | Am9551-4CC  |                                            |                 |                 |
| Ì | Am9551DM    | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | +5.0V ± 10%     | 0V              |

# ELECTRICAL CHARACTERISTICS Over Operating Range (Note 1) C8251

|                  |                                |                                                     | 90 (11010 1 | ′C8251 |      |      | Am9551 |      |       |
|------------------|--------------------------------|-----------------------------------------------------|-------------|--------|------|------|--------|------|-------|
| Parameters       | Description                    | Test Conditions                                     | Min.        | Тур.   | Max. | Min. | Тур.   | Max. | Units |
| v <sub>OH</sub>  | Output HIGH Voltage            | I <sub>OH</sub> = -200μA                            |             |        |      | 2.4  |        |      | Volts |
|                  |                                | <sup>1</sup> OH = -100µA                            | 2.4         |        |      |      |        | -    |       |
| VOL              | Output LOW Voltage             | I <sub>OL</sub> = 3.2mA (Note 6)                    |             |        |      |      |        | 0.4  | Volts |
| VOL              |                                | I <sub>OL</sub> = 1.6mA                             |             |        | 0.40 |      |        |      |       |
| VIH              | Input HIGH Voltage             |                                                     | 2.0         |        | Vcc  | 2.0  |        | Vcc  | Volts |
| VIL              | Input LOW Voltage              | ,                                                   | -0.5        |        | 0.8  | -0.5 |        | 0.8  | Volts |
| ILI              | Input Load Current             | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> |             |        | 10   |      |        | 10   | μΑ    |
| IDL              | Data Bus Leakage -             | V <sub>OUT</sub> = 0.45V                            |             |        | -50  |      |        | 50   | μA    |
| UL               |                                | V <sub>OUT</sub> = V <sub>CC</sub>                  |             |        | 10   |      |        | 10   |       |
|                  | V <sub>CC</sub> Supply Current | $T_A = +25^{\circ}C$                                |             | 45     |      |      | 45     |      | mA    |
| ICC .            |                                | T <sub>A</sub> = 0°C                                |             |        | 80   |      |        | 80   |       |
|                  |                                | $T_A = -55^{\circ}C$                                |             |        |      |      |        | 120  |       |
| с <sub>О</sub>   | Output Capacitance             |                                                     |             |        |      |      |        | 15   | pF    |
| CI               | Input Capacitance              | 6 · 1 0141- 1 · · · · · · · · · · · · · · · · · ·   |             |        | 10   |      |        | 10   | pF    |
| c <sub>I/O</sub> | I/O Capacitance                | fc = 1.0MHz, Inputs = 0V                            |             |        | 20   |      |        | 20   | pF    |

# SWITCHING CHARACTERISTICS OVER OPERATING RANGE (Note 2)

| Parameters Description                      |                                                          | Am8251<br>Min. Max.    |      | Am9551DM<br>Am9551DC<br>Min. Max. |      | Am95<br>Min. | 51-4DC<br>Max. | Units                                                                                                           |           |
|---------------------------------------------|----------------------------------------------------------|------------------------|------|-----------------------------------|------|--------------|----------------|-----------------------------------------------------------------------------------------------------------------|-----------|
|                                             | · · · · · · · · · · · · · · · · · · ·                    |                        | 50   |                                   | 50   |              | 50             |                                                                                                                 |           |
| t <sub>AR</sub>                             | CS, C/D Stable to WRITE Low Set-up Time                  |                        | 20   |                                   | 20   |              | 20             |                                                                                                                 | ns        |
|                                             | DSR, CTS to READ Low Set-                                |                        |      | 16                                | 20   | 16           | 20             | 16                                                                                                              |           |
| tCR<br>tCY                                  | Clock Period                                             |                        | .420 | 1.35                              | .380 | 1.35         | .380           | 1.35                                                                                                            | tCY<br>μs |
| t <sub>DF</sub>                             | READ High to Data Bus Off D                              | ielav                  | 25   | 200                               | 25   | 200          | 25             | 200                                                                                                             | ns ns     |
|                                             | TxC Low to TxD Delay                                     |                        |      | 1.0                               | 25   | 1.0          | 25             | 1.0                                                                                                             | μs        |
| tDW                                         | Data to WRITE High Set-up T                              | ime                    | 200  | 1.0                               | 150  | 1.0          | 100            | 1.0                                                                                                             | ns ns     |
| tES                                         | External SYNDET to RxC Lo                                |                        |      | 16                                |      | 16           |                | 16                                                                                                              | tCY       |
| tHRx                                        | Sampling Pulse to Rx Data Ho                             |                        | 2.0  | 10                                | 2.0  |              | 2.0            | 10                                                                                                              | μs        |
| tis                                         | Data Bit (Center) to Internal S                          |                        |      | 25                                |      | 25           | 2.0            | 25                                                                                                              | tCY       |
| t¢W                                         | Clock Pulse Width                                        | <u>`</u>               | 220  | 0.7tCY                            | 175  | 0.7tCY       | 175            | 0.7tCY                                                                                                          | ńs        |
| t <sub>R</sub> , t <sub>F</sub>             | Clock Rise & Fall Time                                   |                        | 0    | 50                                | 0    | 50           | 0              | 50                                                                                                              | ns        |
| tRA                                         | READ High to CS, C/D Hold                                | Time                   | 5.0  |                                   | 5.0  |              | 5.0            |                                                                                                                 | ns        |
| tRD                                         | READ Low to Data Bus On De                               | elay                   |      | 350                               |      | 250          |                | 180                                                                                                             | ns        |
|                                             | Receiver Clock High Time                                 | 1x Baud Rate           | 15   |                                   | 15   |              | 15             |                                                                                                                 | tCY       |
| <sup>t</sup> RPD                            |                                                          | 16x & 64x<br>Baud Rate | 3.0  |                                   | 3.0  |              | 3.0            |                                                                                                                 |           |
|                                             | Receiver Clock Low Time                                  | 1x Baud Rate           | 12   |                                   | 12   |              | 12             |                                                                                                                 | tCY       |
| <sup>t</sup> RPW                            |                                                          | 16x & 64x<br>Baud Rate | 1.0  |                                   | 1.0  |              | 1.0            |                                                                                                                 |           |
| tRR                                         | READ Pulse Width                                         |                        | 430  |                                   | 380  |              | 250            |                                                                                                                 | ns        |
| t <sub>RV</sub>                             | Time Between WRITE Pulses During Initialization (Note 3) |                        | 6.0  |                                   | 6.0  |              | 6.0            |                                                                                                                 | tCY       |
| <sup>t</sup> Rx                             | Data Bit (Center) to RxRDY [                             | Delay                  |      | 20                                |      | 20           |                | 20                                                                                                              | tCY       |
| tSRx                                        | Rx Data to Sampling Pulse Set                            | -up Time               | 2.0  |                                   | 2.0  |              | 2.0            |                                                                                                                 | μs        |
|                                             | Transmitter Clock High Time                              | 1x Baud Rate           | 15   |                                   | 15   |              | 15             | İ                                                                                                               | tCY       |
| <sup>t</sup> TPD                            |                                                          | 16x & 64x<br>Baud Rate | 3.0  |                                   | 3.0  |              | 3.0            |                                                                                                                 |           |
|                                             |                                                          | 1x Baud Rate           | 12   |                                   | 12   | · ·          | 12             |                                                                                                                 | -         |
| <sup>t</sup> TPW                            | Transmitter Clock Low Time                               | 16x & 64x<br>Baud Rate | 1.0  |                                   | 1.0  |              | 1.0            |                                                                                                                 | tCY       |
| t <sub>Tx</sub>                             | Data Bit (Center) to TxRDY Delay                         |                        |      | 16                                |      | 16           |                | 16                                                                                                              | tCY       |
| tTxE                                        | Data Bit (Center) to Tx EMPT                             | Y Delay                |      | 16                                |      | 16           |                | 16                                                                                                              | tCY       |
| tWA                                         | WRITE High to CS, C/D Hold                               | Time                   | 20   |                                   | 20   |              | 20             |                                                                                                                 | ns        |
| tWC                                         | WRITE High to TxE, DTR, RTS Delay                        |                        |      | 16                                |      | 16           |                | 16                                                                                                              | tCY       |
| tWD                                         | WRITE High to Data Hold Time                             |                        | 40   |                                   | 40   |              | 40             | 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - | ns        |
| tww                                         | WRITE Pulse Width                                        |                        | 400  |                                   | 380  |              | 250            |                                                                                                                 | ns        |
| ,                                           |                                                          | 1x Baud Rate           | DC   | 56                                | DC   | 56           | DC             | 56                                                                                                              |           |
| fRx                                         | Receiver Clock Frequency                                 | 16x & 64x<br>Baud Rate | DC   | 520                               | DC   | 520          | DC             | 520                                                                                                             | kHz       |
|                                             |                                                          | 1x Baud Rate           | DC   | 56                                | DC   | 56           | DC             | 56                                                                                                              |           |
| f <sub>Tx</sub> Transmitter Clock Frequency |                                                          | 16x & 64x<br>Baud Rate | DC   | 520                               | DC   | 520          | DC             | 520                                                                                                             | kHz       |

## NOTES:

1. Typical values are for  $T_A = 25^{\circ}$ C, nominal supply voltage and nominal processing parameters. 2. Test conditions include: transition times  $\leq 20$ nS, output loading of 1TTL gate plus 100pF, input and output timing reference levels of 0.8V and 2.0V.

3. This time period between write pulses is specified for initialization purposes only; when MODE, SYNC 1, SYNC 2, COMMAND and first DATA BYTE are written into the Am9551. Subsequent writing of both COMMAND and DATA are only allowed when TxRDY = 1.

4. Reset Pulse Width = 6tCY min.

5. Switching Characteristic parameters are listed in alphabetical order.

6. The maximum Input Low Current (IOL) is 1.6mA at VOL = .4V max over the military temperature range (-55 to +125°C) and  $V_{CC} = 5V \pm 10\%$ .

# Am8251 • Am9551

