

# 1.0V to 5.5V, 1A1ch Termination Regulators for DDR-SDRAMs

BD3533F BD3533FVM BD3533HFN

### **General Description**

BD3533 is a termination regulator that complies with JEDEC requirements for DDR-SDRAM. This linear power supply uses a built-in N-channel MOSFET and high-speed OP-AMPS specially designed to provide excellent transient response. It has a sink/source current capability up to 1A and has a power supply bias requirement of 3.3V to 5.0V for driving the N-channel MOSFET. By employing an independent reference voltage input (VDDQ) and a feedback pin (VTTS), this termination regulator provides excellent output voltage accuracy and load regulation as required by JEDEC standards. Additionally, BD3533 has a reference power supply output (VREF) for DDR-SDRAM or for memory controllers. Unlike the VTT output that goes to "Hi-Z" state, the VREF output is kept unchanged when EN input is changed to "Low", making this IC suitable for DDR-SDRAM under "Self Refresh" state.

### **Features**

- Incorporates a Push-Pull Power Supply for Termination (VTT)
- Incorporates a Reference Voltage Circuit (VREF)
- Incorporates an Enabler
- Incorporates an Under Voltage Lockout (UVLO)
- Incorporates a Thermal Shutdown Protector (TSD)
- Compatible with Dual Channel (DDR-2)

### **Applications**

Power Supply for DDR 1/2/3/4 - SDRAM Power Supply for GDDR 1/2/3/4/5 - SDRAM Power Supply for LPDDR 1/2/3/4 - SDRAM

### **Key Specifications**

■ Termination Input Voltage Range:
 ■ VCC Input Voltage Range:
 ■ VDDQ Reference Voltage Range:
 ■ Output Voltage:
 ■ Output Voltage:
 ■ Output Current:

BD3533F 3.0A(Max)
BD3533FVM/HFN 1.0A(Max)

■ High Side FET ON-Resistance: 0.4Ω(Typ)

■ Low Side FET ON-Resistance: 0.4Ω(Typ)

■ Standby Current: 0.5mA(Typ)

■ Operating Temperature Range: -20°C to +100°C

# **Packages**

W(Typ) x D(Typ) x H(Max)



# Typical Application Circuit, Block Diagram



# **Pin Configuration**





# **Pin Descriptions**

| Pin No.                    | Pin Name | Pin Function                         |  |  |
|----------------------------|----------|--------------------------------------|--|--|
| 1                          | GND      | GND pin                              |  |  |
| 2                          | EN       | Enable input pin                     |  |  |
| 3                          | VTTS     | Detector pin for termination voltage |  |  |
| 4                          | VREF     | Reference voltage output pin         |  |  |
| 5                          | VDDQ     | Reference voltage input pin          |  |  |
| 6                          | VCC      | VCC pin                              |  |  |
| 7                          | VTT_IN   | Termination input pin                |  |  |
| 8                          | VTT      | Termination output pin               |  |  |
| Bottom<br>(only BD3533HFN) | FIN      | Substrate (connected to GND)         |  |  |

### **Description of Blocks**

### 1. VCC

The VCC pin is for the independent power supply input that operates the internal circuit of the IC. It is the voltage at this pin that drives the IC's amplifier circuits. The VCC input ranges from 3.3V to 5V and maximum current consumption is 4mA. A bypass capacitor of 1µF or so should be connected to this pin when using the IC in an application circuit.

### 2. VDDQ

This is the power supply input pin for an internal voltage divider network. The voltage at VDDQ is halved by two  $50k\Omega$  internal voltage-divider resistors and the resulting voltage serves as reference for the VTT output. Since  $V_{TT} = 1/2V_{DDQ}$ , the JEDEC requirement for DDR-SDRAM can be satisfied by supplying the correct voltage to VDDQ.

Noise input should be avoided at the VDDQ pin as it is also included by the voltage-divider at the output. An RC filter consisting of a resistor and a capacitor ( $220\Omega$  and  $2.2\mu$ F, for instance,) may be used to reduce the noise input but make sure that it will not significantly affect the voltage-divider's output.

### 3. VTT IN

VTT\_IN is the power supply input pin for the VTT output. Input voltage may range from 1.0V to 5.5V, but consideration must be given to the current limit dictated by the ON-Resistance of the IC and to the change in allowable loss due to input/output voltage difference.

Generally, the following voltages are supplied:

DDR1 VTT\_IN = 2.5V
 DDR2 VTT\_IN = 1.8V
 DDR3 VTT\_IN = 1.5V
 DDR4 VTT\_IN = 1.2V

Take note that a high-impedance voltage input at VTT\_IN may result in oscillation or degradation in ripple rejection, so connecting a 10µF capacitor with minimal change in capacitance to VTT\_IN terminal is recommended. However, this impedance may depend on the characteristics of the power supply input and the impedance of the PC board wiring, which must be carefully checked before use.

### 4. VREF

BD3533 provides a constant voltage, VREF, which is independent from the VTT output and can serve as reference input for memory controllers and DRAMs. The voltage level of VREF is kept constant even if the EN pin is at "Low" level, making the use of this IC compatible with the "Self Refresh" state of DRAMs.

In order to stabilize the output voltage, connecting the correct combination of capacitor and resistor to VREF is necessary. For this purpose, a combination of 1.0 $\mu$ F to 2.2 $\mu$ F ceramic capacitor, characterized by minimal variation in capacitance, and a 0.5 $\Omega$  to 2.2 $\Omega$  phase compensating resistor is recommended. A 10 $\mu$ F ceramic or tantalum capacitor can also be used. The maximum current capability of the VREF pin is 20mA, but for an application which consumes a small amount of VREF current, using a capacitance of 1 $\mu$ F or less will do.

# 5. VTTS

VTTS is a sense pin for the load regulation of the VTT output voltage. In case the wire connecting VTT pin and the load is too long, connecting VTTS pin to the part of the wire nearer to the load may improve load regulation.

# **Description of Blocks - continued**

### 6. VTT

This is the output pin for the DDR memory termination voltage and it has a sink/source current capability of ±1.0A. VTT voltage tracks the voltage at VDDQ pin divided in half. The output is turned OFF when EN pin is "Low" or when either the VCC UVLO or the thermal shutdown protection function is activated.

Always connect a capacitor to VTT pin for loop gain and phase compensation and for reduction in output voltage variation in the event of sudden load change. Be careful in choosing the capacitor as insufficient capacitance may cause oscillation and high ESR (Equivalent Series Resistance) may result in increased output voltage variation during a sudden change in load. Using a low-ESR ceramic capacitor, however, may reduce the loop gain and phase margin and may cause oscillation. But this effect can be lessened by connecting a resistor in series with the capacitor. A 220µF functional polymer capacitor (OS-CON, POS-CAP, NEO-CAP) is recommended, though ambient temperature and other conditions should also be considered.

### 7 FN

A "High" input of 2.3V or higher to EN turns ON the VTT output. A "Low" input of 0.8V or less, on the other hand, turns VTT to a Hi-Z state. With a "Low" EN input, however, the VREF output remains ON, provided that sufficient VCC and VDDQ voltages have been established.

# **Absolute Maximum Ratings**

| Parameter                    | Symbol          | BD3533F       | BD3533FVM             | BD3533HFN     | Unit |
|------------------------------|-----------------|---------------|-----------------------|---------------|------|
| Input Voltage                | V <sub>CC</sub> |               | 7 <sup>(Note 1)</sup> |               | V    |
| Enable Input Voltage         | V <sub>EN</sub> |               | 7 <sup>(Note 1)</sup> |               | V    |
| Termination Input Voltage    | $V_{TT\_IN}$    |               | 7 <sup>(Note 1)</sup> |               | V    |
| VDDQ Reference Voltage       | $V_{DDQ}$       |               | 7 <sup>(Note 1)</sup> |               | V    |
| Output Current               | I <sub>TT</sub> | 3 1           |                       |               | Α    |
| Power Dissipation 1          | Pd1             | 0.56 (Note 2) | 0.43 (Note 4)         | -             | W    |
| Power Dissipation 2          | Pd2             | 0.69 (Note 3) | -                     | -             | W    |
| Power Dissipation 3          | Pd3             | -             | -                     | 0.63 (Note 5) | W    |
| Power Dissipation 4          | Pd4             | -             | -                     | 1.35 (Note 6) | W    |
| Power Dissipation 5          | Pd5             | -             | -                     | 1.75 (Note 7) | W    |
| Operating Temperature Range  | Topr            | -20 to +100   |                       |               | °C   |
| Storage Temperature Range    | Tstg            | -55 to +150   |                       |               | °C   |
| Maximum Junction Temperature | Tjmax           |               | °C                    |               |      |

<sup>(</sup>Note 1) Should not exceed Pd. Instantaneous surge voltage, back electromotive force and voltage under less than 10% duty cycle.

### Recommended Operating Conditions (Ta=25°C)

| Parameter                 | Symbol       | Min  | Max  | Unit |
|---------------------------|--------------|------|------|------|
| Input Voltage             | $V_{CC}$     | 2.7  | 5.5  | V    |
| Termination Input Voltage | $V_{TT\_IN}$ | 1.0  | 5.5  | V    |
| VDDQ Reference Voltage    | $V_{DDQ}$    | 1.0  | 2.75 | V    |
| Enable Input Voltage      | $V_{EN}$     | -0.3 | +5.5 | V    |

<sup>(</sup>Note 2) Reduce by 4.48mW/°C for Ta over 25°C (With no heat sink).

<sup>(</sup>Note 3) Reduce by 5.52mW/°C for Ta over 25°C (When mounted on a board 70mmx70mmx1.6mm Glass-epoxy PCB).

<sup>(</sup>Note 4) Reduce by 3.5mW/°C for Ta over 25°C (With no heat sink).

<sup>(</sup>Note 4) Reduce by 3.5ffw/ C for Ta over 25°C (when mounted on a 70mmx70mmx1.6mm glass-epoxy board, 1-layer, copper foil area: less than 0.2%) (Note 6) Reduce by 10.8mW/°C for Ta over 25°C (when mounted on a 70mmx70mmx1.6mm glass-epoxy board, 1-layer, copper foil area: less than 0.2%)

<sup>(</sup>Note 7) Reduce by 14.0mW/°C for Ta over 25°C (when mounted on a 70mmx70mmx1.6mm glass-epoxy board, 1-layer,copper foil area: less than 65.0%)

Caution: Operating the IC over the absolute maximum ratings may damage the IC. In addition, it is impossible to predict all destructive situations such as short-circuit modes, open circuit modes, etc. Therefore, it is important to consider circuit protection measures, like adding a fuse, in case the IC is operated in a special mode exceeding the absolute maximum ratings

# **Electrical Characteristics**

(Unless otherwise noted, Ta=25°C V<sub>CC</sub>=3.3V V<sub>EN</sub>=3V V<sub>DDO</sub>=1.8V V<sub>TT IN</sub>=1.8V)

| (Unless otherwise noted, Ta=25°C |                     |                              | Standard Val         |                              | 11.2 | O a malistia ma                                                                                                                |
|----------------------------------|---------------------|------------------------------|----------------------|------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------|
| Parameter                        | Symbol              | Min                          | Тур                  | Max                          | Unit | Conditions                                                                                                                     |
| Standby Current                  | I <sub>STBY</sub>   | -                            | 0.5                  | 1.0                          | mA   | V <sub>EN</sub> =0V                                                                                                            |
| Circuit Current                  | Icc                 | -                            | 2                    | 4                            | mA   | V <sub>EN</sub> =3V                                                                                                            |
| [Enable]                         |                     |                              |                      |                              |      |                                                                                                                                |
| High Level Enable Input Voltage  | V <sub>ENHIGH</sub> | 2.3                          | -                    | 5.5                          | V    |                                                                                                                                |
| Low Level Enable Input Voltage   | V <sub>ENLOW</sub>  | -0.3                         | -                    | +0.8                         | V    |                                                                                                                                |
| Enable Pin Input Current         | I <sub>EN</sub>     | -                            | 7                    | 10                           | μΑ   | V <sub>EN</sub> =3V                                                                                                            |
| [Termination]                    |                     |                              |                      |                              |      |                                                                                                                                |
| Termination Output Voltage 1     | $V_{TT1}$           | V <sub>REF</sub>             | V <sub>REF</sub>     | V <sub>REF</sub><br>+30m     | V    | I <sub>TT</sub> =-1.0A to +1.0A<br>Ta=0°C to 100°C (Note 9)                                                                    |
| Termination Output Voltage 2     | $V_{TT2}$           | V <sub>REF</sub><br>-30m     | $V_{REF}$            | V <sub>REF</sub><br>+30m     | V    | $V_{CC}$ =5V, $V_{DDQ}$ =2.5V<br>$V_{TT\_IN}$ =2.5V<br>$I_{TT}$ =-1.0A to +1.0A<br>Ta=0°C to 100°C (Note 9)                    |
| Source Current                   | I <sub>TT+</sub>    | 1.0                          | -                    | -                            | Α    |                                                                                                                                |
| Sink Current                     | I <sub>TT-</sub>    | -                            | -                    | -1.0                         | Α    |                                                                                                                                |
| Load Regulation                  | $\Delta V_{TT}$     | -                            | -                    | 50                           | mV   | I <sub>TT</sub> =-1.0A to +1.0A                                                                                                |
| Line Regulation                  | Reg.l               | -                            | 20                   | 40                           | mV   |                                                                                                                                |
| Upper Side ON-Resistance 1       | R <sub>ON1_H</sub>  | -                            | 0.45                 | 0.9                          | Ω    |                                                                                                                                |
| Lower Side ON-Resistance 1       | R <sub>ON1_L</sub>  | -                            | 0.45                 | 0.9                          | Ω    |                                                                                                                                |
| Upper Side ON-Resistance 2       | R <sub>ON2_H</sub>  | -                            | 0.4                  | 0.8                          | Ω    | $V_{CC}$ =5V, $V_{DDQ}$ =2.5V<br>$V_{TT_IN}$ =2.5V                                                                             |
| Lower Side ON-Resistance 2       | R <sub>ON2_L</sub>  | -                            | 0.4                  | 0.8                          | Ω    | $V_{CC}$ =5V, $V_{DDQ}$ =2.5V<br>$V_{TT_IN}$ =2.5V                                                                             |
| [Input of Reference Voltage]     |                     |                              |                      |                              |      |                                                                                                                                |
| Input Impedance                  | $Z_{VDDQ}$          | 70                           | 100                  | 130                          | kΩ   |                                                                                                                                |
| Output Voltage1                  | $V_{REF1}$          | 1/2xV <sub>DDQ</sub><br>-18m | 1/2xV <sub>DDQ</sub> | 1/2xV <sub>DDQ</sub><br>+18m | V    | I <sub>REF</sub> =-5mA to +5mA<br>Ta=0°C to 100°C (Note 9)                                                                     |
| Output Voltage2                  | $V_{REF2}$          | 1/2xV <sub>DDQ</sub><br>-40m | 1/2xV <sub>DDQ</sub> | 1/2xV <sub>DDQ</sub><br>+40m | V    | I <sub>REF</sub> =-10mA to +10mA<br>Ta=0°C to 100°C (Note 9)                                                                   |
| Output Voltage3                  | $V_{REF3}$          | 1/2xV <sub>DDQ</sub><br>-25m | 1/2xV <sub>DDQ</sub> | 1/2xV <sub>DDQ</sub><br>+25m | V    | $V_{CC}$ =5V, $V_{DDQ}$ = $V_{TT\_IN}$ =2.5<br>$I_{REF}$ =-5mA to +5mA<br>Ta=0°C to 100°C (Note 9)                             |
| Output Voltage4                  | $V_{REF4}$          | 1/2xV <sub>DDQ</sub><br>-40m | 1/2xV <sub>DDQ</sub> | 1/2xV <sub>DDQ</sub><br>+40m | V    | V <sub>CC</sub> =5V, V <sub>DDQ</sub> =V <sub>TT_IN</sub> =2.5<br>I <sub>REF</sub> =-10mA to +10mA<br>Ta=0°C to 100°C (Note 9) |
| [Reference Voltage]              |                     | *                            |                      |                              | •    |                                                                                                                                |
| Source Current                   | I <sub>REF+</sub>   | 20                           | -                    | -                            | mA   |                                                                                                                                |
| Sink Current                     | I <sub>REF-</sub>   | -                            | -                    | -20                          | mA   |                                                                                                                                |
| [UVLO]                           |                     |                              |                      | •                            |      | •                                                                                                                              |
| UVLO OFF Voltage                 | V <sub>UVLO</sub>   | 2.40                         | 2.55                 | 2.70                         | V    | V <sub>CC</sub> : sweep up                                                                                                     |
| Hysteresis Voltage               | $\Delta V_{UVLO}$   | 100                          | 160                  | 220                          | mV   | V <sub>CC</sub> : sweep down                                                                                                   |

(Note 9) Design Guarantee

# **Typical Performance Curves**



Figure 1. Output Voltage vs I<sub>REF</sub> (DDR-1)



Figure 2. Output Voltage vs I<sub>REF</sub> (DDR-2)



Figure 3. Termination Output Voltage vs Output Current (DDR-1)



Figure 4. Termination Output Voltage vs Output Current (DDR-2)

# **Typical Waveforms**



Figure 5. DDR1 (-1A to +1A)



Figure 6. DDR1 (+1A to -1A)



Figure 7. DDR2 (-1A to +1A)



Figure 8. DDR2 (+1A to -1A)

# Typical Waveforms - continued



Figure 9. Input Sequence 1



Figure 10. Input Sequence 2



Figure 11. Input Sequence 3



Figure 12. Start up Waveform

# **Application Information**

# 1. Evaluation Board



# Evaluation Board Application Components

| Part No | Value | Company | Parts Name    |
|---------|-------|---------|---------------|
| U1      | -     | ROHM    | BD3533        |
| R1      | -     | -       | -             |
| R4      | 220Ω  | ROHM    | MCR032200     |
| J1      | 0Ω    | -       | -             |
| J2      | 0Ω    | -       | -             |
| C1      | -     | -       | -             |
| C2      | 10μF  | KYOCERA | CM21B106M06A  |
| C3      | 1µF   | KYOCERA | CM105B105K06A |

| Part No | Value | Company | Parts Name    |
|---------|-------|---------|---------------|
| C4      | -     | -       | -             |
| C5      | 10μF  | KYOCERA | CM21B106M06A  |
| C6      | -     | -       | -             |
| C7      | -     | -       | -             |
| C8      | -     | -       | -             |
| C9      | 2.2µF | KYOCERA | CM105B225K06A |
| C10     | 220µF | SANYO   | 2R5TPE220MF   |
|         |       |         |               |

# BD3533F (SOP8) Evaluation Board Layout









**Bottom Layer** 



### 2. Power Dissipation

In thermal design, consider the temperature range wherein the IC is guaranteed to operate and apply appropriate margins. The temperature conditions that need to be considered are listed below:

- (1) Ambient temperature Ta: 100°C or lower
- (2) Chip junction temperature Tj: 150°C or lower

The chip's junction temperature Tj can be considered as follows. (See the diagrams below for  $\theta$ ja.) Most heat loss in BD3533 occurs at the output N-channel FET. The lost power is determined by multiplying the voltage between IN and OUT by the output current. Since this IC is packaged for high-power applications, its thermal derating characteristics significantly depend on the PC board. So when designing, the size of the PC board to be used should be carefully considered.

Power dissipation (W) = {Input voltage (V<sub>TT\_IN</sub>) − Output voltage (V<sub>TT</sub>≈1/2V<sub>DDQ</sub>)} x I<sub>OUT</sub> (Ave)

For instance,  $V_{TT\_IN} = 1.8V$ ,  $V_{DDQ} = 1.8V$ , and  $I_{OUT}$  (Ave)=0.5A. The power dissipation is determined as follows: Power dissipation  $(W) = \{1.8(V) - 0.9(V)\} \times 0.5(A) = 0.4(W)$ 

### SOP8



- (1) 70mmx70mmx1.6mm Glass-epoxy PCB 0j-c=181°C/W
- (2) With no heat sink θj-a=222°C/W

### 



With no heat sink θi-a=286°C/W

### 



- (1) 1 layer substrate (substrate surface copper foil area: below 0.2%)
- θj-a=198.4°C/W
- (2) 2 layer substrate (substrate surface copper foil area:7%) 6j-a=92.4°C/W
- (3) 2 layer substrate (substrate surface copper foil area:65%) 6j-a=71.4°C/W

# **Operational Notes**

### 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply terminals.

### 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

### 5. Thermal Consideration

Should by any chance the power dissipation rating be exceeded, the rise in temperature of the chip may result in deterioration of the properties of the chip. The absolute maximum rating of the Pd stated in this specification is when the IC is mounted on a 70mm x 70mm x 1.6mm glass epoxy board. In case of exceeding this absolute maximum rating, increase the board size and copper area to prevent exceeding the Pd rating.

### 6. Recommended Operating Conditions

These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter.

### 7. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

### 8. Operation Under Strong Electromagnetic Field

Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

### 9. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned OFF completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

# 10. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

### 11. Unused Input Terminals

Input terminals of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input terminals should be connected to the power supply or ground line.

# **Operational Notes - continued**

### 12. Regarding Input Pins of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode.

When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 13. Example of Monolithic IC Structure

### 13. Thermal Shutdown Circuit (TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's power dissipation rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF all output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

The present IC incorporates a thermal shutdown protection circuit (TSD circuit). The working temperature is 175°C (standard value) and has a -15°C (standard value) hysteresis width.

# 14. Capacitor Across Output and GND

If a large capacitor is connected between the output pin and ground pin, current from the charged capacitor can flow into the output pin and may destroy the IC when the VCC or VTT\_IN pin is shorted to ground or pulled down to 0V. Use a capacitor smaller than 1000µF between output and ground.

### 15. Output Capacitor (C<sub>1</sub>)

Do not fail to connect a output capacitor to VREF output terminal for stabilization of output voltage. The capacitor connected to VREF output terminal works as a loop gain phase compensator. Insufficient capacitance may cause an oscillation. It is recommended to use a low temperature coefficient 1-10 µF ceramic capacitor, though it depends on ambient temperature and load conditions. It is therefore requested to carefully check under the actual temperature and load conditions to be applied.

### 16. Output Capacitor (C<sub>4</sub>)

Do not fail to connect a capacitor to VTT output pin for stabilization of output voltage. This output capacitor works as a loop gain phase compensator and an output voltage variation reducer in the event of sudden change in load. Insufficient capacitance may cause an oscillation. And if the equivalent series resistance (ESR) of this capacitor is high, the variation in output voltage increases in the event of sudden change in load. It is recommended to use a 47-220  $\mu$ F functional polymer capacitor, though it depends on ambient temperature and load conditions. Using a low ESR ceramic capacitor may reduce a loop gain phase margin and cause an oscillation, which may be improved by connecting a resistor in series with the capacitor. It is therefore requested to carefully check under the actual temperature and load conditions to be applied.

# **Operational Notes - continued**

# 17. Input Capacitors (C2 and C3)

These input capacitors are used to reduce the output impedance of power supply to be connected to the input terminals (VCC and VTT\_IN). Increase in the power supply output impedance may result in oscillation or degradation in ripple rejecting characteristics. It is recommended to use a low temperature coefficient 1µF (for VCC) and 10µF (for VTT\_IN) capacitor, but it depends on the characteristics of the power supply input, and the capacitance and impedance of the pc board wiring pattern. It is therefore requested to carefully check under the actual temperature and load conditions to be applied.

# 18. Input Terminals (VCC, VDDQ, VTT\_IN and EN)

VCC, VDDQ, VTT\_IN and EN terminals of this IC are made up independent from one another. To VCC terminal, the UVLO function is provided for malfunction protection. Irrespective of the input order of the inputs terminals, VTT output is activated to provide the output voltage when UVLO and EN voltages reach the threshold voltage, while VREF output is activated when UVLO voltage reaches the threshold. If VDDQ and VTT\_IN terminals have equal potential and common impedance, any change in current at VTT\_IN terminal may result in variation of VTT\_IN voltage, which affects VDDQ terminal and may cause variation in the output voltage. It is therefore required to perform wiring in such manner that VDDQ and VTT\_IN terminals may not have common impedance. If impossible, take appropriate corrective measures including suitable CR filter to be inserted between VDDQ and VTT\_IN terminals.

### 19. VTTS Terminal

This terminal is used to improve load regulation of VTT output. The connection with VTT terminal must be done so that it would not have a common impedance with high current line for better load regulation of VTT output.

### Operating Range

Within the operating range, the operation and function of the circuits are generally guaranteed at an ambient temperature within the range specified. The values specified for electrical characteristics may not be guaranteed, but drastic change may not occur to such characteristics within the operating range.

### 21. Allowable Loss Pd

For the allowable loss, the thermal derating characteristics are shown on page 9, which should be used as a guide. Any use that exceeds the allowable loss may result in degradation in the functions inherent to IC including a decrease in current capability due to chip temperature increase. Use within the allowable loss.

# 22. Built-in thermal shutdown protection circuit

Thermal shutdown protection circuit is built-in to prevent thermal breakdown. Turns VTT output to OFF when the thermal shutdown protection circuit activates. This thermal shutdown protection circuit is originally intended to protect the IC itself. It is therefore requested to conduct a thermal design not to exceed the temperature under which the thermal shutdown protection circuit can work.

- 23. The use of the IC in a strong electromagnetic field may sometimes cause malfunction, to which care must be taken. In the event that a load containing a large inductance component is connected to the output terminal, and generation of back-EMF at the start-up and when output is turned OFF is assumed, it is recommended to insert a protection diode.
- 24. In the event that load containing a large inductance component is connected to the output terminal, and generation of back-EMF at the start-up and when output is turned OFF is assumed, it is requested to insert a protection diode.



### 25. Application Circuit

Although we can recommend the application circuits contained herein with a relatively high degree of confidence, we ask that you verify all characteristics and specifications of the circuit as well as its performance under actual conditions. Please note that we cannot be held responsible for problems that may arise due to patent infringements or noncompliance with any and all applicable laws and regulations.

# **Ordering Information**



# **Marking Diagrams**







| Part Number Marking | Package | Orderable Part Number |
|---------------------|---------|-----------------------|
| D3533               | SOP8    | BD3533F-E2            |
| D3533               | MSOP8   | BD3533FVM-TR          |
| BD3533              | HSON8   | BD3533HFN-TR          |

**Physical Dimension, Tape and Reel Information** Package Name SOP8 5.  $0 \pm 0$ . 2 (Max 5.35 (include.BURR)) 5  $\mathfrak{S}$ N +0. +0. 4 3MIN 0 0. 0.  $17^{+0.1}_{-0.05}$ 0.595 S +0 2 (UNIT : mm) PKG : SOP8 Drawing No.: EX112-5001-1 0  $0. \ 42\pm0. \ 1$ 1. 27 <Tape and Reel information> Embossed carrier tape Tape Quantity 2500pcs Direction The direction is the 1pin of product is at the upper left when you hold reel on the left hand and you pull out the tape on the right hand of feed Direction of feed \*Order quantity needs to be multiple of the minimum quantity.

Physical Dimension, Tape and Reel Information – continued Package Name



Physical Dimension, Tape and Reel Information – continued



# **Revision History**

| Date        | Revision | Changes     |
|-------------|----------|-------------|
| 07.Mar.2014 | 001      | New Release |

# **Notice**

### **Precaution on using ROHM Products**

Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JAPAN   | USA      | EU         | CHINA    |  |
|---------|----------|------------|----------|--|
| CLASSⅢ  | CLASSⅢ   | CLASS II b | CLASSIII |  |
| CLASSIV | CLASSIII | CLASSⅢ     | CLASSIII |  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used; if flow soldering method is preferred, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

# **Precautions Regarding Application Examples and External Circuits**

- If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of Ionizer, friction prevention and temperature / humidity control).

# **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

### **Precaution for Product Label**

QR code printed on ROHM Products label is for ROHM's internal use only.

### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

### **Precaution for Foreign Exchange and Foreign Trade act**

Since our Products might fall under controlled goods prescribed by the applicable foreign exchange and foreign trade act, please consult with ROHM representative in case of export.

### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. ROHM shall not be in any way responsible or liable for infringement of any intellectual property rights or other damages arising from use of such information or data.:
- 2. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the information contained in this document.

# **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

### **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this doc ument is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

**Notice – WE** © 2014 ROHM Co., Ltd. All rights reserved. Rev.001