

# BD555BKFV AC/DC Controller IC for mains dimmable LED lighting

# BD555BKFV

#### General Description

The BD555BKFV controller AC/DC controller IC can be used in a wide range of dimmable LED lighting driver applications. The main target application is dimmable retro-fit LED lighting, replacing existing incandescent light bulbs, halogen spot lights, CFL tubes etc.

#### Features

- Fixed frequency DC/DC controller (selectable)
- Peak current or average current control (PCC/ACC)
- Dynamic Load Current Controller (DLCC)
- Logarithmic compensation of detected dimming level
- Dimmer detector function
- Anti-flash function when dimmer is OFF
- PWM and analog dimming control supported
- Over Current Protection (OCP)
- Thermal Shutdown protection (TSD)
- Under Voltage Lock Out (UVLO)

# Applications

- Retro-fit dimmable LED lighting (E27, E14, GU10, T8 etc.). Wide range of TRIAC and transistor dimmers supported by DLCC function.
- Custom LED lighting with PWM or voltage controlled dimming.

#### Key Specifications

| Input voltage range              | 16~39V |
|----------------------------------|--------|
| Regulated supply voltage         | 11.5V  |
| Fixed DC/DC operating frequency  |        |
| Detectable phase-cut range       |        |
| Typical current consumption      | 1mA    |
| Under Voltage Lock Out detection |        |
| Operating temperature range      |        |

# ●Package SSOP-B14

W(Typ.) x D(Typ.) x H(Max.) 5.00mm x 6.40mm x 1.15mm



# ●Typical Application Circuits



Figure 1. Typical application circuit for non-isolated dimmable buck topology

# ●Pin Configuration



Figure 2. Pin configuration

Figure 3. Equivalent circuit

# Pin Description

| n Descr | iption            |        |                                                                              |  |  |  |
|---------|-------------------|--------|------------------------------------------------------------------------------|--|--|--|
| Pin     | Pin name          | I/O    | Function                                                                     |  |  |  |
| 1       | BLDR              | Out    | Driver for dynamic load current controller (DLCC) transistor                 |  |  |  |
| 2       | WBLD              | In     | Internal strong load current input (connected to internal 'open drain' NMOS) |  |  |  |
| 3       | ISYS*1            | In/Out | Sense voltage input for DLCC ON/OFF function                                 |  |  |  |
| 4       | GND               | -      | Ground terminal                                                              |  |  |  |
| 5       | DIM               | In/Out | Detected dimming level reference voltage                                     |  |  |  |
| 6       | DET               | In     | Input for detecting phase-cut angle                                          |  |  |  |
| 7       | REF <sup>*2</sup> | Out    | Pin for external resistor to set LED current (average current control mode)  |  |  |  |
| 8       | OSC*2             | Out    | Pin for external resistor to set DC/DC operating frequency                   |  |  |  |
| 9       | FB <sup>*3</sup>  | In     | Average current feedback input or PCC mode selection (V <sub>FB</sub> <1.5V) |  |  |  |
| 10      | ISNS              | In     | Sense voltage for peak current regulation & over current protection (OCP)    |  |  |  |
| 11      | PGND*4            | -      | Ground terminal for internal BLDR and SW driver stages                       |  |  |  |
| 12      | SW                | Out    | Driver output for gate of external DC/DC switching MOSFET                    |  |  |  |
| 13      | VDDH              | In/Out | Regulated supply voltage                                                     |  |  |  |
| 14      | SUP               | In     | Input supply voltage                                                         |  |  |  |

<sup>\*1</sup> Between ISYS and GND are internal anti-parallel surge diodes

<sup>\*2</sup> Connect only resistive load according to application instructions

<sup>\*3</sup> FB terminal is 'pre-charged' to 4V during start-up in order to have smooth start of the LED current regulation. Never connect this pin directly to GND.

<sup>\*4</sup> Between GND and PGND are internal anti-parallel diodes

#### Block Diagram



Figure 4. Block diagram

#### Description of Blocks

<u>Startup sequence:</u> When an AC input voltage is applied, the rectified mains voltage (VHV) is buffered by capacitor C2 and starts supplying the BD555BKFV via start-up resistor R6. The VDDH capacitor C5 will be charged by the internal regulator until the system UVLO condition is released, after which a PWM signal from terminal SW can start driving the external NMOS when the anti-flash detector is released.

Anti-flash detector: Some dimmers require a small leakage current to power an internal electronic control circuit or an indicator LED. In order to prevent a 'false start' when the VHV buffer cap was accidentally charged by this leakage current, the detection level voltage on the DIM terminal needs to rise above 400mV, before the SW terminal starts switching, lighting up the LEDs.

<u>DC/DC buck converter:</u> When the SW signal is high, it turns ON the MN2 MOSFET, building up a current in coil L1 via the LED string. During the OFF period of MN2, the current flows via fly-back diode D4. Capacitor C4 stabilizes the LED voltage to reduce the LED current ripple. The LED current is regulated by controlling the LED forward voltage.

<u>Auxiliary supply voltage:</u> The alternating current in the primary side of inductor L1 is coupled  $n_p$ : $n_s$  to the secondary side, creating a voltage alternating between  $V_{VHV}$  (MN2=ON) and  $(V_{LED} + V_{th,D4})^* n_s/n_p$  (MN2=OFF). This last voltage is passed on to capacitor C3 via diode D5. This creates an auxiliary supply which improves efficiency by reducing the resistive power loss in the start-up resistor R6.

<u>LED average current control (ACC) mode:</u> The BD555BKFV features two feedback mechanisms by average current control (ACC) or peak current control (PCC). In ACC mode, the high-side sensing resistor R7 is used in the LED current mirror (typically 1:500), creating an LED feedback current in transistor Q1. This current flows to the FB terminal and creating a reference voltage (for LED current regulation) across resistor R12 at the REF terminal.

<u>LED peak current control (PCC) mode:</u> Alternatively, in PCC mode ( $V_{FB}$  <1.5V), the duty-cycle of the SW signal is determined by the 'peak current' through resistor R10. The ISNS terminal senses the voltage across resistor R10. When this voltage reaches the reference voltage, the SW signal will be pulled low. During startup and in ACC mode, this function is used as 'Over Current Protection' to limit the current through inductor L1. In both ACC and PCC mode, the REF voltage will be adjusted to the detected phase-cut in case a dimmer is connected.

<u>Phase-cut detection:</u> via resistive divider R4/R5 at the DET terminal, the rising and falling edge of the phase-cut are detected, generating an internal PWM signal. Via an internal resistor and external capacitor C1, this PWM signal is averaged into a dimming reference voltage at the DIM terminal. An internal conversion function creates a logarithmically corrected voltage at the REF terminal. This allows achieving a 'natural' LED light intensity curve as perceived by the human eye, when turning the dimmer knob.

<u>Dimmer stability:</u> based on the phase-cut detection at the DET terminal, the DLCC dynamically adjusts the total load current for stable operation of 'leading edge' TRIAC dimmers. For 'trailing edge' dimmers, the DLCC load current pulls down the dimmer output voltage, in order to detect the falling edge. In case the VHV current exceeds the minimum load current requirement, the DLCC load current can disabled completely. This allows to achieve high efficiency without dimmers.

**Dimmer detector:** when a dimmer is not present, the DLCC will be switched OFF.

●Absolute Maximum Ratings

| Parameter                                         | Symbol                                                                                      | Maximum rating    | Unit |
|---------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------|------|
| Supply voltage (SUP terminal)                     | V <sub>SUP</sub>                                                                            | 40                | V    |
| Internal supply regulator voltage (VDDH terminal) | $V_{VDDH}$                                                                                  | 15.5              | V    |
| SW output current                                 | I <sub>SW</sub>                                                                             | 600 <sup>*1</sup> | mA   |
| BLDR output current                               | I <sub>BLDR</sub>                                                                           | 60 <sup>*1</sup>  | mA   |
| WLBD, ISNS terminal voltage                       | V <sub>WBLD</sub> , V <sub>ISNS</sub>                                                       | 15.5              | V    |
| WBLD input current (strong load current)          | I <sub>SBLD</sub>                                                                           | 300 <sup>*2</sup> | mA   |
| DIM, DET, OSC, REF, FB terminal voltage           | V <sub>DIM</sub> , V <sub>DET</sub> , V <sub>OSC</sub> , V <sub>REF</sub> , V <sub>FB</sub> | 4.5               | V    |
| FB input current (V <sub>FB</sub> =4.5V)          | I <sub>FB</sub>                                                                             | 4.0               | mA   |
| ISYS, PGND terminal voltage                       | V <sub>ISYS</sub> , V <sub>PGND</sub>                                                       | +/- 0.5           | V    |
| Operating frequency                               | f <sub>operating</sub>                                                                      | 400               | kHz  |
| Maximum power dissipation                         | P <sub>d</sub>                                                                              | 0.87*4            | W    |
| Operating ambient temperature range               | Ta                                                                                          | -40 <b>~</b> +110 | °C   |
| Storage temperature range                         | T <sub>storage</sub>                                                                        | -55 <b>~</b> +150 | °C   |
| Maximum junction temperature                      | T <sub>junction,max</sub>                                                                   | +150              | °C   |

I<sub>SW</sub> pulse current duration <100ns@f<sub>operating</sub>

\*4 SSOP-B14 package thermal resistance R<sub>BJA</sub>=143°C/W, mounted on a two-layer PCB of 70x70x1.6mm³

Notice1: Due to in case of the applied voltage or operating ambient temperature range or etc. exceed the absolute maximum ratings, a damage maybe occurs, and the damage mode (short or open or etc.) can not be supposed, please take a physical safety measure (such as add a fuse) while some special modes in which the absolute maximum ratings may be exceeded are considered.

Notice2: The power dissipation in BD555BKFV is mainly decided by the switching frequency of the DCDC converter and the current which is applied to the BLDR pin. Please make the power dissipation caused by those less than 80% of the maximum power dissipation of the package.

● Recommended Operating Range (Ta= -40 ~ +110°C)

| Parameter      | Symbol | Range   | Unit |
|----------------|--------|---------|------|
| Supply voltage | VSUP   | 16 ~ 39 | V    |

# **Electrical Characteristics**

| Dorometer                       | 0                      | Limits                                       |      |      | 1.1          | 0                                                                                                                    |  |
|---------------------------------|------------------------|----------------------------------------------|------|------|--------------|----------------------------------------------------------------------------------------------------------------------|--|
| Parameter                       | Symbol                 | Min.                                         | Тур. | Max. | Unit         | Comments                                                                                                             |  |
| Internal Supply Regulator*1     |                        |                                              |      |      |              |                                                                                                                      |  |
| Startup current                 | I <sub>SUP,start</sub> | -                                            | 0.4  | 0.8  | mA           | In UVLO condition                                                                                                    |  |
| Supply current ON               | I <sub>SUP,NS</sub>    | -                                            | 0.8  | 1.0  | mA           | No switching.                                                                                                        |  |
| Supply current ON 1             | I <sub>SUP,ON1</sub>   | -                                            | 1.0  | 1.3  | mA           | No load on SW/BLDR, $f_{SW}$ =40kHz.                                                                                 |  |
| Supply current ON 2             | I <sub>SUP,ON2</sub>   | -                                            | 2    | 2.4  | mA           | No load on SW/BLDR, $f_{SW}$ =400kHz.                                                                                |  |
| VDDH internal regulator voltage | $V_{VDDH}$             | 10.0                                         | 11.5 | 15.0 | V            | VDDH load current I <sub>VDDH</sub> < 10mA                                                                           |  |
| UVLO release voltage            | $V_{\text{UVLO,rl}}$   | 9.20                                         | 10.0 | 10.8 | V            | VDDH rising                                                                                                          |  |
| UVLO trigger voltage            | V <sub>UVLO,tr</sub>   | V <sub>UVLO,tr</sub> - V <sub>UVLO,hys</sub> |      | V    | VDDH falling |                                                                                                                      |  |
| UVLO hysteresis                 | V <sub>UVLO,hys</sub>  | 0.75                                         | 1.00 | 1.25 | V            |                                                                                                                      |  |
| Switching regulator             |                        |                                              |      |      |              |                                                                                                                      |  |
| Minimum frequency               | f <sub>SW_min</sub>    | 32                                           | 40   | 48   | kHz          | $f_{\text{SW}} = 9.0 \times 10^6 / \text{R} \cdot 11 \text{ (kHz)}^{\pm 20\%},$ for frequency range 40KHz to 400KHz. |  |
| Maximum frequency               | f <sub>SW_max</sub>    | 320                                          | 400  | 480  | kHz          |                                                                                                                      |  |
| SW maximum duty cycle           | $\delta_{\text{max}}$  | 70                                           | 75   | 80   | %            |                                                                                                                      |  |

<sup>\*2</sup> I<sub>BLDR</sub> pulse current duration <1us@f<sub>mains</sub> never exceed 0.8\*Pd

<sup>\*3</sup>  $I_{WBLD}$  pulse current duration <300us@ $f_{mains}$ 

| ъ .                                       | 0 1 1                  | Limits                                    |      |      | 0                    |                                                                                                                                               |  |
|-------------------------------------------|------------------------|-------------------------------------------|------|------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
| Parameter                                 | Symbol                 | Min.                                      | Тур. | Max. | Unit                 | Comments                                                                                                                                      |  |
| SW minimum ON-time                        | t <sub>ON,min</sub>    | -                                         | 80   | 140  | ns                   | Determines minimum duty-cycle                                                                                                                 |  |
| SW slew rate                              | t <sub>SW,slew</sub>   | -                                         | 50   | 100  | ns                   | V <sub>SW</sub> = 111V at 1nF load (rising/falling)                                                                                           |  |
| SW driver ON resistance (PMOS)            | R <sub>SW,P</sub>      | -                                         | 15   | 40   | Ω                    | V <sub>SW</sub> =0V, I <sub>SW</sub> =-10mA                                                                                                   |  |
| SW driver OFF resistance (NMOS)           | R <sub>SW,N</sub>      | -                                         | 15   | 40   | Ω                    | V <sub>SW</sub> = VDDH, I <sub>SW</sub> =10mA                                                                                                 |  |
| Duty cycle, FB=3.5V                       | δ <sub>20</sub>        | 2                                         | 20   | 38   | %                    | ACC mode                                                                                                                                      |  |
| Duty cycle, FB=2.9V                       | δ <sub>60</sub>        | 36                                        | 60   | 80   | %                    | ACC IIIode                                                                                                                                    |  |
| FB mode selection threshold               | $V_{FB,mode}$          | 1.4                                       | 1.6  | 1.9  | V                    | PCC (V <sub>FB</sub> <1.4V), ACC (V <sub>FB</sub> >1.9V)                                                                                      |  |
| ISNS trigger voltage (OCP)                | V <sub>OCP</sub>       | 1.08                                      | 1.20 | 1.36 | V                    | Inductor current limiter in ACC mode                                                                                                          |  |
| ISNS blanking time (OCP)                  | t <sub>OCP,blank</sub> | 90                                        | 140  | 180  | ns                   | Used in PCC & ACC mode                                                                                                                        |  |
| Dimmer phase-cut detector                 | 1                      | I.                                        | ı    | 11   |                      |                                                                                                                                               |  |
| DET phase cut voltage (rising)            | $V_{DET,r}$            | 215                                       | 260  | 300  | mV                   | Manitana di atana da kaisina ana differe                                                                                                      |  |
| DET phase cut voltage (falling)           | $V_{DET,f}$            | 75                                        | 110  | 190  | mV                   | Monitored at output bridge rectifier                                                                                                          |  |
| DET phase cut hysteresis                  | $V_{DET,hys}$          | 75                                        | 130  | 180  | mV                   |                                                                                                                                               |  |
| DIM voltage (no dimming)                  | V <sub>DIM1</sub>      | 2.85                                      | 3.0  | 3.15 | V                    | Phase-cut = 135°                                                                                                                              |  |
| DIM voltage (max dimming)                 | V <sub>DIM2</sub>      | 0.95                                      | 1.0  | 1.05 | V                    | Phase-cut = 45°                                                                                                                               |  |
| REF voltage (no dimming) ACC              | V <sub>REF,A1</sub>    | 1.85                                      | 2.0  | 2.15 | V                    | ACC mode ( $V_{FB}$ >1.9), $2k\Omega < R_{REF} < 10k\Omega$                                                                                   |  |
| REF voltage (max dimming) ACC             | V <sub>REF,A2</sub>    | 75                                        | 100  | 135  | mV                   |                                                                                                                                               |  |
| ISNS voltage (no dimming) PCC             | V <sub>ISNS,P1</sub>   | 1.12                                      | 1.24 | 1.36 | V                    | PCC mode (V <sub>FB</sub> < 1.5V). V <sub>ISNS</sub> peak                                                                                     |  |
| ISNS voltage (max dimming) PCC            | V <sub>ISNS,P2</sub>   | 200                                       | 260  | 316  | mV                   | current threshold, $R_{REF}=2k\Omega$                                                                                                         |  |
| Dynamic Load Current Controller           |                        | I                                         | l    | 1    |                      |                                                                                                                                               |  |
| BLDR driver slew rate                     | t <sub>BLDR,slew</sub> | -                                         | 1    | 5    | us                   | V <sub>SW</sub> = 111V at 1nF load (rising/falling)                                                                                           |  |
| BLDR driver ON resistance                 | R <sub>BLDR,P</sub>    | -                                         | 100  | 300  | Ω                    | V <sub>BLDR</sub> =0V, I <sub>BLDR</sub> =-10mA                                                                                               |  |
| BLDR driver OFF resistance                | R <sub>BLDR,N</sub>    | -                                         | 100  | 300  | Ω                    | V <sub>BLDR</sub> = VDDH, I <sub>BLDR</sub> =10mA                                                                                             |  |
| Strong load current                       | I <sub>SBLD,sat</sub>  | 200                                       | 250  | -    | mA                   | Strong load current ON (V <sub>ISYS</sub> <100mV, V <sub>DIM</sub> <3.4V, V <sub>VDDH</sub> =11.5V, V <sub>WBLD</sub> .V <sub>ISYS</sub> =8V) |  |
| Strong load internal NMOS R <sub>ON</sub> | R <sub>ON,SBLD</sub>   | -                                         | 10   | 300  | Ω                    | Strong load current ON (V <sub>ISYS</sub> <100mV, V <sub>DIM</sub> <3.4V, V <sub>VDDH</sub> =11.5V, V <sub>WBLD</sub> .V <sub>ISYS</sub> =8V) |  |
| Strong load current OFF delay             | t <sub>SB,OFF</sub>    | 180                                       | 250  | 320  | μs                   | After phase-cut rising edge                                                                                                                   |  |
| Dimmer detector trigger voltage           | $V_{DIM,tr}$           | 3.3                                       | 3.5  | 3.7  | V                    | DLCC load current OFF                                                                                                                         |  |
| Dimmer detector release voltage           | $V_{DIM,rI}$           | V <sub>DIM,tr</sub> -V <sub>DIM,hys</sub> |      | V    | DLCC load current ON |                                                                                                                                               |  |
| Dimmer detector hysteresis                | $V_{DIM,hys}$          | 50                                        | 100  | 170  | mV                   |                                                                                                                                               |  |
| ISYS load current OFF voltage             | V <sub>ISYS,OFF</sub>  | -260                                      | -200 | -160 | mV                   | DLCC load current OFF                                                                                                                         |  |
| ISYS load current ON voltage              | V <sub>ISYS,ON</sub>   | ON VISYS,OFF+VISYS,hys                    |      | mV   | DLCC load current ON |                                                                                                                                               |  |
| ISYS current sense hysteresis             | $V_{ISYS,hys}$         | 75                                        | 100  | 140  | mV                   |                                                                                                                                               |  |
| Anti-flash detector threshold             | V <sub>DIM,start</sub> | 360                                       | 400  | 440  | mV                   | DC/DC starts switching (V <sub>DIM</sub> >400mV)                                                                                              |  |

<sup>\*1</sup> The supply regulator has a thermal shutdown function that triggers at about 175°C, having a hysteresis of about 20°C. This protects against a too high junction-temperature (e.g. due to 'short' currents of VDDH, SW or BLDR to (P)GND on the PCB or excessive ambient temperatures).

# Application Examples

The BD555BKFV is typically used as a controller IC in retro-fit dimmable LED lighting systems. The external component selection is fully dependent on the type of LED driver. For more information about this, please refer to the BD555BKFV application note. The example circuit below shows a dimmable non-isolated buck converter. A non-isolated topology is suitable for relatively low LED power (e.g.  $V_{LED}$ =100V and  $I_{LED}$ =40mA) applications in which the LED heatsink is electrically isolated by a non-conductive LED lamp casing.



Figure 5. Final application circuit for non-isolated dimmable ACC LED driver

# Notes of Board Layout

There are a few considerations for designing a small-sized PCB that fits inside a LED lamp casing. Special attention needs to be given to component placement for optimal grounding and minimum distances of high-voltage wiring.

- OCP sense resistor R<sub>OCP</sub> and snubber resistor Rs need to be connected as close as possible to the minus terminal of the VHV buffer capacitor.
- 2) The drain terminal of switching NMOS MN2 should be close to the inductor L1p and fly-back diode D4.
- 3) The GND and PGND terminals need to be connected directly on the PCB.
- 4) For mains-isolated designs (not described in this document), the isolated PCB terminals need to be separated from the 'hot' side electronics.

# Selection of Components Externally Connected

Please refer to the BD555BKFV application note for more information about selecting the external components.

#### Notes of Pin Connections

- a. Never connect FB pin to GND. It is suggested that pull down the FB pin to GND with a resistance over  $10k\Omega$ , while you want to use the PCC mode.
- b. In case of a dimmable LED driver application, please use a diode with a forward bias from ISYS pin to GND for protecting the ISYS pin when you want to sense the GND current. For a more stable operation, please add a capacitance over 1uF between ISYS pin and GND.
- c. Never connect capacitive loads to REF pin and OSC pin. Please connect resistive loads to these two pins.
- d. Always make the GND pin connecting with the PGND pin on the PCB. Especially, notice that please keep the GND pin away from the noise. And never apply a minus voltage to all pins except the ISYS pin.
- e. Never apply voltage to IC pins while the SUP pin is not applied with a voltage.

# **Operational Notes**

# 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply terminals.

# 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

#### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

#### 5. Thermal Consideration

Should by any chance the power dissipation rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. The absolute maximum rating of the Pd stated in this specification is when the IC is mounted on a 70mm x 70mm x 1.6mm glass epoxy board. In case of exceeding this absolute maximum rating, increase the board size and copper area to prevent exceeding the Pd rating.

# 6. Recommended Operating Conditions

These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter.

#### 7. Rush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

# 8. Operation Under Strong Electromagnetic Field

Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

# 9. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

# 10. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

# **Operational Notes - continued**

#### 11. Unused Input Terminals

Input terminals of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input terminals should be connected to the power supply or ground line.

#### 12. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode.

When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure xx. Example of monolithic IC structure

# 13. Ceramic Capacitor

When using a ceramic capacitor, determine the dielectric constant considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

# 14. Area of Safe Operation (ASO)

Operate the IC such that the output voltage, output current, and power dissipation are all within the Area of Safe Operation (ASO).

# 15. Thermal Shutdown Circuit(TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's power dissipation rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF all output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

# 16. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

# Ordering Information



# ● Marking Diagram (TOP VIEW)



●Physical Dimension, Tape and Reel Information



# Revision History

| Date         | Revision | Changes         |  |  |  |
|--------------|----------|-----------------|--|--|--|
| 29.May.2012  | 001      | New Release     |  |  |  |
| 19.July.2013 | 002      | Revision Update |  |  |  |
| 30.July.2013 | 003      | p.2             |  |  |  |

# **Notice**

# **Precaution on using ROHM Products**

Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JAPAN   | USA      | EU         | CHINA    |  |
|---------|----------|------------|----------|--|
| CLASSⅢ  | CLASSIII | CLASS II b | CLASSIII |  |
| CLASSIV |          | CLASSⅢ     | CLASSIII |  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

# Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used; if flow soldering method is preferred, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

# **Precautions Regarding Application Examples and External Circuits**

- If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

# **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

# **Precaution for Product Label**

QR code printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since our Products might fall under controlled goods prescribed by the applicable foreign exchange and foreign trade act, please consult with ROHM representative in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. ROHM shall not be in any way responsible or liable for infringement of any intellectual property rights or other damages arising from use of such information or data.:
- 2. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the information contained in this document.

# **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

#### **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this doc ument is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

**Notice – WE** © 2014 ROHM Co., Ltd. All rights reserved. Rev.001