

# BL8037

### 28V, 2A, 500KHz Synchronous Step-Down DC/DC Converter

### DESCRIPTION

The BL8037 is a fully integrated, synchronous rectified step-down converter that provides wide 4.2V to 28V input voltage range and 2A continuous load current capability. The BL8037 can operate at PFM mode to achieve high efficiency and reduce power loss at light load. In shutdown mode, the Max supply current is about  $3\mu$ A.

The BL8037 protection function includes cycle-bycycle current limit, UVLO and thermal shutdown. Besides, internal soft-start prevents inrush current at fast power-on. This device uses slope compensated current mode control which provides fast load transient response. Internal loop compensation function reduces the external compensator components and simplifies the design process.

The BL8037 requires a minimum number of readily available standard external components and is available in ESOP-8 (Exposed Pad) and SOT23-6 packages and provides good thermal conductance.

# **ORDERING INFORMATION**

| Part No.    | Package | Tape&Reel    |  |
|-------------|---------|--------------|--|
| BL8037CS8TR | ESOP-8  | 2500pcs/Reel |  |
| BL8037CB6TR | SOT23-6 | 3000pcs/Reel |  |

### FEATURES

- Wide input voltage range: 4.2V to 28V
- 2A output current
- 0.8V reference voltage
- Low R<sub>DS(ON)</sub> integrated power MOSFET (180/110mΩ)
- 3µA(Max) shutdown current
- Integrated internal compensation
- High efficiency at light load
- Internal 1ms soft-start
- Cycle-by-cycle current limit
- Over-temperature protection with auto recovery
- Under voltage lockout (UVLO)
- Hiccup short circuit protection
- Available in ESOP-8 and SOT23-6 packages
- RoHS compliant

### APPLICATIONS

- Distributed power system
- Flat panel television and monitors
- STB (Set-top-box)
- Networking, XDSL modem

### **PIN OUT & MARKING**



### Note:

1) The thermal pad must be connected to GND Pin.

2) The Thermal Pad is GND Pin. It must be electrically connected to the exposed pad on the printed circuit board for proper operation.

### TYPICAL APPLICATION



 $C_{IN}$  &  $C_{OUT}$  use electrolytic capacitors application circuit

Note: If the input voltage is below 12V, R1 can be set to 0K and R2 can be removed.

| V <sub>IN</sub> =24V, the recommended BOM list is shown as below. |                       |                     |             |             |     |                |             |
|-------------------------------------------------------------------|-----------------------|---------------------|-------------|-------------|-----|----------------|-------------|
| Vout                                                              | C1                    | C2                  | L           | R3          | R4  | C4             |             |
| 5V                                                                | V                     |                     |             | 3.3uH-6.8uH | 68K | 13K            |             |
| 3.3V                                                              |                       |                     | 2.2uH-4.7uH | 47K         | 15K |                |             |
| 2.8V                                                              | 5V 10uF/MLCC<br>8V    | 10uF/MLCC 10uF/MLCC | 2.2uH-4.7uH | 30K         | 12K | 22uF/MLCC      |             |
| 2.5V                                                              |                       |                     | TOUP/IVILUE | 2.2uH-4.7uH | 39K | 18K            | 22UF/IVILCC |
| 1.8V                                                              |                       |                     | 2.2uH-4.7uH | 15K         | 12K |                |             |
| 1.2V                                                              |                       |                     | 2.2uH-3.3uH | 7.5K        | 15K |                |             |
| 5V                                                                | /<br>/<br>/<br>/<br>/ |                     | 3.3uH-6.8uH | 68K         | 13K |                |             |
| 3.3V                                                              |                       |                     | 2.2uH-4.7uH | 47K         | 15K |                |             |
| 2.8V                                                              |                       | 0.1uF/MLCC          | 2.2uH-4.7uH | 30K         | 12K | 220uF/6.3V/ECL |             |
| 2.5V                                                              |                       | 0.10F/WILCC         | 2.2uH-4.7uH | 39K         | 18K | 2200F/0.3V/LCL |             |
| 1.8V                                                              |                       |                     | 2.2uH-3.3uH | 15K         | 12K |                |             |
| 1.2V                                                              |                       |                     | 2.2uH-3.3uH | 7.5K        | 15K |                |             |

| Table 1. Recommended | component values |
|----------------------|------------------|
|----------------------|------------------|

# ABSOLUTE MAXIMUM RATING

| Parameter                                                      |                | Value                                            |  |  |
|----------------------------------------------------------------|----------------|--------------------------------------------------|--|--|
| Supply voltage V <sub>IN</sub>                                 |                | -0.3V to 30V                                     |  |  |
| Switch node voltage V <sub>SW</sub>                            |                | -0.3V to (V <sub>IN</sub> +0.5V)                 |  |  |
| Boost voltage V <sub>BST</sub>                                 |                | (V <sub>sw</sub> -0.3V) to (V <sub>sw</sub> +5V) |  |  |
| Enable voltage V <sub>EN</sub>                                 |                | -0.3V to 12V                                     |  |  |
| The others pins                                                |                | -0.3V to 6V                                      |  |  |
| $\mathbf{P}$                                                   | ESOP-8         | 10°C/W                                           |  |  |
| Package thermal resistance ( $\theta_{JC}$ )                   | SOT23-6        | 100°C/W                                          |  |  |
| Package thermal resistance ( $\theta_{JA}$ ) ESOP-8<br>SOT23-6 |                | 50°C/W                                           |  |  |
|                                                                |                | 200°C/W                                          |  |  |
| Operating junction temperature (T <sub>J</sub> )               | -40°C to 150°C |                                                  |  |  |
| Storage temperature range                                      |                | -65°C to 150°C                                   |  |  |
| Lead temperature (soldering, 10s)                              |                | 260°C                                            |  |  |

**Note:** Exceed these limits to damage to the device.

Exposure to absolute maximum rating conditions may affect device reliability.

### **RECOMMENDED WORK CONDITIONS**

| Item                                             | Min | Max | Units |
|--------------------------------------------------|-----|-----|-------|
| Supply voltage V <sub>IN</sub>                   | 4.2 | 28  | V     |
| Ambient temperature (T <sub>A</sub> )            | -40 | 85  | °C    |
| Operating junction temperature (T <sub>J</sub> ) | -40 | 125 | °C    |

# **ELECTRICAL CHARACTERISTICS**

( $V_{IN}$  =12V,  $T_A$ =25°C, unless otherwise stated.)

| Parameter                        | Conditions                               | Min   | Тур | Max   | Units |
|----------------------------------|------------------------------------------|-------|-----|-------|-------|
| Input voltage range              |                                          | 4.2   |     | 28    | V     |
| UVLO threshold                   | V <sub>IN</sub> rising                   |       | 3.8 |       | V     |
| UVLO hysteresis                  | $V_{IN}$ falling                         |       | 200 |       | mV    |
| Supply current in operation      | V <sub>EN</sub> =5V, V <sub>FB</sub> =1V |       | 150 |       | uA    |
| Supply current in shutdown       | V <sub>EN</sub> =0V                      |       | 1   |       | uA    |
| Regulated feedback voltage       | 3.8V≤V <sub>IN</sub> ≤28V                | 0.784 | 0.8 | 0.816 | V     |
| High-side switch on resistance   | V <sub>BST-SW</sub> =5V                  |       | 180 |       | mΩ    |
| Low-side switch on resistance    | V <sub>IN</sub> =5V                      |       | 110 |       | mΩ    |
| High-side switch leakage current | V <sub>EN</sub> =0V, V <sub>SW</sub> =0V |       | 0.1 | 10    | uA    |
| Upper switch current limit       | Minimum duty cycle                       | 3     |     |       | А     |
| Oscillation frequency            |                                          |       | 500 |       | KHz   |
| Maximum duty cycle               |                                          |       | 93  |       | %     |
| Minimum on time                  |                                          |       | 100 |       | ns    |
| Soft start time                  |                                          |       | 1   |       | ms    |
| EN input voltage "H"             |                                          | 1.5   |     |       | V     |
| EN input voltage "L"             |                                          |       |     | 0.6   | V     |
| Thermal shutdown                 |                                          |       | 150 |       | °C    |

### **PIN DESCRIPTION**

|                |                     | n # | Description                                                                                                                                                    |  |
|----------------|---------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Name           | Name ESOP-8 SOT23-6 |     |                                                                                                                                                                |  |
| BST            | 1                   | 1   | High side power transistor gate drive boost input.                                                                                                             |  |
| VIN            | 2                   | 5   | Power input. Bypass with a 22uF ceramic capacitor to GND.                                                                                                      |  |
| SW             | 3                   | 6   | Power switching node to connect inductor.                                                                                                                      |  |
| GND            | 4                   | 2   | Ground.                                                                                                                                                        |  |
| FB             | 5                   | 3   | Feedback input with reference voltage set to 0.8V.                                                                                                             |  |
| NC             | 6                   | -   | No connection.                                                                                                                                                 |  |
| EN             | 7                   | 4   | Enable input. Set this pin to high level to enable the part, low level or float to disable.                                                                    |  |
| NC             | 8                   | -   | No connection.                                                                                                                                                 |  |
| Thermal<br>PAD | 9                   | -   | The Thermal Pad is GND pin must be electrically connected to the exposed pad on the printed circuit board and connect to the foot of GND for proper operation. |  |

### **ELECTRICAL PERFORMANCE**











# BL8037





Steady State Waveform Vin=12V, Vout=3.3V, Cin=Cout=10uF\*2, L=4.7uH, Iout=0A



Steady State Waveform





www.belling.com.cn

# BL8037







### FUNCTIONAL DECRIPTIONS

### Loop operation

The BL8037 is a wide input range, high-efficiency, DC-to-DC step-down switching regulator, capable of delivering up to 2A of output current, integrated with a 180/110m $\Omega$  synchronous MOSFET pair, eliminating the need for external diode. It uses a PWM current-mode control scheme. An error amplifier integrates error between the FB signal and the internal reference voltage. The output of the integrator is then compared to the sum of a current-sense signal and the slope compensation ramp. This operation generates a PWM signal that modulates the duty cycle of the power MOSFETs to achieve regulation for output voltage.

### Internal soft-start

The soft-start is important for many applications because it eliminates power-up initialization problems. The controlled voltage ramp of the output also reduces peak inrush current during start-up, minimizing start-up transient events to the input power bus.

### Over-current-protection and hiccup

The BL8037 has a cycle-by-cycle over-current limit for when the inductor current peak value exceeds the set current-limit threshold. First, when the output voltage drops until FB falls below the Under-Voltage (UV) threshold (typically 300mV) to trigger a UV event, the BL8037 enters hiccup mode to periodically restart the part. This protection mode is especially useful when the output is deadshorted to ground. This greatly reduces the average short-circuit current to alleviate thermal issues and to protect the regulator. The BL8037 exits hiccup mode once the overcurrent condition is removed.

### Light load operation

Traditionally, a fixed constant frequency PWM DC-DC regulator always switches even when the output load is small. When energy is shuffling back and forth through the power MOSFETs, power is lost due to the finite RDSONs of the MOSFETs and parasitic capacitances. At light load, this loss is prominent and efficiency is therefore very low. BL8037 employs a proprietary control scheme that improves efficiency in this situation by enabling the device into a power save mode during light load, thereby extending the range of high efficiency operation.

### Startup and shutdown

If both VIN and EN are higher than their appropriate thresholds, the chip starts. The reference block starts first, generating stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides stable supply for the remaining circuitries. Three events can shut down the chip: EN low, VIN low and thermal shutdown. In the shutdown procedure, the signaling path is first blocked to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.

### **APPLICATIONS INFORMATION**

### Setting the output voltage

The external resistor divider is used to set the output voltage. The feedback resistor R1 also sets the feedback loop bandwidth with the internal compensation capacitor. R2 is then given by:



### Selecting the inductor

Use a  $2.2\mu$ H-to- $6.8\mu$ H inductor with a DC current rating of at least 25% higher than the maximum load current for most applications. For most designs, derive the inductance value from the following equation:

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_L \times f_{osc}}$$

Where  $\Delta I_{L}$  is the inductor ripple current. Choose an inductor current approximately 30% of the maximum load current. The maximum inductor peak current is:

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2}$$

Under light-load conditions (below 100mA), use a larger inductor to improve efficiency.

### Selecting the output capacitor

The output capacitor maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. Use low ESR capacitors to limit the output voltage ripple. Estimate the output voltage ripple with:

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_S \times L} \times \left[1 - \frac{V_{OUT}}{V_{IN}}\right] \times \left[R_{ESR} + \frac{1}{8 \times f_S \times C_2}\right]$$

Where L is the inductor value and  $R_{\text{ESR}}$  is the equivalent series resistance (ESR) of the output capacitor.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes most of the output voltage ripple. For simplification, estimate the output voltage ripple with:

$$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_s^2 \times L \times C_2} \times \left[1 - \frac{V_{OUT}}{V_{IN}}\right]$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with:

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_S \times L} \times \left[1 - \frac{V_{OUT}}{V_{IN}}\right] \times R_{ESR}$$

The characteristics of the output capacitor also affect the stability of the regulation system. The BL8037 can be optimized for a wide range of capacitance and ESR values.

### Selecting the external boost diode

It is recommended to add an external Boost Diode to improve efficiency and stability in these situations when the input voltage is fixed at 5.0V. Any a readily and cheap diode can meet the need of these application such as 1N4148.



## PCB LAYOUT RECOMMENDATION

The device's performance and stability are dramatically affected by PCB layout. It is recommended to follow these general guidelines shown as below:

1. Place the input capacitors and output capacitors as close to the device as possible. The traces which connect to these capacitors should be as short and wide as possible to minimize parasitic inductance and resistance.

2. Place feedback resistors close to the FB pin.

3. Keep the sensitive signal (FB) away from the switching signal (SW).

4. The exposed pad of the package should be soldered to an equivalent area of metal on the PCB. This area should connect to the GND plane and have multiple via connections to the back of the

PCB as well as connections to intermediate PCB layers. The GND plane area connecting to the exposed pad should be maximized to improve thermal performance.

5. Multi-layer PCB design is recommended.



# PACKAGE OUTLINE



