# **CA-IS3740VLN High-Speed Four-Channel Digital Isolators** #### 1. Features Data Rate: DC to 150Mbps • Robust Galvanic Isolation of Digital Signals ■ High lifetime: >40 years ■ Up to 3750 V<sub>RMS</sub> isolation rating ■ ±150 kV/μs typical CMTI Wide supply range: 1.8V to 5.5V Wide Operating Temperature Range: -40°C to 125°C • Schmitt Trigger Inputs • Enable Control Input with Internal Pull-up Low-level Default Output No Start-Up Initialization Required Low Power Consumption 1.5mA per channel at 1Mbps with V<sub>DD</sub> = 5.0V ■ 6.6mA per channel at 100Mbps with $V_{DD} = 5.0V$ #### Best in Class Propagation Delay and Skew 12ns typical propagation delay 2ns propagation delay skew (chip -to-chip) Ins pulse width distortion ■ 5ns minimum pulse width #### Narrow-body SOIC16-NB(N) package ## Safety Regulatory Approvals - VDE 0884-17 isolation certification - UL According to UL1577 - IEC 61010-1 certifications #### 2. Applications - Industrial Automation - Motor Control - Medical Systems - Isolated Power Supplies - Solar Inverters - Isolated SPI, RS485, RS232, CAN etc. unidirectional digital isolator with up to 3.75kV<sub>RMS</sub> isolation rating and DC to 150Mbps ultra-fast data rate. This device can operate as low as 1.8V supply voltage with up to 100Mbps data rate. The CA-IS3740VLN offers high electromagnetic immunity and low emissions at low power consumption while isolating different ground domains and block high-voltage/high-current transients from sensitive or human interface circuitry. Each isolation channel has a logic input and output buffer separated by capacitive silicon dioxide (SiO<sub>2</sub>) insulation barrier, the integrated Schmitt trigger on each input provide excellent noise immunity. The CA-IS3740VLN features 4 channels transferring digital signals in one direction. The enable control on B-side can be used to put the outputs in high impedance for multimaster driving applications to reduce power consumption. Also, this device offers default outputs. When the input is either not powered or is open-circuit, the default output is low. The CA-IS3740VLN is specified over the -40°C to +125°C operating temperature range and is available in 16-pin SOIC narrow body package. #### **Device information** | Part number | Package | Package size (NOM) | |--------------|---------------|--------------------| | CA-IS3740VLN | SOIC16-NB (N) | 9.90 mm × 3.90 mm | ## Simplified Channel Structure GNDA and GNDB are the isolated grounds for A side and B side respectively. ## 3. General Description The CA-IS3740VLN is high-performance four-channel, ## Version 1.03 # 4. Ordering Information ## **Table 4-1. Ordering Information** | Part Number | Number of Inputs<br>A Side | Number of Inputs<br>B Side | Default Output | Isolation Rating<br>(KV <sub>RMS</sub> ) | Output Enable | Package | |--------------|----------------------------|----------------------------|----------------|------------------------------------------|---------------|-----------| | CA-IS3740VLN | 4 | 0 | Low | 3.75 | Yes | SOIC16-NB | # **Contents** | | | | •••• | | | | | |------------|----------------------|-----------------------------------------|------|-----|-------------------------------|------------------------------------|----| | 1. | Featu | ıres | 1 | | 7.8. | Electrical Characteristics | 8 | | 2. | Appli | ications | 1 | | 7.9. | Supply Current Characteristics | 9 | | 3. | | eral Description | | | 7.10. | Timing Characteristics | 11 | | 4. | Ordering Information | | | | meter Measurement Information | 13 | | | 5. | | sion History | | 9. | Deta | iled Description | 14 | | 6. | | onfiguration and Functions | | | 9.1. | Overview | 14 | | 7. | | ifications | | | 9.2. | Functional Block Diagram | 15 | | <b>/</b> . | 7.1. | Absolute Maximum Ratings <sup>1</sup> | | | 9.3. | Device Operation Modes | 15 | | | 7.1.<br>7.2. | ESD Ratings | | 10. | Appli | ication and Implementation | 16 | | | 7.2. | Recommended Operating Conditions | | 11. | Packa | age Information | 17 | | | 7.3.<br>7.4. | Thermal Information | | 12. | Solde | ering Temperature (reflow) Profile | 19 | | | 7.5. | Power Rating | | 13. | Tape | and Reel Information | 20 | | | 7.6. | Insulation Specifications | | 14. | Impo | ortant statement | 20 | | | 7.7. | Safety-Related Certifications (Pending) | | | • | | | | | | | | | | | | ## 5. Revision History | Revision Number | Description | Page Changed | |-----------------|---------------------------------------|--------------| | Version 1.00 | N/A | N/A | | Version 1.01 | Updated UL certification information | 9 | | Version 1.02 | Updated VDE certification information | 8,9 | ## 6. Pin Configuration and Functions #### CA-IS3740VLN 16-Pin SOIC NB **Top View** 16 VDDB **VDDA** 15 GNDB **GNDA** RX 14 VO1 3 TΧ ΤX RX 13 **vo**2 VI2 4 VI3 RX12 VO3 5 TΧ ARRIER VI4 6 ΤX RX11 VO4 10 ENB 8 **GNDA GNDB** Figure 6-1. CA-IS3740VLN pin configuration Table 6-1. CA-IS3740VLN pin description and function | 16-SOIC Pin# | | | Description | |--------------|------------------|-------------|---------------------------------------------------------------------------------------| | CA-IS3740 | | 7.1 | | | 1 | VDDA | Supply | Power supply for side A. | | 2, 8 | GNDA | Ground | Ground reference for side A. | | 3 | VI1 | Digital I/O | Digital input 1 on side A, corresponds to logic output 1 on side B. | | 4 | VI2 | Digital I/O | Digital input 2 on side A, corresponds to logic output 2 on side B. | | 5 | VI3 | Digital I/O | Digital input 3 on side A/B, corresponds to logic output 3 on side B/A. | | 6 | VI4 | Digital I/O | Digital input 4 on side A/B, corresponds to logic output 4 on side B/A. | | 7 | NC <sup>1</sup> | No Connect | Not internally connected. It can be left floating, tied to VDDA or GNDA. | | 9, 15 | GNDB | Ground | Ground reference for side B. | | 10 | ENB <sup>2</sup> | Digital I/O | Output enable B. Output pin on side B is enabled when ENB is high or floating; Output | | 10 | EINR- | Digital I/O | pin on side B is open and in high-impedance state when ENB is low. | | 11 | VO4 | Digital I/O | Digital output 4 on side B/A, VO4 is the logic output for the VI4 input on side A/B. | | 12 | VO3 | Digital I/O | Digital output 3 on side B/A, VO3 is the logic output for the VI3 input on side A/B. | | 13 | VO2 | Digital I/O | Digital output 2 on side B, VO2 is the logic output for the VI2 input on side A. | | 14 | VO1 | Digital I/O | Digital output 1 on side B, VO1 is the logic output for the VI1 input on side A. | | 16 | VDDB | Supply | Power supply for side B. | | Notes | | | 1 | - $1. \ No\ Connect.\ This\ pin\ is\ not\ internally\ connected.\ It\ can\ be\ left\ floating,\ tied\ to\ VDD\_\ or\ tied\ to\ GND.$ - 2. Enable input ENB can be used to put the respective outputs in high impedance for multi master driving applications, external clock synchronization etc. With internal pull-up resistors, these pins can be connected to logic high or left floating to enable the outputs. If ENB is unused, it is recommended to connect these pins to a logic level, especially in the noisy environment. ## 7. Specifications ## 7.1. Absolute Maximum Ratings<sup>1</sup> | | Parameters | Minimum<br>value | Maximum<br>value | Unit | |-----------------------|----------------------------------------------------------------|------------------|----------------------|------| | $V_{DDA}$ , $V_{DDB}$ | Power supply voltage <sup>2</sup> | -0.5 | 7.0 | V | | V <sub>IN</sub> | Voltage at VI <sub>X</sub> , VO <sub>X</sub> , EN <sub>X</sub> | -0.5 | $V_{DD}_{-}+0.5^{3}$ | V | | I <sub>0</sub> | Output current | -20 | 20 | mA | | T <sub>J</sub> | Junction temperature | | 150 | °C | | T <sub>STG</sub> | Storage temperature range | -65 | 150 | °C | #### Notes: - 1. The stresses listed under "Absolute Maximum Ratings" are stress ratings only, not for functional operation condition. Exposure to absolute maximum rating conditions for extended periods may cause permanent damage to the device. - 2. All voltage values are with respect to the local ground terminal (GNDA or GNDB) and are peak voltage values. - 3. Maximum voltage must not be exceed 7 V. ## 7.2. ESD Ratings | | | Numerical value | Unit | |--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|------| | V <sub>ESD</sub> Electrostatic | V <sub>ESD</sub> Electrostatic Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>1</sup> | | V | | discharge Charged device model (CDM), per JEDEC Specification JESD22-C101, all pins <sup>2</sup> | | ±2000 | | ## 7.3. Recommended Operating Conditions | | PARAMETER | | MIN | TYPE | MAX | UNIT | |-------------------------|-----------------------------------------------------------|-------------------------|-----|-----------------|------|------| | $V_{DDA}$ , $V_{DDB}$ | Supply voltage on side A, B | | 1.7 | 1.8/2.5/3.3/5.0 | 5.50 | V | | V <sub>DD</sub> (UVLO+) | V <sub>DD</sub> Undervoltage-Lockout Threshold When Sup | ply Voltage is Rising | 1.5 | 1.57 | 1.64 | V | | V <sub>DD</sub> (UVLO-) | V <sub>DD</sub> Undervoltage-Lockout Threshold When Supp | oly Voltage is Falling | 1.4 | 1.49 | 1.5 | V | | V <sub>HYS</sub> (UVLO) | V <sub>DD</sub> Undervoltage-Lockout Threshold Hysteresis | | 50 | 80 | 100 | mV | | | | $V_{DDO}^1 = 5V$ | -4 | | | | | | High-level Output Current | V <sub>DDO</sub> = 3.3V | -2 | | | T ^ | | I <sub>OH</sub> | | V <sub>DDO</sub> = 2.5V | -1 | | | mA | | | | V <sub>DDO</sub> = 1.8V | -1 | | | | | | Low-level Output Current | V <sub>DDO</sub> = 5V | | | 4 | mA | | | | V <sub>DDO</sub> = 3.3V | | | 2 | | | I <sub>OL</sub> | | $V_{DDO} = 2.5V$ | | | 1 | | | | | $V_{DDO} = 1.8V$ | | | 1 | | | V <sub>IH</sub> | High-level Input Voltage | | 1.5 | | | V | | $V_{IL}$ | Low-level Input Voltage | | | | 0.8 | V | | DR | Data Rate | | 0 | | 150 | Mbps | | | Ambient Temperature | | -40 | 27 | 125 | °C | ## 7.4. Thermal Information | Thermal Metric | | CA-IS3740VLN | Unit | |---------------------------------------------------------|--|--------------|------| | | | SOIC16-NB(N) | Onit | | R <sub>θJA</sub> Junction-to-ambient thermal resistance | | 96.2 | °C/W | ## 7.5. Power Rating | | Parameters | Test conditions | MIN | TYPE | MAX | Unit | |-----------------|-------------------------------------|--------------------------------------------------------------|-----|------|-----|------| | P <sub>D</sub> | Maximum Power Dissipation | $V_{DDA} = V_{DDB} = 5.5 \text{ V, } C_{L} = 15 \text{ pF,}$ | | | 334 | mW | | P <sub>DA</sub> | Maximum Power Dissipation on Side-A | T <sub>J</sub> = 150°C, Input a 75-MHz 50% duty cycle | | | 36 | mW | | P <sub>DB</sub> | Maximum Power Dissipation on Side-B | square wave. | | | 298 | mW | ## 7.6. Insulation Specifications | | Parameters | Test conditions | Value | Unit | |-------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------| | CLR | External clearance | Shortest terminal-to-terminal distance through air | 4 | mm | | CPG | External creepage | Shortest terminal-to-terminal distance across the package surface | 4 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | 28 | μm | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | >600 | V | | | Material group | Per IEC 60664-1 | 1 | | | | | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I-IV | | | ( | Overvoltage category per IEC 60664-1 | Rated mains voltage ≤ 300 V <sub>RMS</sub> | 1-111 | | | | | Rated mains voltage ≤ 600 V <sub>RMS</sub> | N/A | | | DIN V | VDE V 0884-17:2021-10 <sup>1</sup> | | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 566 | V <sub>PK</sub> | | | | AC voltage; time-dependent dielectric breakdown (TDDB) test | 400 | V <sub>RMS</sub> | | $V_{IOWM}$ | Maximum operating isolation voltage | DC voltage | 566 | V <sub>DC</sub> | | $V_{\text{IOTM}}$ | Maximum transient isolation voltage | V <sub>TEST</sub> = V <sub>IOTM</sub> ,<br>t=60 s (certified);<br>V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> ,<br>t=1 s (100% product test) | 5300 | $V_{PK}$ | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>2</sup> | Test method per IEC 62368-1, 1.2/50 $\mu$ s waveform, $V_{TEST} = 1.3 \times V_{IOSM}$ (qualification) | 4070 | V <sub>PK</sub> | | | Apparent charge <sup>3</sup> | Method a, after input/output safety test of the subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10 \text{ s}$ | ≤5 | | | $q_{pd}$ | | Method a, after environmental test of the subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10 \text{ s}$ | ≤5 | pC | | | | Method b, at routine test (100% production test) and preconditioning (type test) $V_{\text{ini}} = 1.2 \times V_{\text{IOTM}}, t_{\text{ini}} = 1 \text{ s};$ $V_{\text{pd(m)}} = 1.5 \times V_{\text{IORM}}, t_{\text{m}} = 1 \text{ s}$ | ≤5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>4</sup> | $V_{IO} = 0.4 \times \sin(2\pi ft), f = 1 \text{ MHz}$ | ~0.5 | pF | | - | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | >1012 | 1 | | $R_{IO}$ | Isolation resistance <sup>4</sup> | $V_{IO} = 500 \text{ V}, 100^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ | >1011 | Ω | | | | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | >109 | 7 | | | Pollution degree | | 2 | 1 | | UL 157 | | | 1 | | | V <sub>ISO</sub> | Maximum withstanding isolation voltage | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification)<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production test) | 3750 | V <sub>RMS</sub> | - 1. This coupler is suitable for "safe electrical insulation" only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - 2. Devices are immersed in oil during surge characterization test. - 3. The characterization charge is discharging charge (pd) caused by partial discharge. - 4. Capacitance and resistance are measured with all pins on field-side and logic-side tied together. Shanghai Chipanalog Microelectronics Co., Ltd. # 7.7. Safety-Related Certifications | VDE | UL | TUV | |--------------------------------------------|------------------------------------------|-------------------------------------------| | Certified according to DIN EN IEC 60747-17 | Certified according to UL 1577 Component | Certified according to EN 61010-1:2010+A1 | | (VDE 0884-17):2021-10; EN IEC 60747- | Recognition Program | | | 17:2020+AC:2021 | | | | Maximum transient isolation voltage: | 3750 V <sub>RMS</sub> | 3750 V <sub>RMS</sub> | | 5300V <sub>pk</sub> | | | | Maximum repetitive peak isolation voltage: | | | | 566V <sub>pk</sub> | | | | Maximum surge isolation voltage: | | | | 4070V <sub>pk</sub> | | | | Certification Number: 40052786 | Certification Number: E511334 | Certification Number: AK 505918190001 | ## 7.8. Electrical Characteristics V<sub>DDA</sub> = V<sub>DDB</sub> = 5 V ± 10%, T<sub>A</sub> = -40 to 125°C (over recommended operating conditions, unless otherwise specified) | | Parameters | Test conditions | MIN | TYPE | MAX | UNIT | |----------------------|-----------------------------------|--------------------------------------------------------------------------------------|----------------------------------|--------|-----|-------| | V <sub>OH</sub> | High-level Output Voltage | I <sub>OH</sub> = -4mA; See Figure 8-2 | V <sub>DDO</sub> <sup>1</sup> -0 | .4 4.8 | | V | | V <sub>OL</sub> | Low-level Output Voltage | I <sub>OL</sub> = 4mA; See Figure 8-2 | | 0.2 | 0.4 | V | | V <sub>IT+(IN)</sub> | Rising input switching threshold | | 2.0 | | | V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | | | 0.8 | V | | I <sub>IH</sub> | High-Level Input Leakage Current | $V_{IH} = V_{DDA}$ at INx or ENx | | | 20 | μΑ | | I <sub>IL</sub> | Low-Level Input Leakage Current | V <sub>IL</sub> = 0 V at INx | -20 | | | μΑ | | Zo | Output Impedance <sup>2</sup> | | | 50 | | Ω | | CMTI | Common-mode Transient Immunity | $V_{I} = V_{DDI}^{1}$ or 0 V, $V_{CM} = 1200$ V; See Figure 8-4 | 100 | 150 | | kV/μs | | Cı | Input Capacitance <sup>3</sup> | $V_1 = V_{DD}/2 + 0.4 \times \sin(2\pi ft), f = 1 \text{ MHz}, V_{DD} = 5 \text{ V}$ | | 2 | | pF | #### Notes: - 1. $V_{DDI}$ = Input-side supply $V_{DD}$ , $V_{DDO}$ = Output-side supply $V_{DD}$ . - 2. The nominal output impedance of each isolator driver is 50 $\Omega$ ± 40%. - 3. Measured from pin to Ground. #### $V_{DDA} = V_{DDB} = 3.3 \text{ V} \pm 10\%$ , $T_A = -40 \text{ to } 125^{\circ}\text{C}$ (over recommended operating conditions, unless otherwise specified) | | Parameters | Test conditions | MIN | TYPE | MAX | UNIT | |----------------------|-----------------------------------|----------------------------------------------------------------------------------------------|------------------------------------|------|-----|-------| | V <sub>OH</sub> | High-level Output Voltage | I <sub>OH</sub> = -2mA; See Figure 8-2 | V <sub>DDO</sub> <sup>1</sup> -0.4 | 3.1 | | ٧ | | V <sub>OL</sub> | Low-level Output Voltage | I <sub>OL</sub> = 2mA; See Figure 8-2 | | 0.2 | 0.4 | V | | V <sub>IT+(IN)</sub> | Rising input switching threshold | | 2.0 | | | V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | | | 0.8 | V | | I <sub>IH</sub> | High-Level Input Leakage Current | V <sub>IH</sub> = V <sub>DDA</sub> at INx or ENx | | | 20 | μΑ | | I <sub>IL</sub> | Low-Level Input Leakage Current | V <sub>IL</sub> = 0 V at INx | -20 | | | μΑ | | Z <sub>O</sub> | Output Impedance <sup>2</sup> | | | 50 | | Ω | | CMTI | Common-mode Transient Immunity | $V_{I} = V_{DDI}^{1}$ or 0 V, $V_{CM} = 1200$ V; See Figure 8-4 | 100 | 150 | | kV/μs | | Cı | Input Capacitance <sup>3</sup> | $V_1 = V_{DD}/2 + 0.4 \times \sin(2\pi ft)$ , $f = 1 \text{ MHz}$ , $V_{DD} = 3.3 \text{ V}$ | | 2 | | pF | #### Notes: - 1. $V_{DDI}$ = Input-side supply $V_{DD}$ , $V_{DDO}$ = Output-side supply $V_{DD}$ . - 2. The nominal output impedance of each isolator driver is 50 $\Omega$ ± 40%. - 3. Measured from pin to Ground. ## $V_{DDA} = V_{DDB} = 2.5 \text{ V} \pm 5\%$ , $T_A = -40 \text{ to } 125^{\circ}\text{C}$ (over recommended operating conditions, unless otherwise specified) | | Parameters | Test conditions | MIN | TYPE | MAX | UNIT | |----------------------|-----------------------------------|----------------------------------------------------------------------------------------------|------------------------------------|------|-----|-------| | V <sub>OH</sub> | High-level Output Voltage | I <sub>OH</sub> = -1mA; See Figure 8-2 | V <sub>DDO</sub> <sup>1</sup> -0.4 | 2.3 | | V | | V <sub>OL</sub> | Low-level Output Voltage | I <sub>OL</sub> = 1mA; See Figure 8-2 | | 0.2 | 0.4 | V | | V <sub>IT+(IN)</sub> | Rising input switching threshold | | 2.0 | | | V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | | | 0.8 | V | | I <sub>IH</sub> | High-Level Input Leakage Current | V <sub>IH</sub> = V <sub>DDA</sub> at INx or ENx | | | 20 | μΑ | | I <sub>IL</sub> | Low-Level Input Leakage Current | V <sub>IL</sub> = 0 V at INx | -20 | | | μΑ | | Zo | Output Impedance <sup>2</sup> | | | 50 | | Ω | | CMTI | Common-mode Transient Immunity | $V_1 = V_{DD1}^1$ or 0 V, $V_{CM} = 1200$ V; See Figure 8-4 | 100 | 150 | | kV/μs | | Cı | Input Capacitance <sup>3</sup> | $V_I = V_{DD}/2 + 0.4 \times \sin(2\pi ft)$ , $f = 1 \text{ MHz}$ , $V_{DD} = 2.5 \text{ V}$ | | 2 | | pF | - 1. $V_{DDI}$ = Input-side supply $V_{DD}$ , $V_{DDO}$ = Output-side supply $V_{DD}$ . - 2. The nominal output impedance of each isolator driver is 50 $\Omega$ ± 40%. - 3. Measured from pin to Ground. V<sub>DDA</sub> = V<sub>DDB</sub> = 1.8V ± 5%, T<sub>A</sub> = -40 to 125°C (over recommended operating conditions, unless otherwise specified) | | Parameters | Test conditions | MIN | TYPE | MAX | UNIT | |----------------------|-----------------------------------|----------------------------------------------------------------------------------------------|------------------------------------|------|-----|-------| | V <sub>OH</sub> | High-level Output Voltage | I <sub>OH</sub> = -1mA; See Figure 8-2 | V <sub>DDO</sub> <sup>1</sup> -0.4 | 1.6 | | V | | V <sub>OL</sub> | Low-level Output Voltage | I <sub>OL</sub> = 1mA; See Figure 8-2 | | 0.2 | 0.4 | V | | V <sub>IT+(IN)</sub> | Rising input switching threshold | | 1.5 | | | V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | | | 0.8 | V | | I <sub>IH</sub> | High-Level Input Leakage Current | V <sub>IH</sub> = V <sub>DDA</sub> at INx or ENx | | | 20 | μΑ | | I <sub>IL</sub> | Low-Level Input Leakage Current | V <sub>IL</sub> = 0 V at INx | -20 | | | μΑ | | Zo | Output Impedance <sup>2</sup> | | | 50 | | Ω | | CMTI | Common-mode Transient Immunity | $V_1 = V_{DD1}^1$ or 0 V, $V_{CM} = 1200$ V; See Figure 8-4 | 100 | 150 | | kV/μs | | Cı | Input Capacitance <sup>3</sup> | $V_1 = V_{DD}/2 + 0.4 \times \sin(2\pi ft)$ , $f = 1 \text{ MHz}$ , $V_{DD} = 2.5 \text{ V}$ | | 2 | | pF | #### Notes: - $V_{DDI}$ = Input-side supply $V_{DD}$ , $V_{DDO}$ = Output-side supply $V_{DD}$ . 1. - 2. The nominal output impedance of each isolator driver is 50 $\Omega$ ± 40%. - 3. Measured from pin to Ground. ## 7.9. Supply Current Characteristics $V_{DDA} = V_{DDB} = 5 \text{ V} \pm 10\%$ , $T_A = -40 \text{ to } 125^{\circ}\text{C}$ (over recommended operating conditions, unless otherwise specified) | Parameters | Test conditions | | SUPPLY CURRENT | MIN | TYP | MAX | UNIT | |----------------------------|--------------------------------------------------------------|--------------------------------------------------------------|------------------|-----|------|------|------| | CA-IS3740 | • | | | | | | | | | FND - 0.1/1.1/1 - 0.1/1/CA 152740.1/1.NI) | | I <sub>DDA</sub> | | 1.3 | 2.1 | | | Supply Current – Outputs | ENB = 0 V; V <sub>IN</sub> = 0V (CA-IS3740VLN) | | I <sub>DDB</sub> | | 2.5 | 3.5 | | | disabled | END = 0.1/. \/ - \/ \/ (CA 152740\/1.N1) | ENB = 0 V; V <sub>IN</sub> = V <sub>DDA</sub> (CA-IS3740VLN) | | | 6.4 | 9.5 | | | | LINB - 0 V, VIN - VDDA (CA-133740VLIN) | | | | 2.7 | 3.6 | | | | ENB = V <sub>DDB</sub> ; V <sub>IN</sub> = 0V (CA-IS3740VLN) | | I <sub>DDA</sub> | | 1.3 | 2.1 | | | Cumply Current DC Cianal | | | I <sub>DDB</sub> | | 2.7 | 3.9 | | | Supply Current – DC Signal | $ENB = V_{DDB}; V_{IN} = V_{DDA} (CA-IS3740VLN)$ | | I <sub>DDA</sub> | | 6.4 | 9.5 | mA | | | | | I <sub>DDB</sub> | | 2.7 | 4.0 | IIIA | | | | 1Mbps | I <sub>DDA</sub> | | 3.9 | 5.8 | | | | ENB = V <sub>DDB</sub> ; All Channels Switching | (500kHz) | I <sub>DDB</sub> | | 4.4 | 6.1 | | | Supply Current AC Signal | with 50% Duty Cycle Square Wave | 10Mbps | I <sub>DDA</sub> | | 3.9 | 5.8 | | | Supply Current – AC Signal | Clock Input with 5V Amplitude; C <sub>L</sub> = | (5MHz) | I <sub>DDB</sub> | | 18.7 | 24.8 | | | | 15 pF for Each Channel. | 100Mbps | I <sub>DDA</sub> | | 4.7 | 6.8 | | | | | (50MHz) | I <sub>DDB</sub> | | 41.0 | 54.7 | | $V_{DDA} = V_{DDB} = 3.3 \text{ V} \pm 10\%$ , $T_A = -40 \text{ to } 125^{\circ}\text{C}$ (over recommended operating conditions, unless otherwise specified) | Parameters | Test conditions | | SUPPLY CURRENT | MIN | TYP | MAX | UNIT | |-----------------------------------|---------------------------------------------------------------|----------|------------------|-----|------|------|------| | CA-IS3740 | | | | | | | | | | ENB = 0 V; V <sub>IN</sub> = 0V (CA-IS3740VLN) | | I <sub>DDA</sub> | | 1.4 | 2.0 | | | Supply Current — Outputs disabled | END - 0 V, VIN - 0V (CA-133740VEN) | | I <sub>DDB</sub> | | 2.4 | 3.5 | | | | END = 0.1/1.1/ = 1/ (CA 1527401/1.N1) | | I <sub>DDA</sub> | | 6.3 | 9.5 | | | | $ENB = 0 \text{ V; } V_{IN} = V_{DDA} \text{ (CA-IS3740VLN)}$ | | I <sub>DDB</sub> | | 2.4 | 3.6 | | | | ENB = V <sub>DDB</sub> ; V <sub>IN</sub> = 0V (CA-IS3740VLN) | | I <sub>DDA</sub> | | 1.4 | 2.0 | | | Supply Current DC Signal | | | I <sub>DDB</sub> | | 2.6 | 3.7 | ] | | Supply Current – DC Signal | FND - V . V - V (CA 152740V/N | 1 | I <sub>DDA</sub> | | 6.2 | 9.3 | mA | | | $ENB = V_{DDB}; V_{IN} = V_{DDA} (CA-IS3740VLN)$ | | I <sub>DDB</sub> | | 2.6 | 3.8 | IIIA | | | | 1Mbps | I <sub>DDA</sub> | | 3.8 | 5.7 | | | | ENB = V <sub>DDB</sub> ; All Channels Switching | (500kHz) | I <sub>DDB</sub> | | 3.7 | 5.1 | | | Supply Current AC Signal | with 50% Duty Cycle Square Wave | 10Mbps | I <sub>DDA</sub> | | 3.8 | 5.7 | | | Supply Current – AC Signal | Clock Input with 3.3V Amplitude; C <sub>L</sub> | (5MHz) | I <sub>DDB</sub> | | 13.2 | 17.5 | | | | = 15 pF for Each Channel. | 100Mbps | I <sub>DDA</sub> | • | 4.6 | 6.8 | | | | | (50MHz) | $I_{DDB}$ | • | 28.7 | 38.3 | | Note: 1. $V_{DDI} = Input\text{-side supply } V_{DD}$ . $V_{DDA} = V_{DDB} = 2.5 \text{ V} \pm 5\%$ , $T_A = -40 \text{ to } 125^{\circ}\text{C}$ (over recommended operating conditions, unless otherwise specified) | Parameters | Test conditions | | SUPPLY<br>CURRENT | MIN | ТҮР | MAX | UNIT | |--------------------------------------|---------------------------------------------------------------|----------|-------------------|-----|------|------|------| | CA-IS3740 | | | | | | | | | | ENB = 0 V; V <sub>IN</sub> = 0V (CA-IS3740VLN) | | I <sub>DDA</sub> | | 1.4 | 2.0 | | | Supply Current – Outputs<br>disabled | END - 0 V, VIN - 0 V (CA 155740 VEIV) | | I <sub>DDB</sub> | | 2.4 | 3.4 | | | | $ENB = 0 \text{ V; } V_{IN} = V_{DDA} \text{ (CA-IS3740VLN)}$ | | I <sub>DDA</sub> | | 6.3 | 9.3 | | | | | | I <sub>DDB</sub> | | 2.4 | 3.5 | mA | | Consider Comment - DC Circuit | ENB = V <sub>DDB</sub> ; V <sub>IN</sub> = 0V (CA-IS3740VLN) | | I <sub>DDA</sub> | | 1.4 | 2.0 | | | | | | I <sub>DDB</sub> | | 2.5 | 3.6 | | | Supply Current – DC Signal | ENB = $V_{DDB}$ ; $V_{IN} = V_{DDA}$ (CA-IS3740VLN) | | I <sub>DDA</sub> | | 6.3 | 9.3 | | | | | | I <sub>DDB</sub> | | 2.5 | 3.7 | IIIA | | | | 1Mbps | I <sub>DDA</sub> | | 3.8 | 5.6 | | | | ENB = V <sub>DDB</sub> ; All Channels Switching | (500kHz) | I <sub>DDB</sub> | | 3.4 | 4.7 | | | Supply Current AC Signal | with 50% Duty Cycle Square Wave | 10Mbps | I <sub>DDA</sub> | | 3.8 | 5.6 | | | Supply Current – AC Signal | Clock Input with 2.5V Amplitude; C <sub>L</sub> | (5MHz) | I <sub>DDB</sub> | | 10.6 | 14.1 | | | | = 15 pF for Each Channel. | 100Mbps | I <sub>DDA</sub> | | 4.7 | 7.0 | | | | | (50MHz) | I <sub>DDB</sub> | | 22.4 | 30.0 | | | Note: | | | | • | • | • | • | 1. $V_{DDI} = Input-side supply V_{DD}$ . $V_{DDA} = V_{DDB} = 1.8 \text{ V} \pm 5\%$ , $T_A = -40 \text{ to } 125^{\circ}\text{C}$ (over recommended operating conditions, unless otherwise specified) | Parameters | Test conditions | | SUPPLY<br>CURRENT | MIN | ТҮР | MAX | UNIT | |-------------------------------------------------|---------------------------------------------------------------|----------|-------------------|-----|------|------|------| | CA-IS3740 | | | | | | | | | | ENB = 0 V; V <sub>IN</sub> = 0V (CA-IS3740VLN) | | I <sub>DDA</sub> | | 1.4 | 2.0 | | | Supply Current – Outputs disabled | ENB = 0 V, VIN = 0V (CA-133740VLIN) | | I <sub>DDB</sub> | | 2.4 | 3.4 | | | | $ENB = 0 \text{ V; } V_{IN} = V_{DDA} \text{ (CA-IS3740VLN)}$ | | $I_{DDA}$ | | 6.3 | 9.3 | | | | | | I <sub>DDB</sub> | | 2.4 | 3.5 | | | Summly Surrent DC Signal | ENB = $V_{DDB}$ ; $V_{IN}$ = 0V (CA-IS3740VLN) | | $I_{DDA}$ | | 1.4 | 2.0 | mA | | | | | I <sub>DDB</sub> | | 2.5 | 3.6 | | | Supply Current – DC Signal | $ENB = V_{DDB}; V_{IN} = V_{DDA} (CA-IS3740VLN)$ | | I <sub>DDA</sub> | | 6.3 | 9.3 | | | | | | I <sub>DDB</sub> | | 2.5 | 3.7 | IIIA | | | | 1Mbps | I <sub>DDA</sub> | | 3.8 | 5.6 | | | | ENB = V <sub>DDB</sub> ; All Channels Switching | (500kHz) | I <sub>DDB</sub> | | 3.4 | 4.7 | | | Supply Current – AC Signal | with 50% Duty Cycle Square Wave | 10Mbps | $I_{DDA}$ | | 3.8 | 5.6 | | | Supply Current – AC Signal | Clock Input with 2.5V Amplitude; C <sub>L</sub> | (5MHz) | $I_{DDB}$ | | 10.6 | 14.1 | | | | = 15 pF for Each Channel. | 100Mbps | I <sub>DDA</sub> | | 4.7 | 7.0 | | | | | (50MHz) | I <sub>DDB</sub> | | 22.4 | 30.0 | | | Note: 1. V <sub>DDI</sub> = Input-side supply V | DD• | | | | | | | #### 7.10. Timing Characteristics $V_{DDA} = V_{DDB} = 5 \text{ V} \pm 10\%$ , $T_A = -40 \text{ to } 125^{\circ}\text{C}$ (over recommended operating conditions, unless otherwise specified) | | Parameters | Test conditions | MIN | TYP | MAX | UNIT | |-------------------------------------|--------------------------------------------------------------|-------------------------|-----|-----|-----|------| | DR | Data Rate | | | | 150 | Mbps | | $PW_{min}$ | Minimum Pulse Width | | | | 5 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay Time | See Figure 8-1 | 5 | 12 | 16 | ns | | PWD | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> | See rigule 6-1 | | 0.2 | 4.5 | ns | | t <sub>sk(o)</sub> | Channel-to-Channel Output Skew Time <sup>1</sup> | Same-direction channels | | 0.4 | 2.5 | ns | | t <sub>sk(pp)</sub> | Part-to-Part Output Skew Time <sup>2</sup> | | | 2.0 | 4.5 | ns | | t <sub>r</sub> | Output Signal Rise Time | See Figure 8-1 | | 2.5 | 4 | ns | | $t_f$ | Output Signal Fall Time | See Figure 8-1 | | 2.5 | 4 | ns | | t <sub>PHZ</sub> | Disable Propagation Delay, High to High Impedance Output | | | 8 | 13 | ns | | DR | Data Rate | 6 5: 0.0 | | 8 | 17 | ns | | t <sub>PZH</sub> | Enable Propagation Delay, High Impedance to High Output | See Figure 8-2 | | 10 | 20 | ns | | t <sub>PZL</sub> | Enable Propagation Delay, High Impedance to Low Output | | | 10 | 25 | ns | | t <sub>DO</sub> | Default Output Delay Time from Input Power Loss | See Figure 8-3 | | 0.1 | 0.3 | μs | | t <sub>SU</sub> | Start-up Time | | | 15 | 40 | μs | #### Notes: - 1. tsk(o) is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. - 2. tsk(pp) is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. $V_{DDA} = V_{DDB} = 3.3 \text{ V} \pm 10\%$ , $T_A = -40 \text{ to } 125^{\circ}\text{C}$ (over recommended operating conditions, unless otherwise specified) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|--------------------------------------------------------------|-----------------|-----|-----|-----|------| | DR | Data Rate | | | | 150 | Mbps | | $PW_{min}$ | Minimum Pulse Width | | | | 5 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay Time | See Figure 8-1 | 5 | 12 | 16 | ns | | PWD | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> | See rigule 6-1 | | 0.2 | 4.5 | ns | | t <sub>sk(o)</sub> | Channel-to-Channel Output Skew Time <sup>1</sup> | Same-direction | | 0.4 | 2.5 | ns | | | | channels | | | | | | t <sub>sk(pp)</sub> | Part-to-Part Output Skew Time <sup>2</sup> | | | 2.0 | 4.5 | ns | | t <sub>r</sub> | Output Signal Rise Time | See Figure 8-1 | | 2.5 | 4 | ns | | t <sub>f</sub> | Output Signal Fall Time | See Figure 8-1 | | 2.5 | 4 | ns | | t <sub>PHZ</sub> | Disable Propagation Delay, High to High Impedance Output | | | 8 | 13 | ns | | t <sub>PLZ</sub> | Disable Propagation Delay, Low to High Impedance Output | | | 8 | 17 | ns | | t <sub>PZH</sub> | Enable Propagation Delay, High Impedance to High Output | See Figure 8-2 | | 10 | 20 | ns | | t <sub>PZL</sub> | Enable Propagation Delay, High Impedance to Low Output | | | 10 | 25 | ns | | t <sub>DO</sub> | Default Output Delay Time from Input Power Loss | See Figure 8-3 | | 0.1 | 0.3 | μs | | t <sub>SU</sub> | Start-up Time | | | 15 | 40 | μs | | | · | · | | | | | - 1. tsk(o) is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. - 2. tsk(pp) is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. $V_{DDA} = V_{DDB} = 2.5 \text{ V} \pm 5\%$ , $T_A = -40 \text{ to } 125^{\circ}\text{C}$ (over recommended operating conditions, unless otherwise specified) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|--------------------------------------------------------------|-------------------------|-----|-----|-----|------| | DR | Data Rate | | | | 150 | Mbps | | $PW_{min}$ | Minimum Pulse Width | | | | 5 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay Time | See Figure 8-1 | 5 | 12 | 16 | ns | | PWD | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> | See Figure 8-1 | | 0.2 | 5 | ns | | t <sub>sk(o)</sub> | Channel-to-Channel Output Skew Time <sup>1</sup> | Same-direction channels | | 0.4 | 2.5 | ns | | t <sub>sk(pp)</sub> | Part-to Part Output Skew Time <sup>2</sup> | | | 1 | 5 | ns | | t <sub>r</sub> | Output Signal Rise Time | See Figure 8-1 | | 2.5 | 4 | ns | | $t_f$ | Output Signal Fall Time | See Figure 8-1 | | 2.5 | 4 | ns | | DR | Data Rate | | | 16 | 26 | ns | | $PW_{min}$ | Minimum Pulse Width | | | 16 | 26 | ns | | t <sub>PZH</sub> | Enable Propagation Delay, High Impedance to High Output | See Figure 8-2 | | 10 | 20 | ns | | t <sub>PZL</sub> | Enable Propagation Delay, High Impedance to Low Output | | | 10 | 18 | ns | | t <sub>DO</sub> | Default Output Delay Time from Input Power Loss | See Figure 8-3 | | 0.1 | 0.3 | μs | | t <sub>SU</sub> | Start-up Time | | | 15 | 40 | μs | #### Notes: - 1. tsk(o) is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. - 2. tsk(pp) is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. V<sub>DDA</sub> = V<sub>DDB</sub> = 1.8 V ± 5%, T<sub>A</sub> = -40 to 125°C (over recommended operating conditions, unless otherwise specified) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|--------------------------------------------------------------|-------------------------|-----|-----|-----|------| | DR | Data Rate | | | | 100 | Mbps | | $PW_{min}$ | Minimum Pulse Width | | | | 10 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay Time | See Figure 8-1 | 5 | 16 | 22 | ns | | PWD | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> | See Figure 8-1 | | 0.2 | 5 | ns | | t <sub>sk(o)</sub> | Channel-to-Channel Output Skew Time <sup>1</sup> | Same-direction channels | | 0.4 | 2.5 | ns | | t <sub>sk(pp)</sub> | Part-to Part Output Skew Time <sup>2</sup> | | | 1 | 5 | ns | | t <sub>r</sub> | Output Signal Rise Time | See Figure 8-1 | | 2.5 | 4 | ns | | t <sub>f</sub> | Output Signal Fall Time | See Figure 8-1 | | 2.5 | 4 | ns | | DR | Data Rate | | | 20 | 30 | ns | | $PW_{min}$ | Minimum Pulse Width | See Figure 8-2 | | 20 | 30 | ns | | t <sub>PZH</sub> | Enable Propagation Delay, High Impedance to High Output | See Figure 8-2 | | 10 | 20 | ns | | t <sub>PZL</sub> | Enable Propagation Delay, High Impedance to Low Output | | | 10 | 18 | ns | | t <sub>DO</sub> | Default Output Delay Time from Input Power Loss | See Figure 8-3 | | 0.1 | 0.3 | μs | | t <sub>SU</sub> | Start-up Time | | | 15 | 40 | μs | - 1. tsk(o) is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. - 2. tsk(pp) is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. ## 8. Parameter Measurement Information #### Notes: - 1. A square wave generator provide $V_{IN}$ input signal with characteristics: frequency $\leq$ 100kHz, 50% duty cycle, $t_r \leq$ 3ns, $t_f 3n - 2. C<sub>L</sub> = 15pF and includes external circuit (instrumentation and fixture etc.) capacitance. Since the load capacitance influence the output rising time, it's a key factor in the timing characteristic measurement. Figure 8-1. Switching Characteristics Test Circuit and Voltage Waveforms - 1. A square wave generator provide $V_{IN}$ input signal with characteristics: frequency $\leq$ 10kHz, 50% duty cycle, $t_r\leq$ 3ns, $t_f\leq$ $t_f<$ - 2. C<sub>L</sub> = 15pF and includes external circuit (instrumentation and fixture etc.) capacitance. Since the load capacitance influence the output rising time, it's a key factor in the timing characteristic measurement. Figure 8-2. Enable/Disable Propagation Delay Time Test Circuit and Waveform #### Notes: - 1. Power Supply Ramp Rate = 10 mV/ns. VDDI should ramp over 2.375V, and less than 5.5V. - 2. C<sub>L</sub> = 15pF and includes external circuit (instrumentation and fixture etc.) capacitance. Since the load capacitance influence the output rising time, it's a key factor in the timing characteristic measurement. Figure 8-3. Default Output Delay Time Test Circuit and Voltage Waveforms - 1. The High Voltage Surge Generator generates repetitive high voltage surges with > 1kV amplitude, rise time <10ns and fall time <10ns, to reach common-mode transient noise with > $150 \text{kV}/\mu \text{s}$ slew rate. - 2. CL = 15pF and includes external circuit (instrumentation and fixture etc.) capacitance. - 3. Pass-fail criteria: the output must remain stable. - 4. $C_{BP}$ (0.1 ~ 1uF) is bypass capacitance. Figure 8-4. Common-Mode Transient Immunity Test Circuit ## 9. Detailed Description #### 9.1. Overview The CA-IS3740VLN is four-channel digital galvanic isolator using Chipanalog's full differential capacitive isolation technology. This device has an ON-OFF keying (OOK) modulation scheme to transfer digital signals across the SiO<sub>2</sub> based isolation barrier between circuits with different power domains. The transmitter sends a high frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal and recovery input signal at output through a buffer stage. With this OOK architecture, CA-IS3740VLN build a robust data transmission path between different power domains, without any special start-up initialization requirements. This device also incorporates advanced full differential techniques to maximize the CMTI performance and minimize the radiated emissions due the high frequency carrier and I/O buffer switching. #### 9.2. Functional Block Diagram The conceptual block diagram of a digital capacitive isolator, Figure 9-1, shows a functional block diagram of a typical channel; Figure 9-2 shows the operating waveform of a typical channel. Each channel of the CA-IS3740VLN is unidirectional, only passes data in one direction, as indicated in the functional diagram. Each device features four unidirectional channels that operate independently with guaranteed data rates from DC up to 150Mbps. Figure 9-1. Functional Block Diagram of a Single Channel Figure 9-2. Conceptual Operation Waveforms of a Single Channel ## 9.3. Device Operation Modes Table 9-1 lists the operation modes for the CA-IS3740VLN. Table 9-1. Operation Mode Table | $V_{DDI}^{1}$ | V <sub>DDO</sub> <sup>1</sup> | INPUT (VIx) <sup>2</sup> | ENABLE (ENx) <sup>3</sup> | OUTPUT (VOx) | OPERATION | | | | | |---------------|-------------------------------|--------------------------|---------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | Н | H or open | Н | Normal operation mode: | | | | | | | | L | H or open | L | A channel output follows the logic state of its input. | | | | | | PU | PU | Open | H or open | Default | Default output mode: When input VIx is open, the corresponding channel output goes to its default logic state. Default is Low for CA-IS3740VLN. | | | | | | х | PU | Х | L | Z | High impedance mode: A low level of Enable pin causes the output to be high impedance. | | | | | | PD | PU | Х | H or open | Default | Default output mode: When VDDI is unpowered, a channel output assumes the logic state based on its default option. Default is Low for CA-IS3740VLN. | | | | | | Х | PD | Х | Х | Undetermined | If the output side V <sub>DDO</sub> is unpowered, a channel output is undetermined. <sup>4</sup> | | | | | #### Notes: - 1. $V_{DDI} = Input\text{-side } V_{DD}$ ; $V_{DDO} = Output\text{-side } V_{DD}$ ; $PU = Powered up (V_{DD} \ge V_{DD(UVLO+)})$ ; $PD = Powered down (V_{DD} \le V_{DD(UVLO_-)})$ ; X = Irrelevant; H = High level; L = Low level; Z = High Impedance. - 2. A strongly driven input signal can weakly power the floating VDD through an internal protection diode and cause undetermined output. - 3. It is recommended to connect the enable inputs to external logic high or low level when the CA-IS3740VLN operates in noisy environments. - 4. The outputs are in undetermined state when $V_{DD(UVLO+)} < V_{DDI}$ , $V_{DDO} < DD(UVLO-)$ . Table 9-2 is the truth table with Enable input for the CA-IS3740VLN. **Table 9-2. Enable Control** | PART NUMBER | ENB <sup>1,2</sup> | STATUS | |-------------|--------------------|-----------------------------------------------------------------------------------------------------| | CA-IS3740 | Н | B-side outputs VO1, VO2, VO3, VO4 are enabled and each output follows the logic state of its input. | | CA-135740 | L | B-side outputs VO1, VO2, VO3, VO4 are disabled, and go to high impedance state. | | Matan | | | #### Notes: - Enable inputs ENA and ENB can be used to put the respective outputs in high impedance for multi master driving applications, external clock synchronization etc. With internal pull-up resistors, these pins can be connected to logic high or left floating to enable the outputs. If ENA, ENB are unused, it is recommended to connect these pins to a logic level, especially in the noisy environment. - X = Irrelevant; H = High level; L = Low level. ## 10. Application and Implementation The CA-IS3740VLN isolation IC provides complete galvanic isolation between two power domains, protecting circuits from high common-mode transients and faults and eliminating ground loops. In many applications, digital isolators are replacing optocouplers because they can reduce the power requirements and take up less board space while offering the same isolation capability. The CA-IS3740VLN is high-performance, four-channel digital isolator. It comes with enable pin on B-side which can be used to put the respective outputs in high impedance for multi master driving applications. Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the CA-IS3740VLN only requires two external bypass capacitors to operate. To reduce ripple and the chance of introducing data errors, bypass VDDA and VDDB pins with $0.1\mu F$ to $1\mu F$ low-ESR ceramic capacitors to GNDA and GNDB respectively. Place the bypass capacitors as close to the power supply input pins as possible. Figure 10-1 shows typical operating circuit of the CA-IS3742; Figure 10-2 is the typical applications for CA-IS37xx series products. The CA-IS3740VLN does not require special power supply sequencing. The output logic level is set independently by V<sub>DDB</sub> supply voltage. When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is, MCU or FPGA), and a data converter or a line transceiver, regardless of the interface type or standard. The PCB designer should follow some critical recommendations in order to get the best performance from the design. For the high-speed digital signal circuit boards, we recommend to use the standard FR4 PCB material and a minimum of four layers is required to accomplish a low EMI PCB design. Layer order from top-to-bottom is: high-speed signal layer, ground plane, power plane, and low-frequency signal layer. Also, keep the input/output traces as short as possible, avoid using vias to make low-inductance paths for the signals. Keep the area underneath the digital isolator ICs free from ground and signal planes. Figure 10-1. Typical Application Circuit of CA-IS3742 Figure 10-2. Typical Applications for the CA-IS37xx Series Digital Isolators ## 11. Package Information ## 16-Pin Narrow Body SOIC Package Outline RECOMMENDED LAND PATTERN # FRONT VIEW ## Note: 1. All dimensions are in millimeters, angles are in degrees. # 12. Soldering Temperature (reflow) Profile Figure. 12-1 Soldering Temperature (reflow) Profile **Table 12-1 Soldering Temperature Parameter** | Profile Feature | Pb-Free Assembly | | | | | | |--------------------------------------------|------------------|--|--|--|--|--| | Average ramp-up rate(217 °C to Peak) | 3°C/second max | | | | | | | Time of Preheat temp(from 150 °C to 200 °C | 60-120 second | | | | | | | Time to be maintained above 217 °C | 60-150 second | | | | | | | Peak temperature | 260 +5/-0 ℃ | | | | | | | Time within 5 °Cof actual peak temp | 30 second | | | | | | | Ramp-down rate | 6 °C/second max. | | | | | | | Time from 25°C to neak temp | 8 minutes max | | | | | | ## 13. Tape and Reel Information ## **REEL DIMENSIONS** | A0 | Dimension designed to accommodate the component width | | | | | | | |----|--------------------------------------------------------|--|--|--|--|--|--| | В0 | Dimension designed to accommodate the component length | | | | | | | | КО | Dimension designed to accommodate the component | | | | | | | | | thickness | | | | | | | | W | Overall width of the carrier tape | | | | | | | | P1 | Pitch between successive cavity centers | | | | | | | ## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE** #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | KO<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|------|------|--------------------------|-----------------------|------------|------------|------------|------------|-----------|------------------| | CA-IS3740VLN | SOIC | N | 16 | 2500 | 330 | 12.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | ## 14. Important statement The above information is for reference only and used for helping Chipanalog customers with design, research and development. Chipanalog reserves the rights to change the above information due to technological innovation without advance notice. All Chipanalog products pass ex-factory test. As for specific practical applications, customers need to be responsible for evaluating and determining whether the products are applicable or not by themselves. Chipanalog's authorization for customers to use the resources are only limited to development of the related applications of the Chipanalog products. In addition to this, the resources cannot be copied or shown, and Chipanalog is not responsible for any claims, compensations, costs, losses, liabilities and the like arising from the use of the resources. ## **Trademark information** Chipanalog Inc.® and Chipanalog® are registered trademarks of Chipanalog. http://www.chipanalog.com