## RENESAS

## CA3161

BCD to Seven Segment Decoder/Driver

### Features

- TTL Compatible Input Logic Levels
- 25mA (Typ) Constant Current Segment Outputs
- **Eliminates Need for Output Current Limiting Resistors**
- Pin Compatible with Other Industry Standard • Decoders

### Ordering Information

| PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE    | PKG.<br>NO. |  |
|-------------|---------------------|------------|-------------|--|
| CA3161E     | 0 to 70             | 16 Ld PDIP | E16.3       |  |

### Description

The CA3161E is a monolithic integrated circuit that performs the BCD to seven segment decoding function and features constant current segment drivers. When used with the CA3162E A/D Converter the CA3161E provides a complete digital readout system with a minimum number of external parts.

#### Pinout Functional Block Diagram CA3161 13 (PDIP) TÒP VIẾW BCD INPUTS 23 12 2 b BCD TO SEGMENT 2<sup>2</sup> INPUT BUFFERS 11 С 1 CONSTANT 21 DECODER 10 CURRENT d 20 9 DRIVERS e BCD INPUTS 15 2<sup>1</sup> 1 16 V+ 14 g SEGMENT DRIVER OUTPUTS 2<sup>2</sup> 2 15 f BIAS CIRCUITRY 14 NC 3 g а NC 4 13 12 b NC 5 GND 8 16 **BCD INPUTS** 11 23 6 с V+ 10 d 20 7 SEGMENT 9 GND 8 е a - g SEGMENT DRIVER SEGMENT IDENTIFICATION

# DATASHEET

FN1079 Rev.3.00 Aug 1997

SEGMENT DRIVER OUTPUTS



### **Absolute Maximum Ratings**

| DC V <sub>SUPPLY</sub> (Between Terminals 1 and 10) | +7.0V |
|-----------------------------------------------------|-------|
| Input Voltage (Terminals 1, 2, 6, 7)                | +5.5V |
| Output Voltage                                      |       |
| Output "Off"                                        | . +7V |
| Output "On" (Note 1)                                | +10V  |

### Thermal Information

| Thermal Resistance (Typical, Note 2)     | $\theta_{JA}$ (°C/W) |
|------------------------------------------|----------------------|
| PDIP Package                             | . 100                |
| Maximum Junction Temperature             | 150 <sup>0</sup> C   |
| Maximum Storage Temperature Range        | -65°C to 150°C       |
| Maximum Lead Temperature (Soldering 10s) | 300°C                |
|                                          |                      |

### **Operating Conditions**

Temperature Range  $\ldots \ldots \ldots 0^{o}C$  to  $75^{o}C$ 

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTES:

- 1. This is the maximum output voltage for any single output. The output voltage must be consistent with the maximum dissipation and derating curve for worst case conditions. Example: All segments "ON", 100% duty cycle.
- 2.  $\theta_{\text{JA}}$  is measured with the component mounted on an evaluation PC board in free air.

### Electrical Specifications T<sub>A</sub> = 25×°C

| PARAMETER                                           | TEST CONDITIONS  | MIN | ТҮР | MAX | UNITS |    |
|-----------------------------------------------------|------------------|-----|-----|-----|-------|----|
| V <sub>SUPPLY</sub> Operating Range, V <sup>+</sup> |                  | 4.5 | 5   | 5.5 | V     |    |
| Supply Current, I <sup>+</sup> (All Inputs High)    |                  |     | -   | 3.5 | 8     | mA |
| Output Current Low (V <sub>O</sub> = 2V)            |                  | 18  | 25  | 32  | mA    |    |
| Output Current High (V <sub>O</sub> = 5.5V)         |                  | -   | -   | 250 | μA    |    |
| Input Voltage High (Logic "1" Level)                |                  | 2   | -   | -   | V     |    |
| Input Voltage Low (Logic "0" Level)                 |                  |     | -   | -   | 0.8   | V  |
| Input Current High (Logic "1")                      |                  | 2V  | -30 | -   | -     | μA |
| Input Current Low (Logic "0")                       |                  | 0V  | -40 | -   | -     | μA |
| Propagation Delay Time,                             | t <sub>PHL</sub> |     | -   | 2.6 | -     | μS |
|                                                     | t <sub>PLH</sub> |     | -   | 1.4 | -     | μs |

© Copyright Intersil Americas LLC 1997. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <u>www.intersil.com/en/support/qualandreliability.html</u>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com



| BINARY |                | INP            | UTS |                | OUTPUTS |   |   |   |   |   |   |            |
|--------|----------------|----------------|-----|----------------|---------|---|---|---|---|---|---|------------|
| STATE  | 2 <sup>3</sup> | 2 <sup>2</sup> | 21  | 2 <sup>0</sup> | а       | b | С | d | е | f | g | DISPLAY    |
| 0      | L              | L              | L   | L              | L       | L | L | L | L | L | Н |            |
| 1      | L              | L              | L   | Н              | н       | L | L | н | Н | Н | н | {          |
| 2      | L              | L              | Н   | L              | L       | L | Н | L | L | Н | L | الرآ       |
| 3      | L              | L              | Н   | Н              | L       | L | L | L | Н | Н | L | ורון       |
| 4      | L              | Н              | L   | L              | Н       | L | L | Н | Н | L | L | 4          |
| 5      | L              | Н              | L   | H              | L       | Н | L | L | Н | L | L |            |
| 6      | L              | Н              | Н   | L              | L       | Н | L | L | L | L | L |            |
| 7      | L              | Н              | Н   | Н              | L       | L | L | Н | Н | Н | Н | <b>   </b> |
| 8      | Н              | L              | L   | L              | L       | L | L | L | L | L | L | B          |
| 9      | Н              | L              | L   | Н              | L       | L | L | L | Н | L | L |            |
| 10     | Н              | L              | Н   | L              | Н       | Н | Н | Н | Н | Н | L | -          |
| 11     | Н              | L              | Н   | Н              | L       | Н | Н | L | L | L | L | E          |
| 12     | Н              | Н              | L   | L              | Н       | L | L | Н | L | L | L | H          |
| 13     | Н              | Н              | L   | Η              | Н       | Н | Н | L | L | L | Н | 1          |
| 14     | Н              | Н              | Н   | L              | L       | L | Н | Н | L | L | L | ŗ          |
| 15     | Н              | Н              | Н   | Н              | Н       | Н | Н | Н | Н | Н | Н | BLANK      |

TRUTH TABLE

