

# Quad Digitally Programmable Potentiometer (DPP™) with 256 Taps and SPI Interface



#### **FEATURES**

- Four linear-taper digitally programmable potentiometers
- 254 resistor taps per potentiometer
- End to end resistance 50kΩ or 100kΩ
- Potentiometer control and memory access via SPI interface
- Low wiper resistance, typically  $100\Omega$
- Nonvolatile memory storage for up to four wiper settings for each potentiometer
- Automatic recall of saved wiper settings at power up
- 2.5 to 6.0 volt operation
- Standby current less than 1µA
- 1,000,000 nonvolatile WRITE cycles
- 100 year nonvolatile memory data retention
- SOIC 24-lead and TSSOP 24-lead
- Industrial temperature range

For Ordering Information details, see page 14.

#### PIN CONFIGURATION

SOIC 24-Lead (W) TSSOP 24-Lead (Y)



#### DESCRIPTION

The CAT5251 is four Digitally Programmable Potentiometers (DPPs™) integrated with control logic and 16 bytes of NVRAM memory. Each DPP consists of a series of resistive elements connected between two externally accessible end points. The tap points between each resistive element are connected to the wiper outputs with CMOS switches. A separate 8-bit control register (WCR) independently controls the wiper tap switches for each DPP. Associated with each wiper control register are four 8-bit non-volatile memory data registers (DR) used for storing up to four wiper settings. Writing to the wiper control register or any of the non-volatile data registers is via a SPI serial bus. On power-up, the contents of the first data register (DR0) for each of the four potentiometers is automatically loaded into its respective wiper control register.

The CAT5251 can be used as a potentiometer or as a two terminal, variable resistor. It is intended for circuit level or system level adjustments in a wide variety of applications. It is available in the -40°C to 85°C industrial operating temperature range and offered in a 24-lead SOIC and TSSOP package.

#### **FUNCTIONAL DIAGRAM**





PIN DESCRIPTION

SI: Serial Input

SI is the serial data input pin. This pin is used to input all opcodes, byte addresses and data to be written to the CAT5251. Input data is latched on the rising edge of the serial clock.

SO: Serial Output

SO is the serial data output pin. This pin is used to transfer data out of the CAT5251. During a read cycle, data is shifted out on the falling edge of the serial clock.

SCK: Serial Clock

SCK is the serial clock pin. This pin is used to synchronize the communication between the microcontroller and the CAT5251. Opcodes, byte addresses or data present on the SI pin are latched on the rising edge of the SCK. Data on the SO pin is updated on the falling edge of the SCK.

A0, A1: Device Address Inputs

These inputs set the device address when addressing multiple devices. A total of four devices can be addressed on a single bus. A match in the slave address must be made with the address input in order to initiate communication with the CAT5251.

RH, RL: Resistor End Points

The four sets of  $R_H$  and  $R_L$  pins are equivalent to the terminal connections on a mechanical potentiometer.

R<sub>w</sub>: Wiper

The four R<sub>W</sub> pins are equivalent to the wiper terminal of a mechanical potentiometer.

CS: Chip Select

CS is the Chip select pin. CS low enables the CAT5251 and CS high disables the CAT5251. CS high takes the SO output pin to high impedance and forces the devices into a Standby mode (unless an internal write operation is underway). The CAT5251 draws ZERO current in the Standby mode. A high to low transition on CS is required prior to any sequence being initiated. A low to high transition on CS after a valid write sequence is what initiates an internal write cycle.

WP: Write Protect

 $\overline{\text{WP}}$  is the Write Protect pin. The Write Protect pin will allow normal read/write operations when held high. When  $\overline{\text{WP}}$  is tied low, all non-volatile write operations to the Data registers are inhibited (change of wiper control register is allowed).  $\overline{\text{WP}}$  going low while  $\overline{\text{CS}}$  is still low will interrupt a write to

the registers. If the internal write cycle has already been initiated,  $\overline{\text{WP}}$  going low will have no effect on any write operation.

**HOLD**: Hold

The  $\overline{\text{HOLD}}$  pin is used to pause transmission to the CAT5251 while in the middle of a serial sequence without having to re-transmit entire sequence at a later time. To pause,  $\overline{\text{HOLD}}$  must be brought low while SCK is low. The SO pin is in a high impedance state during the time the part is paused, and transitions on the SI pins will be ignored. To resume communication,  $\overline{\text{HOLD}}$  is brought high, while SCK is low. ( $\overline{\text{HOLD}}$  should be held high any time this function is not being used.)  $\overline{\text{HOLD}}$  may be tied high directly to  $V_{\text{CC}}$  or tied to  $V_{\text{CC}}$  through a resistor.

#### PIN DESCRIPTION

| Pin# | Name            | Function                                    |
|------|-----------------|---------------------------------------------|
| 1    | SO              | Serial Data Output                          |
| 2    | A0              | Device Address, LSB                         |
| 3    | R <sub>W3</sub> | Wiper Terminal for Potentiometer 3          |
| 4    | R <sub>H3</sub> | High Reference Terminal for Potentiometer 3 |
| 5    | R <sub>L3</sub> | Low Reference Terminal for Potentiometer 3  |
| 6    | NC              | No Connect                                  |
| 7    | $V_{CC}$        | Supply Voltage                              |
| 8    | R <sub>L0</sub> | Low Reference Terminal for Potentiometer 0  |
| 9    | R <sub>H0</sub> | High Reference Terminal for Potentiometer 0 |
| 10   | R <sub>W0</sub> | Wiper Terminal for Potentiometer 0          |
| 11   | CS              | Chip Select                                 |
| 12   | WP              | Write Protection                            |
| 13   | SI              | Serial Input                                |
| 14   | A1              | Device Address                              |
| 15   | R <sub>L1</sub> | Low Reference Terminal for Potentiometer 1  |
| 16   | R <sub>H1</sub> | High Reference Terminal for Potentiometer 1 |
| 17   | R <sub>W1</sub> | Wiper Terminal for Potentiometer 1          |
| 18   | GND             | Ground                                      |
| 19   | NC              | No Connect                                  |
| 20   | R <sub>W2</sub> | Wiper Terminal for Potentiometer 2          |
| 21   | R <sub>H2</sub> | High Reference Terminal for Potentiometer 2 |
| 22   | R <sub>L2</sub> | Low Reference Terminal for Potentiometer 2  |
| 23   | SCK             | Bus Serial Clock                            |
| 24   | HOLD            | Hold                                        |



#### **SERIAL BUS PROTOCOL**

The CAT5251 supports the SPI bus data transmission protocol. The synchronous Serial Peripheral Interface (SPI) helps the CAT5251 to interface directly with many of today's popular microcontrollers. The CAT5251 contains an 8-bit instruction register. The instruction set and the operation codes are detailed in Table 3, Instruction Set on page 8.

After the device is selected with  $\overline{\text{CS}}$  going low the first byte will be received. The part is accessed via the SI pin, with data being clocked in on the rising edge of SCK. The first byte contains one of the six op-codes that define the operation to be performed.

#### **DEVICE OPERATION**

The CAT5251 is four resistor arrays integrated with an SPI serial interface logic, four 8-bit wiper control registers and sixteen 8-bit, non-volatile memory data registers. Each resistor array contains 255 separate resistive elements connected in series. The physical ends of each array are equivalent to the fixed terminals of a mechanical potentiometer (R<sub>H</sub> and R<sub>L</sub>). R<sub>H</sub> and R<sub>L</sub> are symmetrical and may be interchanged. The tap positions between and at the ends of the series resistors are connected to the output wiper terminals (R<sub>W</sub>) by a CMOS transistor switch. Only one tap point for each potentiometer is connected to its wiper terminal at a time and is determined by the value of the wiper control register. Data can be read or written to the wiper control registers or the non-volatile memory data registers via the SPI bus. Additional instructions allow data to be transferred between the wiper control registers and each respective potentiometer's nonvolatile data registers. Also, the device can be instructed to operate in an "increment/decrement" mode.

## ABSOLUTE MAXIMUM RATINGS (1)

| Parameter                                                            | Ratings                       | Units |
|----------------------------------------------------------------------|-------------------------------|-------|
| Temperature Under Bias                                               | -55 to +125                   | °C    |
| Storage Temperature                                                  | -65 to +150                   | °C    |
| Voltage on any Pin with Respect to V <sub>SS</sub> <sup>(2)(3)</sup> | -2.0 to +V <sub>CC</sub> +2.0 | V     |
| V <sub>CC</sub> with Respect to Ground                               | -2.0 to +7.0                  | V     |
| Package Power Dissipation Capability (T <sub>A</sub> = 25°C)         | 1.0                           | W     |
| Lead Soldering Temperature (10 secs)                                 | 300                           | °C    |
| Wiper Current                                                        | ±6                            | mA    |

#### **Recommended Operating Conditions**

 $V_{CC}$  = +2.5V to +6V

| Parameter                                  | Ratings    | Units |
|--------------------------------------------|------------|-------|
| Operating Ambient Temperature (Industrial) | -40 to +85 | °C    |

- (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability.
- (2) The minimum DC input voltage is −0.5V. During transitions, inputs may undershoot to −2.0V for periods of less than 20ns. Maximum DC voltage on output pins is V<sub>CC</sub> +0.5V, which may overshoot to V<sub>CC</sub> +2.0V for periods of less than 20ns.
- (3) Latch-up protection is provided for stresses up to 100mA on address and data pins from -1V to Vcc + 1V.

#### POTENTIOMETER CHARACTERISTICS

Over recommended operating conditions unless otherwise stated.

| Symbol                                         | Parameter                                           | Test Conditions                                            | Min | Тур      | Max             | Units              |
|------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------|-----|----------|-----------------|--------------------|
| R <sub>POT</sub>                               | Potentiometer Resistance (-00)                      |                                                            |     | 100      |                 | kΩ                 |
| R <sub>POT</sub>                               | Potentiometer Resistance (-50)                      |                                                            |     | 50       |                 | kΩ                 |
|                                                | Potentiometer Resistance Tolerance                  |                                                            |     |          | ±20             | %                  |
|                                                | R <sub>POT</sub> Matching                           |                                                            |     |          | 1               | %                  |
|                                                | Power Rating                                        | 25°C, each pot                                             |     |          | 50              | mW                 |
| I <sub>W</sub>                                 | Wiper Current                                       |                                                            |     |          | ±3              | mA                 |
| В                                              | Winer Perintance                                    | $I_W = \pm 3 \text{mA} @ V_{CC} = 3 \text{V}$              |     | 200      | 300             | Ω                  |
| $R_W$                                          | Wiper Resistance                                    | $I_W = \pm 3 \text{mA} @ V_{CC} = 5 \text{V}$              |     | 100      | 150             | Ω                  |
| V <sub>TERM</sub>                              | Voltage on any R <sub>H</sub> or R <sub>L</sub> Pin | V <sub>SS</sub> = 0V                                       | GND |          | V <sub>CC</sub> | V                  |
| V <sub>N</sub>                                 | Noise                                               | (1)                                                        |     |          |                 | nV/√Hz             |
|                                                | Resolution                                          |                                                            |     | 0.4      |                 | %                  |
|                                                | Absolute Linearity (2)                              | R <sub>W(n)(actual)</sub> - R <sub>(n)(expected)</sub> (5) |     |          | ±1              | LSB <sup>(4)</sup> |
|                                                | Relative Linearity (3)                              | $R_{W(n+1)} - [R_{W(n)+LSB}]^{(5)}$                        |     |          | ±0.5            | LSB <sup>(4)</sup> |
| TC <sub>RPOT</sub>                             | Temperature Coefficient of R <sub>POT</sub>         | (1)                                                        |     | ±300     |                 | ppm/°C             |
| TC <sub>RATIO</sub>                            | Ratiometric Temp. Coefficient                       | (1)                                                        |     |          | 20              | ppm/°C             |
| C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer Capacitances                          | (1)                                                        |     | 10/10/25 |                 | pF                 |
| fc                                             | requency Response                                   | $R_{POT} = 50k\Omega^{(1)}$                                |     | 0.4      |                 | MHz                |

#### D.C. OPERATING CHARACTERISTICS

Over recommended operating conditions unless otherwise stated.

| Symbol           | Parameter                                  | Test Conditions                                          | Min                   | Тур | Max                   | Units |
|------------------|--------------------------------------------|----------------------------------------------------------|-----------------------|-----|-----------------------|-------|
| I <sub>CC1</sub> | Power Supply Current                       | $f_{SCK}$ = 2.5MHz, SO Open $V_{CC}$ = 6V Inputs = GND   |                       |     | 1                     | mA    |
| I <sub>CC2</sub> | Power Supply Current<br>Non-volatile Write | $f_{SCK}$ = 2.5MHz, SO = Open $V_{CC}$ = 6V Inputs = GND |                       |     | 5                     | mA    |
| I <sub>SB</sub>  | Standby Current (V <sub>CC</sub> = 5.0V)   | $V_{IN}$ = GND or $V_{CC}$ ; SO Open                     |                       |     | 1                     | μA    |
| ILI              | Input Leakage Current                      | $V_{IN}$ = GND to $V_{CC}$                               |                       |     | 10                    | μA    |
| I <sub>LO</sub>  | Output Leakage Current                     | $V_{OUT}$ = GND to $V_{CC}$                              |                       |     | 10                    | μA    |
| $V_{IL}$         | Input Low Voltage                          |                                                          | -1                    |     | V <sub>CC</sub> x 0.3 | V     |
| V <sub>IH</sub>  | Input High Voltage                         |                                                          | V <sub>CC</sub> x 0.7 |     | V <sub>CC</sub> + 1.0 | V     |
| V <sub>OL1</sub> | Output Low Voltage ( $V_{CC} = 3V$ )       | $I_{OL} = 3mA$                                           |                       |     | 0.4                   | V     |
| V <sub>OH1</sub> | Output High Voltage (V <sub>CC</sub> = 6V) | $I_{OH} = -1.6 \text{mA}$                                | V <sub>CC</sub> - 0.8 |     |                       | V     |

- (1) This parameter is tested initially and after a design or process change that affects the parameter.
- (2) Absolute linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer.
- (3) Relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size.
- (4) LSB =  $R_{TOT}$  / 255 or  $(R_H R_L)$  / 255, single pot
- (5) n = 0, 1, 2, ..., 255.



## PIN CAPACITANCE (1)

Applicable over recommended operating range from  $T_A = 25^{\circ}C$ , f = 1.0 MHz,  $V_{CC} = +5.0 V$  (unless otherwise noted).

| Symbol           | Parameter                                         | <b>Test Conditions</b> | Min | Тур | Max | Units |
|------------------|---------------------------------------------------|------------------------|-----|-----|-----|-------|
| C <sub>OUT</sub> | Output Capacitance (SO)                           | $V_{OUT} = 0V$         |     |     | 8   | pF    |
| C <sub>IN</sub>  | Input Capacitance (CS, SCK, SI, WP, HOLD, A0, A1) | $V_{IN} = 0V$          |     |     | 6   | pF    |

#### **A.C. CHARACTERISTICS**

Over recommended operating conditions unless otherwise stated.

| Symbol                         | Parameter                   | Test Conditions       | Min | Тур | Max | Units |
|--------------------------------|-----------------------------|-----------------------|-----|-----|-----|-------|
| t <sub>SU</sub>                | Data Setup Time             |                       | 50  |     |     | ns    |
| t <sub>H</sub>                 | Data Hold Time              |                       | 50  |     |     | ns    |
| t <sub>wH</sub>                | SCK High Time               |                       | 125 |     |     | ns    |
| $t_{WL}$                       | SCK Low Time                |                       | 125 |     |     | ns    |
| f <sub>SCK</sub>               | Clock Frequency             |                       | DC  |     | 3   | MHz   |
| $t_{LZ}$                       | HOLD to Output Low Z        |                       |     |     | 50  | ns    |
| $t_{RI}^{(1)}$                 | Input Rise Time             |                       |     |     | 2   | μs    |
| t <sub>FI</sub> <sup>(1)</sup> | Input Fall Time             |                       |     |     | 2   | μs    |
| t <sub>HD</sub>                | HOLD Setup Time             | C <sub>L</sub> = 50pF | 100 |     |     | ns    |
| t <sub>CD</sub>                | HOLD Hold Time              |                       | 100 |     |     | ns    |
| t <sub>V</sub>                 | Output Valid from Clock Low |                       |     |     | 200 | ns    |
| t <sub>HO</sub>                | Output Hold Time            |                       | 0   |     |     | ns    |
| t <sub>DIS</sub>               | Output Disable Time         |                       |     |     | 250 | ns    |
| t <sub>HZ</sub>                | HOLD to Output High Z       |                       |     |     | 100 | ns    |
| t <sub>CS</sub>                | CS High Time                |                       | 250 |     |     | ns    |
| t <sub>CSS</sub>               | CS Setup Time               |                       | 250 |     |     | ns    |
| t <sub>CSH</sub>               | CS Hold Time                |                       | 250 |     |     | ns    |

## POWER UP TIMING (1)(2)

Over recommended operating conditions unless otherwise stated.

| Symbol           | Parameter                   | Min | Тур | Max | Units |
|------------------|-----------------------------|-----|-----|-----|-------|
| t <sub>PUR</sub> | Power-up to Read Operation  |     |     | 1   | ms    |
| t <sub>PUW</sub> | Power-up to Write Operation |     |     | 1   | ms    |

#### **XDCP TIMING**

| Symbol            | Parameter                                     | Min | Max | Units |
|-------------------|-----------------------------------------------|-----|-----|-------|
| t <sub>WRPO</sub> | Wiper Response Time After Power Supply Stable | 5   | 10  | μs    |
| t <sub>WRL</sub>  | Wiper Response Time After Instruction Issued  | 5   | 10  | μs    |

- (1) This parameter is tested initially and after a design or process change that affects the parameter.
- (2) t<sub>PUR</sub> and t<sub>PUW</sub> are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated.



#### **WRITE CYCLE LIMITS**

Over recommended operating conditions unless otherwise stated.

| Symbol   | Parameter        | Min | Тур | Max | Units |
|----------|------------------|-----|-----|-----|-------|
| $t_{WR}$ | Write Cycle Time |     |     | 5   | ms    |

## **RELIABILITY CHARACTERISTICS**

Over recommended operating conditions unless otherwise stated.

| Symbol                          | Parameter          | Reference Test Method         | Min       | Тур | Max | Units       |
|---------------------------------|--------------------|-------------------------------|-----------|-----|-----|-------------|
| N <sub>END</sub> <sup>(1)</sup> | Endurance          | MIL-STD-883, Test Method 1033 | 1,000,000 |     |     | Cycles/Byte |
| $T_{DR}^{(1)}$                  | Data Retention     | MIL-STD-883, Test Method 1008 | 100       |     |     | Years       |
| $V_{ZAP}^{(1)}$                 | ESD Susceptibility | MIL-STD-883, Test Method 3015 | 2000      |     |     | V           |
| I <sub>LTH</sub> <sup>(1)</sup> | Latch-Up           | JEDEC Standard 17             | 100       |     |     | mA          |

Figure 1. Sychronous Data Timing



Note: Dashed Line = mode (1, 1)

Figure 2. HOLD Timing



#### Notes:

(1) This parameter is tested initially and after a design or process change that affects the parameter.



## INSTRUCTION AND REGISTER DESCRIPTION

#### **DEVICE TYPE / ADDRESS BYTE**

The first byte sent to the CAT5251 from the master/processor is called the Device Address Byte. The most significant four bits of the Device Type address are a device type identifier. These bits for the CAT5251 are fixed at 0101[B] (refer to Table 1).

The two least significant bits in the slave address byte, A1 - A0, are the internal slave address and must match the physical device address which is defined by the state of the A1 - A0 input pins for the CAT5251 to successfully continue the command sequence. Only the device which slave address matches the incoming device address sent by the master executes the instruction. The A1 - A0 inputs can be actively driven by CMOS input signals or tied to  $V_{\rm CC}$  or  $V_{\rm SS}$ . The remaining two bits in the device address byte must be set to 0.

#### **INSTRUCTION BYTE**

The next byte sent to the CAT5251 contains the instruction and register pointer information. The four most significant bits used provide the instruction opcode I3-I0. The R1 and R0 bits point to one of the four data registers of each associated potentiometer. The least two significant bits point to one of four Wiper Control Registers. The format is shown in Table 2.

#### **Data Register Selection**

| Data Register Selected | R1 | R0 |
|------------------------|----|----|
| DR0                    | 0  | 0  |
| DR1                    | 0  | 1  |
| DR2                    | 1  | 0  |
| DR3                    | 1  | 1  |

**Table 1. Identification Byte Format** 



**Table 2. Instruction Byte Format** 





## **WIPER CONTROL AND DATA REGISTERS**

#### Wiper Control Register (WCR)

The CAT5251 contains four 8-bit Wiper Control Registers, one for each potentiometer. The Wiper Control Register output is decoded to select one of 256 switches along its resistor array. The contents of the WCR can be altered in four ways: it may be written by the host via Write Wiper Control Register instruction; it may be written by transferring the contents of one of four associated Data Registers via the XFR Data Register instruction; it can be modified one step at a time by the Increment/decrement instruction (see Instruction section for more details). Finally, it is loaded with the content of its data register zero (DR0) upon power-up.

The Wiper Control Register is a volatile register that loses its contents when the CAT5251 is powered-down. Although the register is automatically loaded with the value in DR0 upon power-up, this may be different from the value present at power-down.

#### Data Registers (DR)

Each potentiometer has four 8-bit non-volatile Data Registers. These can be read or written directly by the host. Data can also be transferred between any of the four Data Registers and the associated Wiper Control Register. Any data changes in one of the Data Registers is a non-volatile operation and will take a maximum of 5ms.

If the application does not require storage of multiple settings for the potentiometer; the Data Registers can be used as standard memory locations for system parameters or user preference data.

#### Write in Process

The contents of the Data Registers are saved to nonvolatile memory when the  $\overline{CS}$  input goes HIGH after a write sequence is received. The status of the internal write cycle can be monitored by issuing a Read Status command to read the Write in Process (WIP) bit.

#### **INSTRUCTIONS**

Four of the ten instructions are three bytes in length. These instructions are:

- Read Wiper Control Register read the current wiper position of the selected potentiometer in the WCR
- Write Wiper Control Register change current wiper position in the WCR of the selected potentiometer
- Read Data Register read the contents of the selected Data Register
- Write Data Register write a new value to the selected Data Register
- Read Status Read the status of the WIP bit which when set to "1" signifies a write cycle is in progress.

Table 3. Instruction Set

Note: 1/0 = data is one or zero

|                                                        |    |    |    | Ins | truc | tion | Set         |             | Operations                                                                                                                    |
|--------------------------------------------------------|----|----|----|-----|------|------|-------------|-------------|-------------------------------------------------------------------------------------------------------------------------------|
| Instruction                                            | 13 | 12 | 11 | 10  | R1   | R0   | WCR1/<br>P1 | WCR0/<br>P0 |                                                                                                                               |
| Read Wiper Control<br>Register                         | 1  | 0  | 0  | 1   | 0    | 0    | 1/0         | 1/0         | Read the contents of the Wiper Control Register pointed to by P1-P0                                                           |
| Write Wiper Control<br>Register                        | 1  | 0  | 1  | 0   | 0    | 0    | 1/0         | 1/0         | Write new value to the Wiper Control Register pointed to by P1-P0                                                             |
| Read Data Register                                     | 1  | 0  | 1  | 1   | 1/0  | 1/0  | 1/0         | 1/0         | Read the contents of the Data Register pointed to by P1-P0 and R1-R0                                                          |
| Write Data Register                                    | 1  | 1  | 0  | 0   | 1/0  | 1/0  | 1/0         | 1/0         | Write new value to the Data Register pointed to by P1-P0 and R1-R0                                                            |
| XFR Data Register to Wiper Control Register            | 1  | 1  | 0  | 1   | 1/0  | 1/0  | 1/0         | 1/0         | Transfer the contents of the Data Register pointed to by P1-P0 and R1-R0 to its associated Wiper Control Register             |
| XFR Wiper Control<br>Register to Data Register         | 1  | 1  | 1  | 0   | 1/0  | 1/0  | 1/0         | 1/0         | Transfer the contents of the Wiper Control Register pointed to by P1-P0 to the Data Register pointed to by R1-R0              |
| Global XFR Data Registers to Wiper Control Registers   | 0  | 0  | 0  | 1   | 1/0  | 1/0  | 0           | 0           | Transfer the contents of the Data Registers pointed to by R1-R0 of all four pots to their respective Wiper Control Registers  |
| Global XFR Wiper Control<br>Registers to Data Register | 1  | 0  | 0  | 0   | 1/0  | 1/0  | 0           | 0           | Transfer the contents of both Wiper Control Registers to their respective data Registers pointed to by R1-R0 of all four pots |
| Increment/Decrement Wiper Control Register             | 0  | 0  | 1  | 0   | 0    | 0    | 1/0         | 1/0         | Enable Increment/decrement of the Control Latch pointed to by P1-P0                                                           |
| Read Status (WIP bit)                                  | 0  | 1  | 0  | 1   | 0    | 0    | 0           | 1           | Read WIP bit to check internal write cycle status                                                                             |

The basic sequence of the three byte instructions is illustrated in Figure 8. These three-byte instructions exchange data between the WCR and one of the Data Registers. The WCR controls the position of the wiper. The response of the wiper to this action will be delayed by  $t_{\text{WRL}}$ . A transfer from the WCR (current wiper position), to a Data Register is a write to non-volatile memory and takes a minimum of  $t_{\text{WR}}$  to complete. The transfer can occur between one of the four potentiometers and one of its associated registers; or the transfer can occur between all potentiometers and one associated register.

Four instructions require a two-byte sequence to complete, as illustrated in Figure 7. These instructions transfer data between the host/processor and the CAT5251; either between the host and one of the data registers or directly between the host and the Wiper Control Register. These instructions are:

- XFR Data Register to Wiper Control Register
   This transfers the contents of one specified Data
   Register to the associated Wiper Control Register.
- XFR Wiper Control Register to Data Register
   This transfers the contents of the specified Wiper
   Control Register to the specified associated Data
   Register.

 Global XFR Data Register to Wiper Control Register

This transfers the contents of all specified Data Registers to the associated Wiper Control Registers.

 Global XFR Wiper Counter Register to Data Register

This transfers the contents of all Wiper Control Registers to the specified associated Data Registers.

#### **INCREMENT/DECREMENT COMMAND**

The final command is Increment/Decrement (Figure 9 and 10). The Increment/Decrement command is different from the other commands. Once the command is issued the master can clock the selected wiper up and/or down in one segment steps; thereby providing a fine tuning capability to the host. For each SCK clock pulse ( $t_{\rm HIGH}$ ) while SI is HIGH, the selected wiper will move one resistor segment towards the  $R_{\rm H}$  terminal. Similarly, for each SCK clock pulse while SI is LOW, the selected wiper will move one resistor segment towards the  $R_{\rm L}$  terminal.

See Instructions format for more detail.

Figure 7. Two-Byte Instruction Sequence



Figure 8. Three-Byte Instruction Sequence



Figure 9. Increment/Decrement Instruction Sequence



Figure 10. Increment/Decrement Timing Limits





## **INSTRUCTION FORMAT**

## Read Wiper Control Register (WCR)

|    | I | DE\ | /ICI | EΑ | DDF | RES | SES    | 3      |   |   | INS | TR | UCI | TION | 1      |        |   |   |   | DA | ΤA |   |   |   |    |
|----|---|-----|------|----|-----|-----|--------|--------|---|---|-----|----|-----|------|--------|--------|---|---|---|----|----|---|---|---|----|
| cs | 0 | 1   | 0    | 1  | 0   | 0   | A<br>1 | A<br>0 | 1 | 0 | 0   | 1  | 0   | 0    | P<br>1 | P<br>0 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 | CS |

## Write Wiper Control Register (WCR)

| Ī |    | I | DE | VIC | EΑ | DD | RES | SSE    | S      |   |   | INS | TRU | JCT | ION |        |        |   |   |   | DA. | TΑ |   |   |   |    |
|---|----|---|----|-----|----|----|-----|--------|--------|---|---|-----|-----|-----|-----|--------|--------|---|---|---|-----|----|---|---|---|----|
|   | CS | 0 | 1  | 0   | 1  | 0  | 0   | A<br>1 | A<br>0 | 1 | 0 | 1   | 0   | 0   | 0   | P<br>1 | P<br>0 | 7 | 6 | 5 | 4   | 3  | 2 | 1 | 0 | cs |

## Read Data Register (DR)

|    |     | D | E١ | /(0 | CE | ΑD | DRE | SSE    | S      |   |   | IN | ST | RUC    | TIO    | N      |        |   |   |   | DA | ΛTΑ | ١ |   |   |    |
|----|-----|---|----|-----|----|----|-----|--------|--------|---|---|----|----|--------|--------|--------|--------|---|---|---|----|-----|---|---|---|----|
| CS | - 0 | 1 | C  | )   | 1  | 0  | 0   | A<br>1 | A<br>0 | 1 | 0 | 1  | 1  | R<br>1 | R<br>0 | P<br>1 | P<br>0 | 7 | 6 | 5 | 4  | 3   | 2 | 1 | 0 | cs |
|    |     |   |    |     |    |    |     |        |        |   |   |    |    |        |        |        |        |   |   |   |    |     |   |   |   |    |

## Write Data Register (DR)

| Ī |    | D | EV | ICE | ΑI | DDF | RES | SE     | S      |   | I | NS | TRU | JCT    | 101    | ١      |        |   |   |   | DA | TA |   |   |   |    |                             |
|---|----|---|----|-----|----|-----|-----|--------|--------|---|---|----|-----|--------|--------|--------|--------|---|---|---|----|----|---|---|---|----|-----------------------------|
|   | cs | 0 | 1  | 0   | 1  | 0   | 0   | A<br>1 | A<br>0 | 1 | 1 | 0  | 0   | R<br>1 | R<br>0 | P<br>1 | P<br>0 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 | cs | High Voltage<br>Write Cycle |

## Read Status (WIP)

|    |   | I | DE | VIC | E / | ADE | DRE | SSI    | ES |   |   | INS | TRU | JCT | ION | I |   |   |        |        | DA | TA |   |   |   |    |
|----|---|---|----|-----|-----|-----|-----|--------|----|---|---|-----|-----|-----|-----|---|---|---|--------|--------|----|----|---|---|---|----|
| CS | 5 | 0 | 1  | 0   | 1   | 0   | 0   | A<br>1 | A  | 0 | 1 | 0   | 1   | 0   | 0   | 0 | 1 | 7 | 6<br>0 | 5<br>0 | 4  | 3  | 2 | 1 | W | cs |
|    |   |   |    |     |     |     |     | '      | U  |   |   |     |     |     |     |   |   |   |        | U      | U  | U  | U | U | P |    |



## Global Transfer Data Register (DR) to Wiper Control Register (WCR)

| CS 0 1 0 1 0 0 A A 0 0 0 1 R R 0 |   |   |   | N | TIO    | NC.    | TR | INS |   |   | S      | SSE    | RES | ۷DD | E | VIC | DE |   |    |
|----------------------------------|---|---|---|---|--------|--------|----|-----|---|---|--------|--------|-----|-----|---|-----|----|---|----|
|                                  | 0 | 0 | 0 | 0 | R<br>0 | R<br>1 | 1  | 0   | 0 | 0 | A<br>0 | A<br>1 | 0   | 0   | 1 | 0   | 1  | 0 | cs |

## Global Transfer Wiper Control Register (WCR) to Data Register (DR)

|    |   | )E\ | /IC | E A | NDD | RE | SSE    | ES     |   | I | NS | TR | NC.    | TIO | N |   |    |                             |
|----|---|-----|-----|-----|-----|----|--------|--------|---|---|----|----|--------|-----|---|---|----|-----------------------------|
| CS | 0 | 1   | 0   | 1   | 0   | 0  | A<br>1 | A<br>0 | 1 | 0 | 0  | 0  | R<br>1 | R o | 0 | 0 | cs | High Voltage<br>Write Cycle |

## Transfer Wiper Control Register (WCR) to Data Register (DR)

|    | D | ΕV | /IC | E A | <b>ADD</b> | RE | SSE | S |   | I | NS | TR | UC | TIO | N |   |    |              |
|----|---|----|-----|-----|------------|----|-----|---|---|---|----|----|----|-----|---|---|----|--------------|
| cs | 0 | 1  | 0   | 1   | 0          | 0  | Α   | Α | 1 | 1 | 1  | 0  | R  | R   | Р | Р | cs | High Voltage |
|    |   |    |     |     |            |    | 1   | 0 |   |   |    |    | 1  | 0   | 1 | 0 | 00 | Write Cycle  |
|    |   |    |     |     |            |    |     |   |   |   |    |    |    |     |   |   |    |              |

## Transfer Data Register (DR) to Wiper Control Register (WCR)

|    |   | DE' | VIC | E | ADD | RES | SSE    | S      |   |   | INS | TR | UC.    | TIO    | N      |        |    |
|----|---|-----|-----|---|-----|-----|--------|--------|---|---|-----|----|--------|--------|--------|--------|----|
| cs | 0 | 1   | 0   | 1 | 0   | 0   | A<br>1 | A<br>0 | 1 | 1 | 0   | 1  | R<br>1 | R<br>0 | P<br>1 | P<br>0 | cs |

## Increment (I)/Decrement (D) Wiper Control Register (WCR)

|    | I | DE' | VIC | E / | ADD | RE | SSE    | S      |   | I | NS | TRI | JCT | ΓΙΟΝ | 1      |     |     |     | DATA |     |     |    |
|----|---|-----|-----|-----|-----|----|--------|--------|---|---|----|-----|-----|------|--------|-----|-----|-----|------|-----|-----|----|
| cs | 0 | 1   | 0   | 1   | 0   | 0  | A<br>1 | A<br>0 | 0 | 0 | 1  | 0   | 0   | 0    | P<br>1 | P 0 | I/D | I/D |      | I/D | I/D | cs |

#### Notes:

(1) Any write or transfer to the Non-volatile Data Registers is followed by a high voltage cycle after a STOP has been issued.



## **PACKAGING OUTLINE DRAWINGS**

SOIC 24-Lead 300mils (W) (1)(2)



| SYMBOL | MIN   | NOM      | MAX   |
|--------|-------|----------|-------|
| Α      | 2.35  |          | 2.65  |
| A1     | 0.10  |          | 0.30  |
| A2     | 2.05  |          | 2.55  |
| b      | 0.31  |          | 0.51  |
| С      | 0.20  |          | 0.33  |
| D      | 15.20 |          | 15.40 |
| Е      | 10.11 |          | 10.51 |
| E1     | 7.34  |          | 7.60  |
| е      |       | 1.27 BSC |       |
| h      | 0.25  |          | 0.75  |
| L      | 0.40  |          | 1.27  |
| θ      | 0°    |          | 8°    |
| θ1     | 5°    |          | 15°   |

**TOP VIEW** 





**END VIEW** 

For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf.

- (1) All dimensions are in millimeters. Angles in degrees.
- (2) Complies with JEDEC standard MS-013.



## TSSOP 24-Lead 4.4mm (Y) (1)(2)



| SYMBOL | MIN      | NOM  | MAX  |
|--------|----------|------|------|
| Α      |          |      | 1.20 |
| A1     | 0.05     |      | 0.15 |
| A2     | 0.80     |      | 1.05 |
| b      | 0.19     |      | 0.30 |
| С      | 0.09     |      | 0.20 |
| D      | 7.70     | 7.80 | 7.90 |
| E      | 6.25     | 6.40 | 6.55 |
| E1     | 4.30     | 4.40 | 4.50 |
| е      | 0.65 BSC |      |      |
| L      | 1.00 REF |      |      |
| L1     | 0.50     | 0.60 | 0.70 |
| θ1     | 0°       |      | 8°   |

**TOP VIEW** 



For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf.

- (1) All dimensions are in millimeters. Angles in degrees.
- (2) Complies with JEDEC standard MO-153.



## **EXAMPLE OF ORDERING INFORMATION**



## **ORDERING PART NUMBER**

| CAT5251WI-50 |
|--------------|
| CAT5251WI-00 |
| CAT5251YI-50 |
| CAT5251YI-00 |

- (1) All packages are RoHS compliant (Lead-free, Halogen-free).
- (2) This device used in the above example is a CAT5251WI-50-T1 (SOIC, Industrial Temperature,  $50k\Omega$ , Tape & Reel).

#### **REVISION HISTORY**

| Date       | Rev. | Reason                                                                                                                                                                                                                                                                                                                                                                                                |
|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11/11/2003 | С    | Eliminated BGA package in all areas Eliminated Commercial temperature range                                                                                                                                                                                                                                                                                                                           |
| 05/06/2004 | D    | Updated Functional Diagram Updated wiper resistance from 50Ω to 100Ω Updated notes in Absolute Max Ratings Eliminated Commercial temperature range in all areas Updated Potentiometer Characteristics table Updated DC Characteristics table Updated AC Characteristics table Updated AC Characteristics table Added XDCP Timing Table on page 6 Corrected Synchronous Data Timing (Figure 1) drawing |
| 12/13/2007 | Е    | Updated Package Outline Drawings Updated Example of Ordering Information Added MD- to document number Reformatted data sheet layout                                                                                                                                                                                                                                                                   |
| 02/07/2008 | F    | Update Instruction Format – Read Data Register (DR) and Write Data Register (DR)                                                                                                                                                                                                                                                                                                                      |

#### Copyrights, Trademarks and Patents

Trademarks and registered trademarks of Catalyst Semiconductor include each of the following:

Adaptive Analog™, Beyond Memory™, DPP™, EZDim™, LDD™, MiniPot™, Quad-Mode™ and Quantum Charge Programmable™

Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products.

CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES.

Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a situation where personal injury or death may occur.

Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale.

Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate typical semiconductor applications and may not be complete.



Catalyst Semiconductor, Inc. Corporate Headquarters 2975 Stender Way Santa Clara, CA 95054 Phone: 408.542.1000 Fax: 408.542.1200

1Hwww.catsemi.com

Revision: F Issue date: 02/07/08

Document No: MD-2017

<sup>©</sup> Catalyst Semiconductor, Inc.