# **CMOS Micropower Phase-Locked Loop** The RCA-CD4046A CMOS Micropower Phase-Locked Loop (PLL) consists of a low-power, linear voltage-controlled oscillator (VCO) and two different phase comparators having a common signal-input amplifier and a common comparator input. A 5.2-V zener diode is provided for supply regulation if necessary. These types are supplied in 16-lead hermetic dual-in-line ceramic packages (D and F suffixes), 16-lead dual-in-line plastic package (E suffix), 16-lead ceramic flat packages (K suffix), and in chip form (H suffix). #### VCO Section The VCO requires one external capacitor C1 and one or two external resistors (R1 or R1 Resistor R1 and capacitor C1 determine the frequency range of the VCO and resistor R2 enables the VCO to have a frequency offset if required. The high input impedance ( $10^{12}\Omega$ ) of the VCO simplifies the design of low-pass filters by permitting the designer a wide choice of resistor-tocapacitor ratios. In order not to load the low-pass filter, a source-follower output of the VCO input voltage is provided at terminal 10 (DEMODULATED OUTPUT). If this terminal is used, a load resistor (Rg) of 10 $k\Omega$ or more should be connected from this terminal to VSS. If unused this terminal should be left open. The VCO can be connected either directly or through frequency dividers to the comparator input of the phase comparators. A full CMOS logic swing is available at the output of the VCO and allows direct coupling to CMOS frequency dividers such as the RCA-CD4024, CD4018, CD4020, CD4022, CD4029, and One or more CD4018 (Presettable Divide-by-N Counter) or CD4029 (Presettable Up/Down Counter), or CD4059A (Programmable Divide-by-"N" Counter), together with the CD4046A (Phase-Locked Loop) can be used to build a micropower low-frequency synthesizer. A logic 0 on the INHIBIT input "enables" the VCO and the source follower, while a logic 1 "turns off" both to minimize stand-by power consumption. ### Phase Comparators The phase-comparator signal input (terminal 14) can be direct-coupled provided the signal swing is within CMOS logic levels [logic "0" ≤30% (VDD-VSS), logic "1" ≥ 70% (VDD-VSS)]. For smaller swings the signal must be capacitively coupled to the self-biasing amplifier at the signal input. Phase comparator I is an exclusive-OR network; it operates analagously to an overdriven balanced mixer. To maximize the lock range, the signal- and comparator-input frequencies must have a 50% duty cycle. With no signal or noise on the signal input, this phase comparator has an average output voltage equal to VDD/2. The low-pass filter connected to the output of phase comparator I supplies the averaged voltage to the VCO input, and causes the VCO to oscillate at the center frequency (f<sub>0</sub>). The frequency range of input signals on which the PLL will lock if it was initially #### Features: - Very low power consumption: - 70 $\mu$ W (typ.) at VCO f<sub>o</sub> = 10 kHz, V<sub>DD</sub> = 5 V - Operating frequency range up to 1.2 MHz (typ.) at V<sub>DD</sub> = 10 V - Wide supply-voltage range: VDD VSS = 5 to 15 V - Low frequency drift: 0.06%/°C (typ.) - Choice of two phase comparators: - 1. Exclusive-OR network - 2. Edge-controlled memory network with phase-pulse output for lock indication - High VCO linearity: 1% (typ.) - VCO inhibit control for ON-OFF keying and ultra-low standby power consumption - Source-follower output of VCO control input (Demod, output) - Zener diode to assist supply regulation - Quiescent current specified to 15 V - Maximum input leakage current of 1 μA at 15 V (full package-temperature range) ### Applications: - FM demodulator and modulator - Frequency synthesis and multiplication - Frequency discriminator - Data synchronization - Voltage-to-frequency conversion - Tone decoding - FSK Modems - Signal conditioning - (See ICAN-6101) "RCA CMOS Phase-Locked Loop A Versatile Building Block for Micropower Digital and Analog Applications" Fig. 1 - COS/MOS phase-locked loop block diagram. | MAXIMUM RATINGS, Absolute-Maximum Values: | |-----------------------------------------------------------------------------------------------------| | STORAGE-TEMPERATURE RANGE (T <sub>stg</sub> )65 to +150°C | | OPERATING TEMPERATURE RANGE (TA): | | PACKAGE TYPES D, F, K, H -55 to +125 °C PACKAGE TYPE E -40 to +85 °C | | DC SUPPLY-VOLTAGE RANGE. (V <sub>DD</sub> ) (Voltages referenced to V <sub>SS</sub> Terminal) | | POWER DISSIPATION PER PACKAGE (PD): | | FOR TA = -40 to +60°C (PACKAGE TYPE E) 500 mW | | FOR TA = +60 to +85°C (PACKAGE TYPE E') Derate Linearly at 12 mW/°C to 200 mW | | FOR T <sub>A</sub> = -55 to +100°C (PACKAGE TYPES D, F, K) 500 mW | | FOR TA = +100 to +125°C (PACKAGE TYPES D, F, K) Derate Linearly at 12 mW/°C to 200 mW | | DEVICE DISSIPATION PER OUTPUT TRANSISTOR | | FOR TA = FULL PACKAGE TEMPERATURE RANGE (ALL PACKAGE TYPES) 100 mW | | INPUT VOLTAGE RANGE, ALL INPUTS -0.5 to V <sub>DD</sub> +0.5 V LEAD TEMPERATURE (DURING SOLDERING): | | At distance 1/16 ± 1/32 inch (1.59 ± 0.79 mm) from case for 10 s max | out of lock is defined as the frequency capture range ( $2f_{\rm C}$ ). The frequency range of input signals on which the loop will stay locked if it was initially in lock is defined as the frequency lock range (2f<sub>L</sub>). The capture range is ≤ the lock range. With phase comparator I the range of frequencies over which the PLL can acquire lock (capture range) is dependent on the low-pass-filter characteristics, and can be made as large as the lock range. Phase-com- parator I enables a PLL system to remain in lock in spite of high amounts of noise in the input signal. One characteristic of this type of phase comparator is that it may lock onto input frequencies that are close to harmonics of the VCO center-frequency. A second characteristic is that the phase angle between the signal and the comparator input varies between 0° and 180°, and is 90° at the center frequency. Fig. 2 shows the typical, triangular, phase-to-output response characteristic Fig.2 - Phase-comparator I characteristics at low-pass filter output. of phase-comparator I. Typical waveforms for a CMOS phase-locked-loop employing phase comparator I in locked condition of four is shown in Fig. 3. Fig.3 – Typical waveforms for COS/MOS phaselocked loop employing phase comparator 1 in locked condition of f<sub>O</sub>. Phase-comparator II is an edge-controlled digital memory network. It consists of four flip-flop stages, control gating, and a threestate output circuit comprising p- and n-type drivers having a common output node. When the p-MOS or n-MOS drivers are ON they pull the output up to VDD or down to VSS, respectively. This type of phase comparator acts only on the positive edges of the signal and comparator inputs. The duty cycles of the signal and comparator inputs are not important since positive transitions control the PLL system utilizing this type of comparator. If the signal-input frequency is higher than the comparator-input frequency, the p-type output driver is maintained ON most of the time, and both the n and p drivers OFF (3 state) the remainder of the time. If the signal-input frequency is lower than the comparator-input frequency, the n-type output driver is maintained ON most of the time, and both the n and p drivers OFF (3 state) the remainder of If the signal- and comparatorthe time. input frequencies are the same, but the signal input lags the comparator input in the n-type output driver is maintained ON for a time corresponding to the phase difference. If the signal and comparator-input frequencies are the same, but the comparator input lags the signal in phase, the p-type output driver is maintained ON for a time corresponding to the phase difference. Subsequently, the capacitor voltage of the low-pass filter connected to this phase comparator is adjusted until the signal and comparator inputs are equal in both phase and frequency. At this stable point both pand n-type output drivers remain OFF and thus the phase comparator output becomes an open circuit and holds the voltage on the capacitor of the low-pass filter constant. #### RECOMMENDED OPERATING CONDITIONS For maximum reliability, nominal operating conditions should be selected so that operation is always within the following range: | CHARACTERISTIC | LIN | UNITS | | |------------------------------------------------------------------------------|------|-------|------| | CHARACTERISTIC | Min. | Max. | Citi | | Supply Voltage Range (For T <sub>A</sub> = Full Package<br>Temperature Range | 3 | 12 | ٧ | ### ELECTRICAL CHARACTERISTICS at TA = 25°C | Characteristic | Test Conditions | | | All F | Units | | | | |-------------------------------------------------------|---------------------|-------|--------------------------|----------------|-------------|----------|-----|--| | | Vo Votes | | V <sub>DD</sub><br>Volts | Min. Typ. Max. | | Max. | - | | | Phase Comparator Section | <u> </u> | Voits | VOILS | Willi. | тур. | iviax. | L | | | | VCO Operation | | | 5 | Ι | 15 | | | | Operating Supply Voltage, VDD-VSS | Comparators only | | - | 3. | <del></del> | 16 | \ \ | | | Total Quiescent Device Current, It: | | | 5 | _ | 25 | 1 | | | | Term. 14 Open | Term, 15 open | | 10 | _ | 200 | _ ' | | | | | Term. 5 at VDE | | 5 | - | 5 | 15 | μА | | | Term. 14 at VSS or VDD | Terms. 3 & 9 at \ | 'ss | 10 | _ | 25 | 60 | | | | | 1 | | | | 50 | 500 | | | | | | | 5 | 1 | 2 | _ | | | | Term. 14 (SIGNAL IN) Input Impedance. Z <sub>12</sub> | | | 10 | 0.2 | 0.4 | - 1 | мΩ | | | Input Impedance, Z <sub>14</sub> | <b>'</b> ] | | 15 | _ | 0.2 | _ | | | | AC-Coupled Signal Input | | | 5 | - | 200 | 400 | | | | Voltage Sensitivity* | See Fig.7 | | 10 | - | 400 | 800 | mV | | | (peak-to-peak) | <u></u> | Ť | | _ | 700 | _ | | | | DC-Coupled Signal Input | | | 5 | 1.5 | 2.25 | | | | | and Comparator Input | | | 10 | 3 | 4.5 | - | | | | Voltage Sensitivity Low Level | 1 | | 15 | 4.5 | 6.75 | _ | ] | | | LOW Level | <u> </u> | | 5 | | 2.75 | 3.5 | V | | | High Level | | Vo | 10 | _ | 5.5 | 3.5<br>7 | | | | <b></b> | | Voits | 15 | _ | 8.25 | _ : | | | | Output Drive Current: | Phase Comparator | 0.5 | 5 | 0.43 | 0.86 | | | | | 0 | 1 & 11 Term. 2 & 13 | 0.5 | 10 | 1.3 | 2.5 | _ | | | | n-Channel (Sink), IDN | í | 0.5 | 5 | 0.23 | 0.47 | | | | | | Phase Pulses | 0.5 | 10 | 0.7 | 1.4 | _ | _ | | | | Phase Comparator | 4.5 | 5 | -0.3 | -0.6 | | mΑ | | | | [& [] Term. 2 & 13 | 9.5 | 10 | -0.9 | -1.8 | - | 1 | | | p-Channel (Source), IDF | | 4.5 | 5 | -0.08 | -0.16 | _ | 1 | | | | Phase Pulses | 9.5 | 10_ | -0.25 | -0.5 | _ | | | | Input Leakage Current, IJL, IJH Max. | Any Input | | 15 | - | ±10-5 | ±1 | μΑ | | f \* For sine wave, the frequency must be greater than 1 kHz for Phase Comparator $\Pi_c$ Fig. 4 - Typical waveforms for CMOS phase-locked loop employing phase comparator II in locked condition. ### ELECTRICAL CHARACTERISTICS at TA = 25°C | Characteristic | Test Conditions | | | Limits All Package Types | | | | | |-----------------------------------------------------------|-------------------------|------------------------|-------------|---------------------------|--------|-------------|----------|-------------------| | | | ļ | Vo<br>Volts | V <sub>DD</sub><br>Volts | Min. | Тур. | Max. | | | VCO Section | | | | | | | | | | Operating Supply Voltage | As fixed o | oscillator or | ily | | 3 | | 15 | | | VDD-Vss | Phase-lock | | | | 5 | _ | 15 | V | | - 55 55 | f <sub>O</sub> = 10 kHz | R <sub>1</sub> = 1 M | | 5 | | 70 | - | | | Operating Power | - | • | | 10 | _ | 600 | ļ | μW | | Dissipation, PD | 2 | ACOIM = | 2 | 15 | | 2400 | | | | | R1 = 10 kΩ | C1 = 100 | рF | 5 | 0.25 | 0.5 | | | | Maximum Operating | R2 = ∞ | | | 10 | 0.6 | 1.2 | _ | МН | | Frequency, f <sub>max</sub> | VCOIN = VDC | C1 = 50 p | F | 15 | | 1.5 | | l | | Control Francisco III Vand | 100114 100 | 1 | | | | | | L | | Center Frequency (fo) and Frequency Range, | Programmable wit | th autornal | compon | ante R1 | R2 and | I C1 | | | | fmax-fmin | Programmable wit | ili externar | | ign Infor | | | | | | maxmin | | | | <del></del> | | 1 | | | | | VCOIN = 2.5 V ± 0 | | | 5 | | | | % | | Linearity | = 5 V ± 2.5 | | | 10 | | 1 | | 1 % | | | = 7.5 V ± 5 | V, R1 = 1 | MZS | 15 | - | 1 | | - | | Temperature-Frequency | a, 100 | 1 | | 5 | _ | 0.12-0.24 | - | | | Stability*: | %/ºC ∝ · | f•V <sub>DD</sub> | | 10 | - | 0.04-0.08 | I | | | No Frequency Offset | R2 = | - ~ | | 15 | - | 0.015-0.03 | - | | | f <sub>MIN</sub> = 0 | RZ - | | | | | | | - <sub>%/00</sub> | | Frequency Offset | 0//000 | 1 | | 5 | | 0.06-0.12 | l | 1 | | fMIN=0 | %/ºC∝ | f.V <sub>DD</sub> | | 10 | _ | 0.05-0.1 | - | | | iWIM+0 | <u> </u> | | | 15 | | 0.03-0.06 | | <u> </u> | | Input Resistance of VCOIN (Term 9), RI | | | | | _ | 1012 | _ | Ω | | VCO Output Voltage | | | | | | | ì | | | (Term 4) | ] | | | 5,10,15 | - | | 0.01 | \<br>\<br>\ | | Low Level, VOL | | | | | L | | <u>↓</u> | | | | Driving C | MOS-Type | | 5 | 4.99 | - | - | | | High Level, VOH | Load (e. | g. Term 3 | | 10 | 9.99 | - | - | | | | Phase Comp | arator Inpu | ıt) | 15 | 14.99 | | | | | VCO Output Duty Cycle | 1 | | | 5,10,15 | | 50 | | % | | | 1 | | | 5 | _ | 75 | 150 | | | VCO Output Transition | | | Vo | 10 | _ | 50 | 100 | ns | | Times, tTHL, tTLH | | | Volts | 15 | | 40 | | 1 | | VCO Output Drive | ļ | | | | Ī | | | | | Current: | | | 0.5 | 5 | 0.43 | 0.86 | - | | | n-Channel (Sink), IDN | <u> </u> | | 0.5 | 10 | 1.3 | 2.6 | | mA | | | | | 4.5 | 5 | -0.3 | -0.6 | - | 1 | | p-Channel (Source), IDP | | | 9.5 | 10 | -0.9 | -1.8 | | <u> </u> | | Source-Follower Output | | | | | | 1 | | 1 | | (Demodulated Output): | D- \ | 10.60 | | 5,10 | - | 1.5 | 2.2 | V | | Offset Voltage | 1 | · 10 kΩ | | 15 | - | 1.5 | - | ı | | (VCOIN-VDEM | | | | - | | <del></del> | +- | - | | $VCO_{1N} = 2.5\pm0.$ Linearity $R_S > 50$ kΩ $= 5\pm2.5$ | | | 5 | - | 0.1 | - | 1 | | | | | | | 10 | - | 0.6 | - | - % | | | = 7.5±5 V | | 15 | <u> </u> | 0.8 | 1- | 4_ | | | Zener Diode Voltage (Vz) | i <sub>Z</sub> = ! | i <sub>Z</sub> = 50 μA | | | 4.5 | 5.2 | 6.1 | \ | | Zener Dynamic<br>Resistance, R <sub>Z</sub> | Iz = 1 mA | | | | | 100 | - | Ω | Moreover the signal at the "phase pulses" output is a high level which can be used for indicating a locked condition. Thus, for phase comparator II, no phase difference exists between signal and comparator input over the full VCO frequency range. Moreover, the power dissipation due to the low-pass filter is reduced when this type of phase comparator is used because both the p- and n-type output drivers are OFF for most of the signal input cycle. It should be noted that the PLL lock range for this type of phase comparator is equal to the capture range, independent of the low-pass filter. With no signal present at the signal input, the VCO is adjusted to its lowest frequency for phase comparator II. Fig. 4 shows typical waveforms for a CMOS PLL employing phase comparator II in a locked condition. Positive coefficient. #### **DESIGN INFORMATION** This information is a guide for approximating the values of external components for the CD4046A in a Phase-Locked-Loop system. The selected external components must be within the following ranges: 10 k $\Omega$ $\leq$ R1, R2, R<sub>S</sub> $\leq$ 1 M $\Omega$ C1 $\geq$ 100 pF at V<sub>DD</sub> $\geq$ 5 V; C1 $\geq$ 50 pF at V<sub>DD</sub> $\geq$ 10 V In addition to the given design information refer to Fig.5 for R1, R2, and C1 component selections. | Characteristics | Phase<br>Comparator<br>Used | Design Information | | | | |----------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | VCO WITHOUT OFFSET<br>R <sub>2</sub> = ∞ | VCO WITH OFFSET | | | | VCO Frequency | 1 | 1 MAX 21 21 1 1 MIN VDD'2 VDD VCO INPUT VOLTAGE | 1 1 2 1 L 1 1 2 1 L 1 1 2 1 L 1 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 L 1 2 1 | | | | | 2 | Same as for No.1 | | | | | For No Signal Input | 1 | VCO will adjust to center frequency, fo | | | | | | 2 | VCO will adjust to lowest operating frequency, fmin | | | | | Frequency Lock | 1 | 2 fL = full VCO frequency range<br>2 fL = fmax-fmin | | | | | Range, 2 f <sub>L</sub> | 2 | Same as for No.1 | | | | | Frequency Capture<br>Range, 2 f <sub>C</sub> | 1 | 11-R3C2 | (1), (2) $2 f_{\rm C} \approx \frac{1}{\pi} \sqrt{\frac{2\pi f_{\rm L}}{\tau 1}}$ | | | | Loop Filter<br>Component<br>Selection | , | IN R3 OUT R4 | For 2 fC, see Ref. (2) | | | | | 2 | f <sub>C</sub> = f <sub>L</sub> | | | | | Phase Angle Between Signal and Comparator | 1 | 90° at center frequency (f <sub>0</sub> ) approximating 0° and 180° at ends of lock range (2 f <sub>L</sub> ) | | | | | = -gat and comparator | 2 | Always 00 in lock | 3- 1- ·L/ | | | Fig.5(a) — Typical center frequency vs C1 for R1 = 10 k $\Omega$ , and 1 M $\Omega$ and f $_0 \simeq$ 1/R1 C1. Fig.5(b) — Typical frequency offset vs C1 for R2 = 10 k $\Omega$ , 100 k $\Omega$ , and 1 M $\Omega$ . NOTE: Lower frequency values are obtainable if larger values of C1 than shown in Figs. 5(a) and 5(b) are used. Fig.5(c) — Typical $f_{max}/f_{min}$ vs R2/R1. Fig.6(a) — Typical VCO power dissipation at center frequency vs R1. Fig.6(b) - Typical VCO power dissipation at f<sub>min</sub> vs R2. Fig.6(c) — Typical source follower power dissipation vs $R_S$ . NOTE: To obtain approximate total power dissipation of PLL system for no-signal input $P_D$ (Total) = $P_D$ ( $f_O$ ) + $P_D$ ( $f_{MIN}$ ) + $P_D$ ( $R_S$ ) ~ Phase Comparator I $P_D$ (Total) = $P_D$ ( $f_{MIN}$ ) — Phase Comparator II ### DESIGN INFORMATION (Cont'd): | Characteristics | Phase<br>Comparator<br>Used | Design Information | | | | | |-------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Locks On Harmonic of | 1 | Yes | | | | | | Center Frequency | 2 | No | | | | | | Signal Input | 1 | Hi | gh | | | | | Noise Rejection | 2 | Lo | ow | | | | | | | VCO WITHOUT OFFSET<br>R <sub>2</sub> = ∞ | VCO WITH OFFSET | | | | | VCO<br>Component<br>Selection | 1 | - Given: f <sub>o</sub> - Use f <sub>o</sub> with Fig.5a to determine R1 and C1 | $ - \text{ Given: } f_O \text{ and } f_L \\ - \text{ Calculate } f_{min} \text{ from } \\ \text{ the equation } \\ f_{min} = f_O - f_L \\ - \text{ Use } f_{min} \text{ with Fig.5b} \\ \text{ to determine } R2 \text{ and } C1 \\ - \text{ Calculate } \frac{f_{max}}{f_{min}} \\ \text{ from the equation } \frac{f_{max}}{f_{min}} \\ = \frac{f_O + f_L}{f_O - f_L} \\ - \text{ Use } \frac{f_{max}}{f_{min}} \\ \text{ with } \\ \text{Fig.5c to determine } \\ \text{ ratio } R2/R1 \text{ to obtain } \\ \text{R1} \\ $ | | | | | | 2 | - Given: f <sub>max</sub> - Calculate f <sub>0</sub> from the equation f <sub>0</sub> = $\frac{f_{max}}{2}$ - Use f <sub>0</sub> with Fig.5a to determine R1 and C1 | - Given: fmin & fmax - Use fmin with Fig.5b to determine R2 and C1 - Calculate fmax fmin - Use fmax fmin to determine ratio R2/R1 to obtain R1 | | | | For further information, see - (1) F. Gardner, "Phase-Lock Techniques" John Wiley and Sons, New York, 1966 - (2) G. S. Moschytz, "Miniaturized RC Filters Using Phase-Locked Loop", BSTJ, May, 1965. Fig.7 - Typical lock range vs signal input amplitude. Fig.8(a) and (b) - Typical VCO linearity vs R1 and C1.