

## CD74HCT356

**High-Speed CMOS Logic** 

SCLS459A - June 2001 - Revised May 2003

### Features

- Edge-Triggered Data Flip-Flops
  - Transparent Select Latches
- Buffered Inputs
- 3-State Complementary Outputs
- Bus Line Driving Capability
- Typical Propagation Delay: V<sub>CC</sub> = 5V, C<sub>L</sub> = 15pF,  $T_A = 25^{\circ}C$ 
  - Clock to Output = 22ns
- Fanout (Over Temperature Range)
  - Standard Outputs ..... 10 LSTTL Loads
- Bus Driver Outputs ..... 15 LSTTL Loads
- Wide Operating Temperature Range . . . -55°C to 125°C
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- 4.5V to 5.5V Operation
- Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min)
- CMOS Input Compatibility, I<sub>I</sub>  $\leq$  1µA at V<sub>OL</sub>, V<sub>OH</sub>

### Pinout



### Description

The CD74HCT356 consists of data selectors/multiplexers that select one of eight sources. The data select bits (S0, S1, and S2) are stored in transparent latches that are enabled by a low latch enable input ( $\overline{\text{LE}}$ ).

The data is stored in edge-triggered flip-flops that are triggered by a low-to-high clock transition.

In both types the 3-state outputs are controlled by three output-enable inputs ( $\overline{OE1}$ ,  $\overline{OE2}$ , and OE3).

### Ordering Information

| PART NUMBER   | TEMP. RANGE<br>( <sup>o</sup> C) | PACKAGE    |  |  |
|---------------|----------------------------------|------------|--|--|
| CD74HCT356E   | -55 to 125                       | 20 Ld PDIP |  |  |
| CD74HCT356M96 | -55 to 125                       | 20 Ld SOIC |  |  |

NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel.

|     |    | CD74HCT350<br>PDIP or SOIO<br>TOP VIEW | -  |                 |
|-----|----|----------------------------------------|----|-----------------|
| D7  | 1  |                                        | 20 | v <sub>cc</sub> |
| D6  | 2  |                                        | 19 | Y               |
| D5  | 3  |                                        | 18 | Ŧ               |
| D4  | 4  |                                        | 17 | OE3             |
| D3  | 5  |                                        | 16 | OE2             |
| D2  | 6  |                                        | 15 | OE1             |
| D1  | 7  |                                        | 14 | S0              |
| D0  | 8  |                                        | 13 | <b>S</b> 1      |
| СР  | 9  |                                        | 12 | S2              |
| GND | 10 |                                        | 11 | LE              |

## Functional Diagram



### TRUTH TABLE

|      |          |    | INPUTS     |                    |     |     |                 |                 |
|------|----------|----|------------|--------------------|-----|-----|-----------------|-----------------|
| SELE | CT (NOTE | 1) | CLOCK      | OCK OUTPUT ENABLES |     |     |                 | PUTS            |
| S2   | S1       | S0 | СР         | OE1                | OE2 | OE3 | Ϋ́              | Y               |
| Х    | Х        | Х  | Х          | Н                  | Х   | Х   | Z               | Z               |
| Х    | Х        | Х  | Х          | Х                  | н   | х   | Z               | Z               |
| Х    | Х        | Х  | Х          | Х                  | Х   | L   | Z               | Z               |
| L    | L        | L  | ↑          | L                  | L   | н   | DO              | D0              |
| L    | L        | L  | H or L     | L                  | L   | н   | D0 <sub>n</sub> | D0 <sub>n</sub> |
| L    | L        | Н  | ↑          | L                  | L   | н   | D1              | D1              |
| L    | L        | Н  | H or L     | L                  | L   | н   | D1 <sub>n</sub> | D1 <sub>n</sub> |
| L    | н        | L  | ↑          | L                  | L   | н   | D2              | D2              |
| L    | н        | L  | H or L     | L                  | L   | н   | D2 <sub>n</sub> | D2 <sub>n</sub> |
| L    | н        | Н  | ↑          | L                  | L   | н   | D3              | D3              |
| L    | н        | Н  | H or L     | L                  | L   | н   | D3 <sub>n</sub> | D3 <sub>n</sub> |
| н    | L        | L  | $\uparrow$ | L                  | L   | н   | D4              | D4              |
| н    | L        | L  | H or L     | L                  | L   | н   | D4 <sub>n</sub> | D4 <sub>n</sub> |
| н    | L        | Н  | $\uparrow$ | L                  | L   | н   | D5              | D5              |
| н    | L        | Н  | H or L     | L                  | L   | н   | D5 <sub>n</sub> | D5 <sub>n</sub> |
| н    | н        | L  | $\uparrow$ | L                  | L   | н   | D6              | D6              |
| н    | н        | L  | H or L     | L                  | L   | н   | D6 <sub>n</sub> | D6 <sub>n</sub> |

### CD74HCT356

### TRUTH TABLE (Continued)

|    | INPUTS      |    |        |                     |     |     |                 |                 |
|----|-------------|----|--------|---------------------|-----|-----|-----------------|-----------------|
| SE | ELECT (NOTE | 1) | CLOCK  | LOCK OUTPUT ENABLES |     |     |                 | PUTS            |
| S2 | S1          | S0 | СР     | OE1                 | OE2 | OE3 | Ŧ               | Y               |
| Н  | Н           | Н  | ↑      | L                   | L   | Н   | D7              | D7              |
| н  | н           | Н  | H or L | L                   | L   | н   | D7 <sub>n</sub> | D7 <sub>n</sub> |

H = High Voltage Level (Steady State); L = Low Voltage Level (Steady State);  $\uparrow$  = Transition from Low to High Level; X = Don't Care; Z = High-Impedance State (Off State); D0<sub>n</sub>...D7<sub>n</sub> = the level of steady-state inputs D0 through D7, respectively, before the most recent low-to-high transition of data control. NOTE:

1. This column shows the input address setup with  $\overline{\text{LE}}$  low.

### Block Diagram





### **Absolute Maximum Ratings**

| DC Supply Voltage, V <sub>CC</sub> 0.5V to 7V DC Input Diode Current, $I_{IK}$ |
|--------------------------------------------------------------------------------|
| For $V_{l} < -0.5V$ or $V_{l} > V_{CC} + 0.5V$ ±20mA                           |
| DC Output Diode Current, I <sub>OK</sub>                                       |
| For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$                                     |
| DC Drain Current, per Output, I <sub>O</sub>                                   |
| For -0.5V < V <sub>O</sub> < V <sub>CC</sub> + 0.5V±35mA                       |
| DC Output Source or Sink Current per Output Pin, IO                            |
| For $V_0 > -0.5V$ or $V_0 < V_{CC} + 0.5V$ ±25mA                               |
| DC V <sub>CC</sub> or Ground Current, I <sub>CC</sub> ±50mA                    |
| Operating Conditions                                                           |
| Operating conditions                                                           |

| Thermal | Information |
|---------|-------------|
| merman  | mormation   |

| Thermal Resistance (Typical, Note 2)     | θ <sub>JA</sub> ( <sup>o</sup> C/W)     |
|------------------------------------------|-----------------------------------------|
| E (PDIP) Package                         | 69                                      |
| M (SOIC) Package                         | 58                                      |
| Maximum Junction Temperature             | 150 <sup>0</sup> C                      |
| Maximum Storage Temperature Range        | 65 <sup>0</sup> C to 150 <sup>0</sup> C |
| Maximum Lead Temperature (Soldering 10s) |                                         |
| (SOIC - Lead Tips Only)                  |                                         |

# 

| 0V to V <sub>CC</sub> |
|-----------------------|
|                       |
| . 1000ns (Max)        |
| 500ns (Max)           |
| 400ns (Max)           |
|                       |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. NOTE:

2. The package thermal impedance is calculated in accordance with JESD 51-7.

### **DC Electrical Specifications**

|                                                                      |                              |                                       | ST<br>ITIONS                                  |                     |      | 25 <sup>0</sup> C |      | -40 <sup>0</sup> C T | O 85 <sup>0</sup> C | -55°C T | O 125 <sup>0</sup> C |       |
|----------------------------------------------------------------------|------------------------------|---------------------------------------|-----------------------------------------------|---------------------|------|-------------------|------|----------------------|---------------------|---------|----------------------|-------|
| PARAMETER                                                            | SYMBOL                       | V <sub>I</sub> (V)                    | I <sub>O</sub> (mA)                           | V <sub>CC</sub> (V) | MIN  | ТҮР               | MAX  | MIN                  | MAX                 | MIN     | MAX                  | UNITS |
| High Level Input<br>Voltage                                          | VIH                          | -                                     | -                                             | 4.5 to<br>5.5       | 2    | -                 | -    | 2                    | -                   | 2       | -                    | V     |
| Low Level Input<br>Voltage                                           | V <sub>IL</sub>              | -                                     | -                                             | 4.5 to<br>5.5       | -    | -                 | 0.8  | -                    | 0.8                 | -       | 0.8                  | V     |
| High Level Output<br>Voltage<br>CMOS Loads                           | V <sub>OH</sub>              | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02                                         | 4.5                 | 4.4  | -                 | -    | 4.4                  | -                   | 4.4     | -                    | V     |
| High Level Output<br>Voltage<br>TTL Loads                            |                              |                                       | -4                                            | 4.5                 | 3.98 | -                 | -    | 3.84                 | -                   | 3.7     | -                    | V     |
| Low Level Output<br>Voltage<br>CMOS Loads                            | V <sub>OL</sub>              | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02                                          | 4.5                 | -    | -                 | 0.1  | -                    | 0.1                 | -       | 0.1                  | V     |
| Low Level Output<br>Voltage<br>TTL Loads                             |                              |                                       | 4                                             | 4.5                 | -    | -                 | 0.26 | -                    | 0.33                | -       | 0.4                  | V     |
| Input Leakage<br>Current                                             | lı                           | V <sub>CC</sub> to<br>GND             | 0                                             | 5.5                 | -    | -                 | ±0.1 | -                    | ±1                  | -       | ±1                   | μA    |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND             | 0                                             | 5.5                 | -    | -                 | 8    | -                    | 80                  | -       | 160                  | μA    |
| Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 3) | V <sub>CC</sub><br>-2.1               | -                                             | 4.5 to<br>5.5       | -    | 100               | 360  | -                    | 450                 | -       | 490                  | μΑ    |
| 3-State Leakage<br>Current                                           | I <sub>OZ</sub>              | V <sub>IL</sub> or<br>V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 5.5                 | -    | -                 | ±0.5 | -                    | ±5                  | -       | ±10                  | μA    |

NOTE:

3. For dual-supply systems theoretical worst case (V<sub>I</sub> = 2.4V,  $V_{CC}$  = 5.5V) specification is 1.8mA.

### Input Loading Table

| UNIT LOADS |
|------------|
| 0.50       |
| 0.70       |
| 0.80       |
| 0.25       |
| 0.25       |
| 0.60       |
|            |

NOTE: Unit Load is  $\Delta I_{CC}$  limit specified in DC Electrical Specifications table, e.g.,  $360\mu A$  max at  $25^{\circ}C$ .

### Prerequisite For Switching Specifications

|                                                   |                                     | TEST       | v <sub>cc</sub> |     | 25 <sup>0</sup> C |     | -40 <sup>0</sup> C T | O 85°C | -55 <sup>0</sup> C T | O 125 <sup>0</sup> C |       |
|---------------------------------------------------|-------------------------------------|------------|-----------------|-----|-------------------|-----|----------------------|--------|----------------------|----------------------|-------|
| PARAMETER                                         | SYMBOL                              | CONDITIONS | (V)             | MIN | ТҮР               | MAX | MIN                  | MAX    | MIN                  | MAX                  | UNITS |
| CP Pulse Width                                    | t <sub>PLH</sub> , t <sub>PHL</sub> | -          | 4.5             | 16  | 20                | -   | 25                   | -      | 30                   | -                    | ns    |
| LE Pulse Width                                    | t <sub>PLH</sub> , t <sub>PHL</sub> | -          | 4.5             | 16  | 20                | -   | 25                   | -      | 30                   | -                    | ns    |
| Setup Times $Dn \to \overline{E}$                 | ts∪                                 | -          | 4.5             | 5   | 7                 | -   | 9                    | -      | 11                   | -                    | ns    |
| Setup Times Sn $\rightarrow \overline{\text{LE}}$ | ts∪                                 | -          | 4.5             | 5   | 7                 | -   | 9                    | -      | 11                   | -                    | ns    |
| Hold Times $\text{Dn}\to\overline{\text{E}}$      | t <sub>H</sub>                      | -          | 4.5             | 9   | 9                 | -   | 11                   | -      | 14                   | -                    | ns    |
| Hold Times Sn $\rightarrow \overline{\text{LE}}$  | t <sub>H</sub>                      | -          | 4.5             | 12  | 12                | -   | 15                   | -      | 18                   | -                    | ns    |

|                                               |                                     | TEST                  |                     | 25 <sup>0</sup> C |     | -40 <sup>°</sup> C TO 85 <sup>°</sup> C | -55 <sup>0</sup> C TO<br>125 <sup>0</sup> C |    |
|-----------------------------------------------|-------------------------------------|-----------------------|---------------------|-------------------|-----|-----------------------------------------|---------------------------------------------|----|
| PARAMETER                                     | SYMBOL                              | CONDITIONS            | V <sub>CC</sub> (V) | ТҮР               | МАХ | MAX                                     | MAX                                         |    |
| Propagation Delay,                            | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5                 | -                 | 51  | 64                                      | 77                                          | ns |
| $CP \rightarrow Y, \overline{Y}$              |                                     | C <sub>L</sub> = 15pF | 5                   | 22                | -   | -                                       | -                                           | ns |
| Propagation Delay,                            | tPLH, tPHL                          | C <sub>L</sub> = 50pF | 4.5                 | -                 | 59  | 74                                      | 89                                          | ns |
| $Sn \rightarrow Y, \overline{Y}$              |                                     | C <sub>L</sub> = 15pF | 5                   | 25                | -   | -                                       | -                                           | ns |
| Propagation Delay,                            | tPLH, tPHL                          | C <sub>L</sub> = 50pF | 4.5                 | -                 | 63  | 79                                      | 94                                          | ns |
| $\overline{LE} \to Y,  \overline{Y}$          |                                     | C <sub>L</sub> = 15pF | 5                   | 25                | -   | -                                       | -                                           | ns |
| Output Disabling Time                         | t <sub>PLZ</sub> , t <sub>PHZ</sub> | C <sub>L</sub> = 50pF | 4.5                 | -                 | 33  | 41                                      | 50                                          | ns |
|                                               | t <sub>PLZ</sub>                    | C <sub>L</sub> = 15pF | 5                   | 13                | -   | -                                       | -                                           | ns |
|                                               | t <sub>PHZ</sub>                    | C <sub>L</sub> = 15pF | 5                   | 15                | -   | -                                       | -                                           | ns |
| Output Enabling Time                          | t <sub>PLZ</sub> , t <sub>PHZ</sub> | C <sub>L</sub> = 50pF | 4.5                 | -                 | 34  | 43                                      | 51                                          | ns |
|                                               |                                     | C <sub>L</sub> = 15pF | 5                   | 14                | -   | -                                       | -                                           | ns |
| Output Transition Time                        | t <sub>TLH</sub> , t <sub>THL</sub> | $C_L = 50 pF$         | 4.5                 | -                 | 12  | 15                                      | 18                                          | ns |
| Input Capacitance                             | C <sub>IN</sub>                     | -                     | -                   | -                 | 10  | 10                                      | 10                                          | pF |
| 3-State Capacitance                           | C <sub>O</sub>                      | -                     | -                   | -                 | 20  | 20                                      | 20                                          | pF |
| Power Dissipation<br>Capacitance (Notes 4, 5) | C <sub>PD</sub>                     | -                     | 5                   | 52                | -   | -                                       | -                                           | pF |

Switching Specifications Input tr, tf = 6n

NOTES:

4.  $C_{PD}$  is used to determine the dynamic power consumption, per device.

5.  $P_D = V_{CC}^2 (C_{PD} + C_L)$  where  $f_i$  = Input Frequency,  $C_L$  = Output Load Capacitance,  $V_{CC}$  = Supply Voltage.

### Test Circuits and Waveforms



NOTE: Outputs should be switching from 10% V<sub>CC</sub> to 90% V<sub>CC</sub> in accordance with device truth table. For  $f_{MAX}$ , input duty cycle = 50%.

# FIGURE 2. CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH



# FIGURE 3. TRANSITION TIMES AND PROPAGATION-DELAY TIMES, COMBINATION LOGIC



NOTE: Open-drain waveforms  $t_{PLZ}$  and  $t_{PZL}$  are the same as those for 3-state shown on the left. The test circuit is Output  $R_L = 1k\Omega$  to  $V_{CC}$ ,  $C_L = 50pF$ .

FIGURE 6. 3-STATE PROPAGATION-DELAY TEST CIRCUIT



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| CD74HCT356E      | ACTIVE        | PDIP         | Ν                  | 20   | 20             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type   | -55 to 125   | CD74HCT356E             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated