# CE8320 Series

### **■** INTRODUCTION:

The CE8320 is a high efficiency boost switching regulator especially designed for single cell Li-ion /Li-Pol battery powered applications. It generates an output voltage of up to 5.5V from an input voltage as low as 1.6V. Ideal for applications where space is limited, it switches at 1MHz, allowing the use of tiny, low cost and low profile external components, minimizes solution footprint. Its internal 4A,  $70m\Omega$  NMOS switch provides high efficiency even at heavy load, while the constant frequency, current mode architecture results in low, predictable output noise that is easy to filter. Internal frequency compensation is designed to accommodate ceramic output capacitors, further reducing noise.

#### **■** FEATURES:

- 1MHz Switching Frequency
- Built-in 70mΩ N-CH Power MOSFET Switch
- PWM/PFM Auto Switching Maintains High Efficiency Overall Load Current Range
- Up to 90% Efficiency:
   Delivers 2A@5V from Single Li Cell
- Wide Input Voltage Range: 1.8V to 6.0V
- Wide Output Voltage Range: 3.0V to 6.0V
- Output Current: 2A@V<sub>IN</sub>=3.3V
- 600mV Feedback Voltage
- Low Shutdown Current: 0.1μA(Typ.)
- Over-Current Protection
- Over-Thermal Protection
- Uses Small, Low Profile External Components
- Ceramic Capacitor Compatible

### ■ APPLICATIONS:

- Back-up Battery
- Solar Battery Charger
- Portable Applications Using Single Li+ Cel
- Bus Powered USB Hosts
- USB Hosts Without Native 5-V Supplies
- 3G/4G Wireless Routers
- Networking card powered from PCI or PCI-express slots
- Portable Audio Players
- Personal Medical Products

# ■ ORDER INFORMATION<sup>(1)</sup>

| Operating free air | Output Voltage | Package    | Device No.    |  |
|--------------------|----------------|------------|---------------|--|
| temperature range  | Output Voltage | Fackage    | Device No.    |  |
| -40~+85℃           | Adjustable     | SOP8-PP    | CE8320CES     |  |
| -40~+85℃           | 5V             | 3076-77    | CE8320C50ES   |  |
| -40~+85℃           | Adjustable     | DENISVS 40 | CE8320CFC10   |  |
| -40~+85℃           | 5V             | DFN3X3-10  | CE8320C50FC10 |  |

(1) Contact Chipower to check availability of other fixed output voltage versions.

## **■ TYPICAL APPLICATION CIRCUIT**



**Figure 1 Standard Application Circuit** 

## **■ PIN CONFIGURATION:**



CHIPOWER

## SOP8-PP

|     | PIN              | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|-----|------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | NO. NAME         |                     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 1   | AGND             | 1                   | Analog Ground. The analog ground ties to all of the noise sensitive signals.  Provide a clean ground for the analog control circuitry and should not be in the path of large currents.  Return for output voltage set resistor divider.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 2   | FB/NC            | I                   | Feedback Input / Not Connect (for fixed Voltage). Feedback Input to the gm Error Amplifier. Connect resistor divider tap to this pin.  The output voltage can be adjusted from 3.3V to 5.5V by: Vout=0.6V• [1+(R2/R1)]  The feedback networks should be connected directly to a dedicated analog ground plane and this ground plane must connect to the AGND pin. If no analog ground plane is available, then the ground connection of the feedback network must tie directly to the AGND pin. Connecting the network to the PGND can inject noise into the system and effect performance.  The feedback network, resistors R1 and R2, should be kept close to the FB pin, and away from the inductor, SW, inductor and Schottky diode switching node on the PCB layout to minimize copper trace connections that can inject noise into |  |  |
| 3   | NC               |                     | the system.  Not Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 4   | sw               | I                   | Switch Pin. Connect inductor between SW and IN. A Schottky diode is connected between SW and V <sub>OUT</sub> . Trace connections made to the inductor and schottky diode should be minimized to reduce power dissipation and increase overall efficiency.  Keep these PCB trace lengths as short and wide as possible to reduce EMI and voltage overshoot.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 5   | PGND             | Р                   | <b>Power Ground</b> . Ground connection for high-current power converter node. High current return for the low-side driver and power N-MOSFET. Connect PGND with large copper areas directly to the input and output supply returns and negative terminals of the input and output capacitors.  Only connect to AGND through the Exposed Pad underneath the IC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 6   | V <sub>OUT</sub> | I                   | Chip Supply Voltage & Output Voltage Sense Input. The $V_{OUT}$ pin should be connected to the negative terminal of the schottky diode and bypassed with a low ESR ceramic bypass capacitor. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the $V_{OUT}$ pin, and the CE8320CES ground pins. The minimum recommended bypass capacitance is 100nF ceramic with a X5R or X7R dielectric and the optimum placement is closest to the $V_{OUT}$ pin and the AGND pin.                                                                                                                                                                                                                                                                                                                           |  |  |
| 7   | NC               |                     | Not Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 8   | CE               | I                   | Chip Enable.  CE = High: Normal free running operation  CE = Low: Shutdown, quiescent current < 1µA.  Typically, CE should be connected to IN through a 1M pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |

CHIPOWER

V0. 7 3(10)

| 9 | EP | Р | <b>Exposed Paddle (bottom)</b> . Provide a short direct PCB path between exposed pad and negative terminals of the input and output capacitor(s). This pin should be connected to a continuous PCB ground for high-current power converter as close as to the device by several vias directly under the CE8320CES for electrical contact and rated thermal performance. It dissipates the heat from the |
|---|----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9 | EP | Р | close as to the device by several vias directly under the CE8320CES for                                                                                                                                                                                                                                                                                                                                 |

(1) I = input; O = output; P = power

## **DFN3X3-10**

| 1   | PIN              | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NO. NAME         |                     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1   | NC               |                     | Not Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2   | FB/NC            | I                   | Feedback Input / Not Connect (for fixed Voltage).  Feedback Input to the gm Error Amplifier. Connect resistor divider tap to this pin.  The output voltage can be adjusted from 3.3V to 5.5V by:  V <sub>OUT</sub> =0.6V•[1+(R2/R1)]  The feedback network, resistors R1 and R2, should be kept close to the FB pin, and away from the inductor, SW inductor and Schottky diode switching node on the PCB layout to minimize copper trace connections that can inject noise into the system.                                        |
| 3   | NC               |                     | Not Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4/5 | sw               | 1                   | Switch Pin.  Connect inductor between SW and IN. A Schottky diode is connected between SW and V <sub>OUT</sub> . Trace connections made to the inductor and schottky diode should be minimized to reduce power dissipation and increase overall efficiency. Keep these PCB trace lengths as short and wide as possible to reduce EMI and voltage overshoot.                                                                                                                                                                         |
| 6   | NC               |                     | Not Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7   | V <sub>OUT</sub> | _                   | Chip Supply Voltage & Output Voltage Sense Input. The $V_{\text{OUT}}$ pin should be connected to the negative terminal of the schottky diode and bypassed with a low ESR ceramic bypass capacitor. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the $V_{\text{OUT}}$ pin, and the CE8320CFC10 ground pin. The minimum recommended bypass capacitance is 100nF ceramic with a X5R or X7R dielectric and the optimum placement is closest to the $V_{\text{OUT}}$ pin and the GND pin. |
| 8   | NC               |                     | Not Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 9   | CE               | I                   | Chip Enable.  CE = High: Normal free running operation  CE = Low: Shutdown, quiescent current < 1µA.  Typically, CE should be connected to IN through a 1M pull-up resistor.                                                                                                                                                                                                                                                                                                                                                        |
| 10  | NC               | _                   | Not Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 11  | GND              | Р                   | Signal and Power Ground.  Connect PGND with large copper areas directly to the input and output supply                                                                                                                                                                                                                                                                                                                                                                                                                              |

CHIPOWER TECHNOLOGY

|  | returns and negative terminals of the input and output capacitors  This pin should be connected to a continuous PCB ground for high-current power converter as close as to the device by several vias directly under the |
|--|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | CE8320CFC10 for electrical contact and rated thermal performance. It dissipates                                                                                                                                          |
|  | the heat from the IC.                                                                                                                                                                                                    |

(1) I = input; O = output; P = power

### ABSOLUTE MAXIMUM RATINGS

(Unless otherwise specified, T<sub>A</sub>=25°C)<sup>(1)</sup>

| PARAMETER                            |                     | SYMBOL                   | RATINGS | UNITS                   |
|--------------------------------------|---------------------|--------------------------|---------|-------------------------|
| Output Voltage range (2)             |                     | $V_{OUT}$                | -0.3~7  | V                       |
| SW Voltage                           | e <sup>(2)</sup>    |                          | -0.3~7  | V                       |
| CE, FB Volta                         | ge <sup>(2)</sup>   |                          | -0.3~7  | V                       |
| Peak SW Sink                         | Current             | I <sub>SWMAX</sub>       | 4       | Α                       |
| Dower Dissinction                    | SOP8-PP             | $P_d$                    | 1200    | mW                      |
| Power Dissipation                    | DFN3x3-10           | $P_d$                    | 2200    | mW                      |
| Operating Junction Temperature Range |                     | T <sub>j</sub>           | -40~150 | $^{\circ}\! \mathbb{C}$ |
| Storage Tempe                        | Storage Temperature |                          | -40~125 | ${\mathbb C}$           |
| Lead Temperature(Soldering, 10 sec)  |                     | T <sub>solder</sub>      | 260     | ${\mathbb C}$           |
| ESD rating <sup>(3)</sup>            |                     | Human Body Model - (HBM) | 4000    | V                       |
| ESD lating                           | 1                   | Machine Model- (MM)      | 200     | V                       |

- (1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.
- (2) All voltages are with respect to network ground terminal.
- (3) ESD testing is performed according to the respective JESD22 JEDEC standard.

The human body model is a 100 pF capacitor discharged through a  $1.5k\Omega$  resistor into each pin. The machine model is a 200pF capacitor discharged directly into each pin.

#### CAUTION

This integrated circuit can be damaged by ESD if you don't pay attention to ESD protection. Chipower recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications



## ■ RECOMMENDED OPERATING CONDITIONS

|                                                                      | MIN | NOM | MAX | UNITS                  |
|----------------------------------------------------------------------|-----|-----|-----|------------------------|
| Supply voltage at V <sub>IN</sub>                                    | 1.8 |     | 5.5 | V                      |
| Output voltage at V <sub>OUT</sub>                                   | 3.3 |     | 5.5 | V                      |
| Operating free air temperature range <sup>(1)</sup> , T <sub>A</sub> | -40 |     | 85  | $^{\circ}\!\mathbb{C}$ |
| Operating junction temperature range, T <sub>j</sub>                 | -40 |     | 125 | $^{\circ}\mathbb{C}$   |

<sup>(1)</sup> The CE8320 is guaranteed to meet performance specifications from 0°C to 70°C. Specifications over the –40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls.

## **■ ELECTRICAL CHARACTERISTICS**

Typical values are at  $T_A$ =25°C, unless otherwise specified, specifications apply for condition  $V_{IN}$ = $V_{CE}$ =3.6V,  $V_{OUT}$ =5.0V.

| PARAMETER                                         | SYMBOL               | CONDITIONS                                 | MIN   | TYP <sup>(1)</sup> | MAX      | UNITS                |
|---------------------------------------------------|----------------------|--------------------------------------------|-------|--------------------|----------|----------------------|
| SUPPLY                                            |                      | 1                                          |       | 1                  |          | 1                    |
| Operating quiescent current into V <sub>OUT</sub> | IQ                   | Measured On $V_{OUT}$ , $V_{FB}$ =0.75 $V$ |       | 130                | 300      | μA                   |
| Shutdown Current into IN                          | I <sub>SHDNVIN</sub> | V <sub>CE</sub> =0V                        |       | 0.1                | 1        | μA                   |
| LOGIC SIGNAL CE                                   |                      |                                            |       |                    |          |                      |
| CE High-level Voltage                             | $V_{CEH}$            | V <sub>CE</sub> Falling, Device ON         | 1.5   |                    | $V_{IN}$ | V                    |
| CE Low-level Voltage                              | $V_{CEL}$            | V <sub>CE</sub> Rising, Device Off         |       |                    | 0.4      | V                    |
| CE Leakage Current                                | I <sub>CE</sub>      | V <sub>CE</sub> =5.0V                      |       | ±0.1               | ±1       | μA                   |
| OSCILLATOR                                        |                      |                                            |       |                    |          |                      |
| Oscillator Frequency                              | f <sub>osc</sub>     |                                            |       | 1.0                |          | MHz                  |
| Max Duty Cycle                                    | $D_MAX$              | V <sub>FB</sub> =0V                        | 80    | 87                 |          | %                    |
| POWER SWITCH                                      |                      |                                            |       |                    |          |                      |
| N-CH MOSFET On Resistance <sup>(2)</sup>          | $R_{DS(ON)}$         |                                            |       | 70                 |          | mΩ                   |
| N-CH MOSFET Switch Leakage                        | I <sub>SWLEAK</sub>  | V <sub>CE</sub> =0V,V <sub>SW</sub> =5.0V  |       | ±0.01              | ±1       | μA                   |
| NMOS Cycle by Cycle Current Limit <sup>(3)</sup>  | I <sub>CL</sub>      | V <sub>OUT</sub> =5.0V                     |       | 4.0                |          | Α                    |
| Current Limit Delay to Output <sup>(4)</sup>      |                      |                                            |       | 40                 |          | nS                   |
| OUTPUT                                            |                      |                                            |       |                    |          |                      |
| Output Voltage Range <sup>(5)</sup>               | V <sub>OUT</sub>     |                                            | 3.3   |                    | 5.5      | V                    |
| Feedback regulation voltage                       | $V_{FB}$             |                                            | 0.588 | 0.600              | 0.612    | V                    |
| Feedback Input bias Current <sup>(6)</sup>        | I <sub>FB</sub>      | V <sub>FB</sub> =0.75V                     |       |                    | 0.1      | μA                   |
| OVER TEMPERATURE PROTECTION                       |                      |                                            |       |                    |          |                      |
| Thermal Shutdown                                  | $T_{TSD}$            |                                            |       | 140                |          | $^{\circ}\mathbb{C}$ |
| Thermal Shutdown Hysteresis                       | $T_{TSDHYS}$         |                                            |       | 20                 |          | $^{\circ}$ C         |

- (1) Typical numbers are at 25  $^{\circ}\text{C}$  and represent the most likely norm.
- (2) Does not include the bond wires. Measured directly at the die.
- (3) Duty cycle affects current limit due to ramp generator.

CHIPOWER

- (4) Specification is guaranteed by design and not 100% tested in production.
- (5) The fixed voltage version effective output voltage.
- (6) Bias current flows into FB pin. Specification is guaranteed by design and not 100% tested in production.

## TYPICAL PERFORMANCE CHARACTERISTICS

(T<sub>A</sub>=25℃, unless otherwise specified, Test Figure1 above)

## **Efficiency VS Output Current**





# **■ PACKAGING INFORMATION**

# • SOP8-PP Package Outline Dimensions



| Symbol | Dimensions | In Millimeters | Dimensions In Inches |       |
|--------|------------|----------------|----------------------|-------|
|        | Min        | Max            | Min                  | Max   |
| Α      | 1.350      | 1.750          | 0.053                | 0.069 |
| A1     | 0.100      | 0.250          | 0.004                | 0.010 |
| A2     | 1.350      | 1.550          | 0.053                | 0.061 |
| b      | 0.330      | 0.510          | 0.013                | 0.020 |
| С      | 0.170      | 0. 250         | 0.006                | 0.010 |
| D      | 4.700      | 5.100          | 0.185                | 0.200 |
| D1     | 3.100      | 3.500          | 0.122                | 0.137 |
| E      | 3.800      | 4.000          | 0.150                | 0.157 |
| E1     | 5.800      | 6.200          | 0.228                | 0.244 |
| E2     | 2.200      | 2.600          | 0.086                | 0.102 |
| е      | 1.270(BSC) |                | 0.050(               | BSC)  |
| L      | 0.400      | 1.270          | 0.016                | 0.050 |
| θ      | 0°         | 8°             | 0°                   | 8°    |

CHIPOWER TECHNOLOGY

# • DFN3x3-10 Package Outline Dimensions





**Top View** 

Bottom View



Side View

| Symbol | Dimensions  | In Millimeters | s Dimensions In Inches |             |
|--------|-------------|----------------|------------------------|-------------|
|        | Min         | Max            | Min                    | Max         |
| Α      | 0.700/0.800 | 0.800/0.900    | 0.028/0.031            | 0.031/0.035 |
| A1     | 0.000       | 0.050          | 0.000                  | 0.002       |
| A3     | 0.20        | 3REF           | 0.008                  | REF         |
| D      | 2.900       | 3.100          | 0.114                  | 0.122       |
| E      | 2.900       | 3.100          | 0.114                  | 0.122       |
| D1     | 2.300       | 2.500          | 0.091                  | 0.098       |
| E1     | 1.600       | 1.800          | 0.063                  | 0.071       |
| k      | 0.20        | 0.200MIN       |                        | MIN         |
| b      | 0.180       | 0.300          | 0.007                  | 0.012       |
| е      | 0.500TYP    |                | 0.020                  | TYP         |
| L      | 0.300       | 0.500          | 0.012                  | 0.020       |



### © Nanjing Chipower Electronics Inc.

Chipower cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Chipower product. No circuit patent license, copyrights or other intellectual property rights are implied. Chipower reserves the right to make changes to their products or specifications without notice. Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete.