

# CH7215 DisplayPort to SDTV/HDTV Converter on USB Type C

#### **FEATURES**

- Compliant with DisplayPort Alternate Mode on USB Type C standard
- Compliant with DisplayPort Specification version 1.3 and Embedded DisplayPort (eDP) Specification version 1.4
- Support two link lane at 1.62Gbps,2.7Gbps (HBR) or 5.4Gbps (HBR2) link rate
- Automotive DP input signal detection
- DP\_BR signaling modes supported
- Support multiple output formats:
  - SDTV format (CVBS or S-Video output, NTSC and PAL)
  - HDTV format (YPbPr output) for 480p, 576p, 720p, 1080i, 1080P and 1600x1200@60Hz
- DAC connection detection supported
- USB Power Delivery control module supported with HPD to PD converter integrated
- Support CDP and DCP mode of Battery Charging Specification Revision 1.2
- DisplayPort receiver auto equalization supported for the compensation of input signal attenuation
- IIC-over-AUX transaction supported
- Embedded MCU to handle the control logic
- USB billboard module integrated
- USB 2.0 PHY supported with internal switch for data/file transport
- Support device boot up by loading firmware from On Chip Flash automatically, integrated EDID Buffer
- DP AUX channel and IIC slave interface are available for firmware update and debug
- Support Auto Power Saving mode and low stand-by current
- Anti-back drive support
- Low power architecture
- RoHS compliant and Halogen free package
- Offered in 48-Pin QFN package (6 x 6 mm)

#### **GENERAL DESCRIPTION**

Chrontel's CH7215 is a low-cost, low-power semiconductor device that translates the DisplayPort signal to SDTV/HDTV through the USB Type-C connector. This innovative device is specially designed to target the USB Type-C to analog SDTV/HDTV converter, adopter and docking device. Through the CH7215's advanced decoding / encoding algorithm, the input DisplayPort high-speed serialized multimedia data can be seamlessly converted to CVBS/S-Video/YPbPr output.

The CH7215 is compliant with the DisplayPort specification version 1.3 and the Embedded DisplayPort Specification version 1.4. In the device's receiver block, which supports two DisplayPort Main Link Lanes input with data rate running at 1.62Gb/s, 2.7Gb/s or 5.4Gb/s, can accept RGB digital formats in either 18-bit 6:6:6 or 24-bit 8:8:8, and converted the input signal to analog SDTV/HDTV output. Leveraging the DisplayPort's unique source/sink "Link Training" routine, the CH7215 is capable of instantly bring up the video display to the CVBS/S-Video/YPbPr monitor when the initialization process is completed between CH7215 and the graphic chip.

The DACs are based on current source architecture. With sophisticated MCU and the on-chip Flash, CH7215 support auto-boot and EDID buffer. After the configuration by firmware, which is auto loaded from the Flash embedded, CH7215 supports DisplayPort input detection, DAC connection detection and determine to enter into power saving mode automatically.

### APPLICATION

- USB Type C to SDTV/HDTV cable/Adapter/Docking Station
- On-board DP to CVBS/S-Video/YPbPr application



## **1.0 PIN-OUT**

#### 1.1 Package Diagram



#### **1.2** Pin Description

Table 1: 48 QFN Pin Name Descriptions

| Pin # | Туре    | Symbol               | Description                                                                                    |  |  |
|-------|---------|----------------------|------------------------------------------------------------------------------------------------|--|--|
| 2     | In      | XI                   | Crystal Input / External Reference Input                                                       |  |  |
|       |         |                      | A parallel resonance crystal should be attached between this pin and                           |  |  |
|       |         |                      | XO. An external 3.3V CMOS compatible clock also can drive the XI                               |  |  |
| 2     | Oret    | VO                   | Input                                                                                          |  |  |
| 3     | Out     | XU                   | A parallal resonance crystal should be attached between this nin and                           |  |  |
|       |         |                      | XI / FIN However if an external CMOS clock is attached to XI/FIN                               |  |  |
|       |         |                      | XO should be left open                                                                         |  |  |
| 4.5   | In/Out  | USB0 DN/             | D+/- Input of USB Type C Interface                                                             |  |  |
| 7-    |         | USB0_DP              |                                                                                                |  |  |
| 6     | In/Out  | USB1_DN              | USB 2.0 Output Pins                                                                            |  |  |
|       | In/Out  | GPIO8                | General Purpose Input/Output                                                                   |  |  |
| 7     | In/Out  | USB1_DP              | USB 2.0 Output Pins                                                                            |  |  |
|       | In/Out  | GPIO7                | General Purpose Input/Output                                                                   |  |  |
| 9     | In      | VBUS_DET             | USB VBUS Voltage Detection                                                                     |  |  |
| 12    | In      | RB                   | Paset* Input (Internal null un)                                                                |  |  |
| 12    | 111     | KD                   | When this pin is low the device is held in the power on reset                                  |  |  |
|       |         |                      | condition. When this pin is high, reset is controlled through the serial                       |  |  |
|       |         |                      | port register.                                                                                 |  |  |
| 13    | Out     | BDAC                 | HDTV Pb Component DAC output                                                                   |  |  |
| 15    | Out     | GDAC                 | HDTV Y Component DAC output                                                                    |  |  |
| 16    | Out     | RDAC                 | HDTV Pr Component/CVBS DAC ontput                                                              |  |  |
| 18,19 |         | RESERVED             | <b>RESERVED Pins</b><br>These pins require pull-up 10 k_ resistor to the desired voltage level |  |  |
| 20,21 |         | RESERVED             | RESERVED Pins                                                                                  |  |  |
| 22    | In/Out  | CC1P                 | Deventreem Type CPert Configuration Channel 2                                                  |  |  |
| 22    | III/Out | ceib                 | Downstream Type-C Port Conregination Channel 2                                                 |  |  |
|       | In/Out  | ©P106                | General Purpose Input/Output                                                                   |  |  |
| 23    | In/Out  | CCOB                 | Downstream Type-C Port Configuration Channel 1                                                 |  |  |
|       | In/Out  | GPIO5                | General Purpose Input/Output                                                                   |  |  |
| 24    | In      | Rď                   | Upstream Type-C Port CC1A Rd Connection                                                        |  |  |
| 25    | In/Out  | CC0A                 | Upstream Type <sup>2</sup> C Port Configuration Channel 1                                      |  |  |
|       | In      | VCONN                | VCONN Power Supply (2.7V~5V)                                                                   |  |  |
|       | In/Out  | VCONN_DET            | Scaled Input for VCONN Voltage Level Detection                                                 |  |  |
| 31    | In/Out  | SPD0                 | Slave Serial Port Data Input / Output                                                          |  |  |
|       |         | $\backslash \rangle$ | This pin functions as the data pin of the serial port. External pull-up                        |  |  |
| 20    | т       |                      | 6.8 kΩ Resistor is required.                                                                   |  |  |
| 32    | In      | SPC0 V               | Serial Port Clock Input                                                                        |  |  |
|       |         |                      | Fins pin functions as the clock pin of the serial port. External pull-up                       |  |  |
| 22    | Out     | I2S WS               | WS of L2S audio output                                                                         |  |  |
| 33    | Out     | 120_110              | ws of 125 auto output                                                                          |  |  |
|       | In/Out  | GPIO3                | General Purpose Input/Output                                                                   |  |  |
| 34    | Out     | SPDIF_D              | SPDIF audio output                                                                             |  |  |

|                   | Out    | I2S_SD    | SD of I2S audio output                                                                                                                                                              |  |
|-------------------|--------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                   | In/Out | GPIO2     | General Purpose Input/Output                                                                                                                                                        |  |
| 35                | Out    | I2S_SCLK  | SCLK of I2S audio output                                                                                                                                                            |  |
|                   | In/Out | GPIO1     | General Purpose Input/Output                                                                                                                                                        |  |
| 36                | Out    | I2S_MCLK  | MCLK of I2S audio output                                                                                                                                                            |  |
|                   | In/Out | GPIO0     | General Purpose Input/Output                                                                                                                                                        |  |
| 37                | In/Out | GPIO4     | General Purpose Input/Output                                                                                                                                                        |  |
| 38                | Out    | HPD_DP    | Hot-Plug signal for Display Port                                                                                                                                                    |  |
| 39,40             | In/Out | AUXN/AUXP | <b>AUX Channel Differential Input/Output</b><br>These two pins are DisplayPort AUX Channel control, which supports<br>a half-duplex, bi-directional AC-coupled differential signal. |  |
| 41                | In     | RBIAS     | Analog Reference Control Resistor<br>A 1K-ohm with 1% tolerance resistor should be connected between<br>this pin and ground using short and wide traces.                            |  |
| 43,44             | In     | D0P/ D0N  | <b>DP Main Link Differential Lane 0 Input</b><br>These pins accept four AC-coupled differential pair signals from the DisplayPort transmitter.                                      |  |
| 46/47             | In     | D1P/D1N   | <b>DP Main Link Differential Lane 1 Input</b><br>These pins accept four AC-coupled differential pair signals from the<br>DisplayPort transmitter.                                   |  |
| 1,14,17,3<br>0,42 | Power  | AVCC      | Analog Power Supply(3.3V)                                                                                                                                                           |  |
| 8                 | Power  | AVCC5V    | Analog Power Supply (5V)                                                                                                                                                            |  |
| 10,28             | Power  | DVDD      | Digital Core/IO/Power Supply (1.2V)                                                                                                                                                 |  |
| 11,29             | Power  | DGND      | Digital Ground                                                                                                                                                                      |  |
| 17                | Power  | AVDDPLL   | PLL Power Supply (1.2V)                                                                                                                                                             |  |
| 45                | Power  | AVDD      | Analog Power Supply (1.2V)                                                                                                                                                          |  |
| 48                | Power  | VDDPLL    | PLL Power Supply (1.2V)                                                                                                                                                             |  |

## 2.0 PACKAGE DIMENSION



## Disclaimer

This document provides technical information for the user. Chrontel reserves the right to make changes at any time without notice to improve and supply the best possible product and is not responsible and does not assume any liability for misapplication or use outside the limits specified in this document. CHRONTEL warrants each part to be free from defects in material and workmanship for a period of one (1) year from date of shipment. Chrontel assumes no liability for errors contained within this document. The customer should make sure that they have the most recent data sheet version. Customers should take appropriate action to ensure their use of the products does not infringe upon any patents. Chrontel, Inc. respects valid patent rights of third parties and does not infringe upon or assist others to infringe upon such rights.

Chrontel PRODUCTS ARE NOT AUTHORIZED FOR AND SHOULD NOT BE USED WITHIN LIFE SUPPORT SYSTEMS OR NUCLEAR FACILITY APPLICATIONS WITHOUT THE SPECIFIC WRITTEN CONSENT OF Chrontel. Life support systems are those intended to support or sustain life and whose failure to perform when used as directed can reasonably expect to result in personal injury or death.

|             | (                 | ORDERING INFORMATION        | $\langle \bigcirc \rangle \rangle$                  |
|-------------|-------------------|-----------------------------|-----------------------------------------------------|
| Part Number | Package Type      | Operating Temperature Range | Minimum Order Quantity                              |
| CH7215A-BF  | 48 QFN, Lead-free | Commercial: 0 to 70°C       | 490/Tray                                            |
|             | $\sim$            |                             | $\left( \begin{array}{c} \\ \\ \end{array} \right)$ |

# Chrontel

#### **Chrontel International Limited**

129 Front Street, 5th floor,

Hamilton, Bermuda HM12

www.chrontel.com E-mail: sales@chrontel.com

©2017 Chrontel - All Rights Reserved.