

#### **HDMI Transmitter Port Protection and Interface Device**

#### **Features**

- HDMI 1.3 compliant
- Supports thin dielectric and 2-layer boards
- Minimizes TMDS skew with 0.05pF matching
- Long HDMI cable support with integrated I<sup>2</sup>C accelerator
- Active termination and slew rate limiting for CEC
- Supports direct connection to CEC microcontroller
- Integrated I<sup>2</sup>C level shifting to CMOS level including low logic level voltages
- Integrated 8kV ESD protection and backdrive protection on all external I/O lines
- Integrated overcurrent output protection per HDMI 1.3
- Multiport I<sup>2</sup>C support eliminates need for analog mux on DDC lines
- Simplified layout with matched 0.5mm trace spacing

## **Product Description**

The CM2030 HDMI Transmitter Port Protection and Interface Device is specifically designed for next generation HDMI Host interface protection.

An integrated package provides all ESD, slew rate limiting on CEC line, level shifting/isolation, overcurrent output protection and backdrive protection for an HDMI port in a single 38-Pin TSSOP package.

The CM2030 part is specifically designed to provide the designer with the most reliable path to HDMI 1.3 CTS compliance.

The CM2030 also incorporates a silicon overcurrent protection device for +5V supply voltage output to the connector.

## **Applications**

- PC and consumer electronics
- Set top box, DVD RW, PC, graphics cards

#### **Electrical Schematic**







| PACKAG                                                                                                                                                                                          | E / PINOU                                                             | T DIAGRAM                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------|
|                                                                                                                                                                                                 | TOP VIE                                                               | W                                 |
| LV_SUPPLY  GND  TMDS_D2+  TMDS_GND  TMDS_D2-  TMDS_D1+  TMDS_GND  TMDS_D1-  TMDS_D1-  TMDS_D0+  TMDS_D0+  TMDS_CND  TMDS_CND  TMDS_CND  TMDS_CK+  TMDS_CRND  TMDS_CK-  CE_REMOTE_IN  DDC_CLK_IN | 1 1 2 3 3 4 4 1 5 6 6 1 7 8 8 1 9 1 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 38                                |
|                                                                                                                                                                                                 | Ⅱ 18<br>Ⅱ 19                                                          | 21 DDC_DAT_OUT 20 HOTPLUG_DET_OUT |
| Note: This drawing is not to scale. 38-                                                                                                                                                         | PIN TSSOP PA                                                          | ACKAGE                            |

| PIN DESCRIPTIONS |                 |                    |                                                                                                         |  |  |
|------------------|-----------------|--------------------|---------------------------------------------------------------------------------------------------------|--|--|
| PINS             | NAME            | ESD Level          | DESCRIPTION                                                                                             |  |  |
| 4, 35            | TMDS_D2+        | 8kV <sup>3</sup>   | TMDS 0.9pF ESD protection. <sup>1</sup>                                                                 |  |  |
| 6, 33            | TMDS_D2-        | 8kV <sup>3</sup>   | TMDS 0.9pF ESD protection. <sup>1</sup>                                                                 |  |  |
| 7, 32            | TMDS_D1+        | 8kV <sup>3</sup>   | TMDS 0.9pF ESD protection. <sup>1</sup>                                                                 |  |  |
| 9, 30            | TMDS_D1-        | 8kV <sup>3</sup>   | TMDS 0.9pF ESD protection. <sup>1</sup>                                                                 |  |  |
| 10, 29           | TMDS_D0+        | 8kV <sup>3</sup>   | TMDS 0.9pF ESD protection. <sup>1</sup>                                                                 |  |  |
| 12, 27           | TMDS_D0-        | 8kV <sup>3</sup>   | TMDS 0.9pF ESD protection. <sup>1</sup>                                                                 |  |  |
| 13, 26           | TMDS_CK+        | 8kV <sup>3</sup>   | TMDS 0.9pF ESD protection. <sup>1</sup>                                                                 |  |  |
| 15, 24           | TMDS_CK-        | 8kV <sup>3</sup>   | TMDS 0.9pF ESD protection. <sup>1</sup>                                                                 |  |  |
| 16               | CE_REMOTE_IN    | 2kV <sup>4</sup>   | CE_SUPPLY referenced logic level in.                                                                    |  |  |
| 23               | CE_REMOTE_OUT   | 8kV <sup>3</sup>   | 5V_SUPPLY referenced logic level out plus 10pF ESD.6                                                    |  |  |
| 17               | DDC_CLK_IN      | 2kV <sup>4</sup>   | LV_SUPPLY referenced logic level in.                                                                    |  |  |
| 22               | DDC_CLK_OUT     | 8kV <sup>3</sup>   | 5V_SUPPLY referenced logic level out plus 10pF ESD.6                                                    |  |  |
| 18               | DDC_DAT_IN      | 2kV <sup>4</sup>   | LV_SUPPLY referenced logic level in.                                                                    |  |  |
| 21               | DDC_DAT_OUT     | 8kV <sup>3</sup>   | 5V_SUPPLY referenced logic level out plus 10pF ESD.6                                                    |  |  |
| 19               | HOTPLUG_DET_IN  | 2kV <sup>4</sup>   | LV_SUPPLY referenced logic level in.                                                                    |  |  |
| 20               | HOTPLUG_DET_OUT | 8kV <sup>3</sup>   | 5V_SUPPLY referenced logic level out plus 10pF ESD. A 0.1μF                                             |  |  |
|                  |                 |                    | bypass ceramic capacitor is recommended on this pin. <sup>2</sup>                                       |  |  |
| 2                | LV_SUPPLY       | 2kV <sup>4</sup>   | Bias for CE / DDC / HOTPLUG level shifters.                                                             |  |  |
| 37               | CE_SUPPLY       | 2kV <sup>4,2</sup> | CEC bias voltage. Previously CM2020 ESD_BYP pin.                                                        |  |  |
| 1                | 5V_SUPPLY       | 2kV <sup>4</sup>   | Current source for 5V_OUT, VREF for DDC I <sup>2</sup> C voltage references, and bias for 8kV ESD pins. |  |  |



| PIN DESCRIPTIONS (CONTINUED)                                                                                                          |                |     |                |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|----------------|--|--|--|--|--|
| 38 5V_OUT 8kV <sup>3</sup> 55mA minimum overcurrent protected 5V output. This output must be bypassed with a 0.1μF ceramic capacitor. |                |     |                |  |  |  |  |  |
| 3, 5, 8, 11,<br>14, 25,<br>28, 31, 34,<br>36                                                                                          | GND / TMDS_GND | N/A | GND reference. |  |  |  |  |  |

- Note 1: These 2 pins need to be connected together in-line on the PCB. See recommended layout diagram.
- Note 2: This output can be connected to an external 0.1 µF ceramic capacitor/pads to maintain backward compatibility with the CM2020.
- Note 3: Standard IEC 61000-4-2, C<sub>DISCHARGE</sub>=150pF, R<sub>DISCHARGE</sub>=330Ω, 5V\_SUPPLY and LV\_SUPPLY within recommended operating conditions, GND=0V, 5V\_OUT (pin 38), and HOTPLUG\_DET\_OUT (pin 20) each bypassed with a 0.1μF ceramic capacitor connected to GND.
- Note 4: Human Body Model per MIL-STD-883, Method 3015,  $C_{DISCHARGE}=100pF$ ,  $R_{DISCHARGE}=1.5k\Omega$ ,  $5V_{DISCHARGE}=1.5k\Omega$ LV\_SUPPLY within recommended operating conditions, GND=0V, 5V\_OUT (pin 38), and HOTPLUG\_DET\_OUT (pin 20) each bypassed with a 0.1µF ceramic capacitor connected to GND.
- Note 5: These pins should be routed directly to the associated GND pins on the HDMI connector with single point ground vias at the connector.
- Note 6: The slew-rate control and active acceleration circuitry dynamically offsets the system capacitive load on these pins.



#### **Backdrive Protection and Isolation**

Backdrive current is defined as the undesirable current flow through an I/O pin when that I/O pin's voltage exceeds the related local supply voltage for that circuitry. This is a potentially common occurrence in mulentertainment with systems multiple components and several power plane domains in each system.

For example, if a DVD player is switched off and an HDMI connected TV is powered on, there is a possibility of reverse current flow back into the main power supply rail of the DVD player from pull-ups in the TV. As little as a few milliamps of backdrive current flowing back into the power rail can charge the DVD player's bulk bypass capacitance on the power rail to some intermediate level. If this level rises above the poweron-reset (POR) voltage level of some of the integrated circuits in the DVD player, then these devices may not reset properly when the DVD player is turned back on.

If any SOC devices are incorporated in the design which have built-in level shifter and/or ESD protection structures, there can be a risk of permanent damage due to backdrive. In this case, backdrive current can forward bias the on-chip ESD protection structure. If the current flow is high enough, even as little as a few milliamps, it could destroy one of the SOC chip's internal DRC diodes, as they are not designed for passing DC.

To avoid either of these situations, the CM2030 was designed to block backdrive current, guaranteeing less than 5µA into any I/O pin when the I/O pin voltage exceeds its related operating CM2030 supply voltage.





Figure 1. Backdrive Protection Diagram.

## **Display Data Channel (DDC) lines**

The DDC interface is based on the I<sup>2</sup>C serial bus protocol for EDID configuration.

#### **DYNAMIC PULLUPS**

4

Based on the HDMI specification, the maximum capacitance of the DDC line can approach 800pF (50pF from source, 50pF from sink, and 700pF from cable). At the upper range of capacitance values (i.e. long cables), it becomes impossible for the DDC lines to meet the I<sup>2</sup>C timing specifications with the minimum pull-up resistor of  $1.5k\Omega$ .

For this reason, the CM2030 was designed with an internal I<sup>2</sup>C accelerator to meet the AC timing specification even with very long and non-compliant cables.

The internal accelerator increases the positive slew rate of the DDC CLK OUT and DDC DAT OUT lines whenever the sensed voltage level exceeds 0.3\*5V\_SUPPLY (approximately 1.5V). This provides faster overall risetime in heavily loaded situations without overloading the multi-drop open drain I<sup>2</sup>C outputs elsewhere.

Fax: 408.263.7846



#### **DYNAMIC PULLUPS (CONT'D)**



Figure 2. Dynamic DDC Pullups (Discrete - Top., CM2030 - Bottom; 3.3V ASIC - Left, 5V Cable - Right.)

Figure 2 demonstrates the "worst case" operation of the dynamic CM2030 DDC level shifting circuitry (bottom) against a discrete NFET common-gate level shifter circuit with a typical  $1.5k\Omega$  pullup at the source (top.) Both are shown driving an off-spec, but unfortunately readily available 31m HDMI cable which exceeds the 700pF HDMI specification. Some widely available HDMI cables have been measured at over 4nF.

When the standard I/OD cell releases the NFET discrete shifter, the risetime is limited by the pullup and the parasitics of the cable, source and sink. For long cables, this can extend the risetime and reduce the margin for reading a valid "high" level on the data line. In this case, an HDMI source may not be able to read uncorrupted data and will not be able to initiate a link.

With the CM2030's dynamic pullups, when the ASIC driver releases its DDC line and the "OUT" line reaches at least 0.3\*VDD (of 5V SUPPLY), then the "OUT" active pullups are enabled and the CM2030 takes over driving the cable until the "OUT" voltage approaches the 5V\_SUPPLY rail.

The internal pass element and the dynamic pullups also work together to damp reflections on the longer cables and keep them from glitching the local ASIC.

#### I<sup>2</sup>C LOW LEVEL SHIFTING

In addition to the Dynamic Pullups described in the previous section, the CM2030 also incorporates improved I2C low-level shifting on the DDC\_CLK\_IN and DDC DAT IN lines for enhanced compatibility.

Typical discrete NFET level shifters can advertise specifications for low RDS[on], but usually state relatively high V<sub>[GS]</sub> test parameters, requiring a 'switch' signal (gate voltage) as high as 10V or more. At a sink current of 4mA for the ASIC on DDC\_XX\_IN, the CM2030 guarantees no more than 140mV increase to DDC XX OUT, even with a switching control of 2.5V on LV SUPPLY.

When I<sup>2</sup>C devices are driving the external cable, an internal pulldown on DDC\_XX\_IN guarantees that the VOL seen by the ASIC on DDC XX IN is equal to or lower than DDC\_XX\_OUT.

#### **Multiport DDC Multiplexing**

By switching LV SUPPLY, the DDC/HPD blocks can be independently disabled by engaging their inherent "backdrive" protection. This allows N:1 multiplexing of the low-speed HDMI signals without any additional FET switches.

## **Consumer Electronics Control (CEC)**

The Consumer Electronics Control (CEC) line is a high level command and control protocol, based on a single wire multidrop open drain communication bus running at approximately 1kHz (See Figure 3). While the HDMI link provides only a single point-to-point connection, up

© 2007 California Micro Devices Corp. All rights reserved.

5



to ten (10) CEC devices may reside on the bus, and they may be daisy chained out through other physical connectors including other HDMI ports or other dedicated CEC links. The high level protocol of CEC can be implemented in a simple microcontroller or other interface with any I/OD (input/open-drain) GPIO.



Figure 3. Typical  $\mu$ C I/OD Driver

To limit possible EMI and ringing in this potentially complex connection topology, the rise- and fall-time of this line are limited by the specification. However, meeting the slew-rate limiting requirements with additional discrete circuitry in this bi-directional block is not trivial without an additional RX/TX control line to limit the output slew-rate without affecting the input sensing (See Figure 4).



Figure 4. Three-Pin External Buffer Control

Simple CMOS buffers cannot be used in this application since the load can vary so much (total pullup of  $27k\Omega$  to less than  $2k\Omega$ , and up to 7.3nF total capacitance.) The CM2030 targets an output drive slew-rate of less than  $100mV/\mu s$  regardless of static load for the CEC line. Additionally, the same internal circuitry will perform active termination, thus reducing ringing and overshoot in entertainment systems connected to legacy or poorly designed CEC nodes.

The CM2030's bi-directional slew rate limiting is integrated into the CEC level-shifter functionality thus allowing the designer to directly interface a simple low voltage CMOS GPIO directly to the CEC bus and simultaneously guarantee meeting all CEC output logic

levels and HDMI slew-rate and isolation specifications (See Figure 5).



Figure 5. Integrated CM2030 Solution

The CM2030 also includes an internal backdrive protected static pullup  $120\mu A$  current source from the CE\_SUPPLY rail in addition to the dynamic slew rate control circuitry.

Figure 6 shows a typical shaped CM2030 CEC output (bottom) against a ringing uncontrolled discrete solution (top).



Figure 6. CM2030 CEC Output



## **Hotplug Detect Logic**

The CM2030 ensures that the local ASIC will properly detect an HDMI compliant Sink. The current sink maintains a local logic "low" when no system is connected.

A valid pullup on the HDMI connector pin will overdrive the internal pulldown and deliver a logic "high" to the local ASIC.



Figure 7. Hotplug Detect Circuit

Fax: 408.263.7846





## **Ordering Information**

| PART NUMBERING INFORMATION |                  |                                                |  |  |  |  |
|----------------------------|------------------|------------------------------------------------|--|--|--|--|
|                            | Lead-free Finish |                                                |  |  |  |  |
| Pins                       | Package          | Ordering Part Number <sup>1</sup> Part Marking |  |  |  |  |
| 38                         | TSSOP-38         | CM2030-A0TR CM2030-A0TR                        |  |  |  |  |

Note 1: Parts are shipped in Tape & Reel form unless otherwise specified.

## **Specifications**

| ABSOLUTE MAXIMUM RATINGS             |                            |       |  |  |  |  |
|--------------------------------------|----------------------------|-------|--|--|--|--|
| PARAMETER                            | RATING                     | UNITS |  |  |  |  |
| V <sub>CC5</sub> , V <sub>CCLV</sub> | 6.0                        | V     |  |  |  |  |
| DC Voltage at any Channel Input      | [GND - 0.5] to [VCC + 0.5] | V     |  |  |  |  |
| Storage Temperature Range            | −65 to +150                | °C    |  |  |  |  |

| STANDARD (RECOMMENDED) OPERATING CONDITIONS |                                    |     |     |     |    |  |  |  |
|---------------------------------------------|------------------------------------|-----|-----|-----|----|--|--|--|
| SYMBOL                                      | SYMBOL PARAMETER MIN TYP MAX UNITS |     |     |     |    |  |  |  |
| 5V_SUPPLY                                   | Operating Supply Voltage           |     | 5   | 5.5 | V  |  |  |  |
| LV_SUPPLY                                   | Bias Supply Voltage                | 1   | 3.3 | 5.5 | V  |  |  |  |
| CE_SUPPLY                                   | Bias Supply Voltage                | 3   | 3.3 | 3.6 | V  |  |  |  |
|                                             | Operating Temperature Range        | -40 |     | 85  | °C |  |  |  |

| ELECTRICAL OPERATING CHARACTERISTICS (SEE NOTE 1) |                                                 |                                                                              |     |     |     |       |  |
|---------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------|-----|-----|-----|-------|--|
| SYMBOL                                            | PARAMETER                                       | CONDITIONS                                                                   | MIN | TYP | MAX | UNITS |  |
| I <sub>CC5</sub>                                  | Operating Supply Current                        | 5V_SUPPLY = 5.0V, CEC_OUT = 3.3V, LV_SUPPLY= CE_SUPPLY= 3.3V, DDC=5V; Note 7 |     | 300 | 350 | μА    |  |
| I <sub>CC</sub> LV                                | Bias Supply Current                             | LV_SUPPLY=3.3V; Note 7                                                       |     | 60  | 150 | μΑ    |  |
| I <sub>CC</sub> CE                                | Bias Supply Current                             | CE_SUPPLY=3.3V,<br>CEC_OUT=0V; Note 7                                        |     | 60  | 150 | μА    |  |
| $V_{DROP}$                                        | 5V_OUT Overcurrent Output Drop                  | 5V_SUPPLY=5.0V,<br>I <sub>OUT</sub> =55mA                                    |     | 65  | 100 | mV    |  |
| I <sub>SC</sub>                                   | 5V_OUT Short Circuit Current Limit              | 5V_SUPPLY=5.0V,<br>5V_OUT=GND                                                | 90  | 135 | 175 | mA    |  |
| l <sub>OFF</sub>                                  | OFF state leakage current, level shifting NFET  | LV_SUPPLY=0V; Note 2                                                         |     | 0.1 | 5   | μА    |  |
| I <sub>BACKDRIVE</sub> CEC                        | Current through CE-REMOTE_OUT when powered down | CE-REMOTE_IN = CE_SUPPLY < CE_REMOTE_OUT                                     |     | 0.1 | 1.8 | μА    |  |
| I <sub>BACKDRIVE</sub> TMDS                       | Current through TMDS pins when powered down     | All Supplies = 0V; TMDS_[2:0]+/-,<br>TMDS_CK+/- = 4V                         |     | 0.1 | 5   | μА    |  |



| ELI                            | ECTRICAL OPERATIN                                                                                                  | G CHARACTERISTICS <sup>(SE</sup>                                                                    | E NOT      | E 1)         |              |     |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------|--------------|--------------|-----|
| I <sub>BACKDRIVE</sub> 5V_OUT  | Current through 5V_OUT when powered down                                                                           | All Supplies = 0V; 5V_OUT_PIN = 5V                                                                  |            | 0.1          | 5            | μА  |
| I <sub>BACKDRIVE</sub> DDC     | Current through DDC_DAT/CLK_OUT when powered down                                                                  | All Supplies = 0V;<br>DDC_DAT/CLK_OUT = 5V;<br>DDC_DAT/CLK_IN = 0V                                  |            | 0.1          | 5            | μА  |
| I <sub>BACKDRIVE</sub> HOTPLUG | Current through HOTPLUG_DET_OUT when powered down                                                                  | All Supplies = 0V;<br>HOTPLUG_DET_OUT = 5V;<br>HOTPLUG_IN = 0V                                      |            | 0.1          | 5            | μΑ  |
| CEC <sub>SL</sub>              | CEC Slew Limit                                                                                                     | Measured from 10-90% or 90-10%                                                                      |            | 0.26         | 0.65         | V/µ |
| CEC <sub>RT</sub>              | CEC Rise Time                                                                                                      | Measured from 10-90%<br>Assumes a signal swing from 0-<br>3.3V                                      | 26.4       |              | 250          | μS  |
| CEC <sub>FT</sub>              | CEC Fall Time                                                                                                      | Measured from 90-10%<br>Assumes a signal swing from 0-<br>3.3V                                      | 4          |              | 50           | μS  |
| V <sub>ACC</sub>               | Turn On Threshold of I <sup>2</sup> C/<br>DDC Accelerator                                                          | Voltage is 0.3 ±10% X 5V_Supply;<br>Note 2                                                          | 1.35       | 1.5          | 1.65         | V   |
| V <sub>ON(DDC_OUT)</sub>       | Voltage drop across DDC level shifter                                                                              | LV_SUPPLY=3.3V, 3mA Sink at DDC <sub>IN</sub> , DDC <sub>OUT</sub> < V <sub>ACC</sub>               |            | 150          | 225          | m۱  |
| V <sub>OL(DDC_IN)</sub>        | Logic Level (ASIC side) when I <sup>2</sup> C/DDC Logic Low Applied; (I <sup>2</sup> C pass-through compatibility) | DDC_OUT=0.4V,<br>LV_SUPPLY=3.3V, 1.5kΩ pullup<br>on DDC_OUT to 5.0V; Note 2                         |            | 0.3          | 0.4          | V   |
| t <sub>r(DDC)</sub>            | DDC_OUT Line Risetime, V <sub>ACC</sub> < V <sub>DDC_OUT</sub> < (5V_Supply-0.5V)                                  | DDC_IN floating,<br>LV_SUPPLY=3.3V, 1.5kΩ pullup<br>on DDC_OUT to 5.0V, Bus<br>Capacitance = 1500pF |            |              | 1            | μS  |
| V <sub>F</sub>                 | Diode Forward Voltage<br>Top Diode<br>Bottom Diode                                                                 | I <sub>F</sub> = 8mA, T <sub>A</sub> = 25°C; Note 2                                                 | 0.6<br>0.6 | 0.85<br>0.85 | 0.95<br>0.95 | V   |
| V <sub>ESD</sub>               | ESD Withstand Voltage (IEC)                                                                                        | Pins 4, 7, 10, 13, 20, 21, 22, 23, 24, 27, 30, 33, T <sub>A</sub> = 25°C;<br>Notes 2 and 3          | ±8         |              |              | kV  |
| V <sub>ESD</sub>               | ESD Withstand Voltage (HBM)                                                                                        | Pins 1, 2, 16, 17, 18, 19, 37, 38,<br>T <sub>A</sub> = 25°C; Note 2                                 | ±2         |              |              | k۷  |
| V <sub>CL</sub>                | Channel Clamp Voltage<br>Positive Transients<br>Negative Transients                                                | $T_A$ =25°C, $I_{PP}$ = 1A, $t_P$ = 8/20 $\mu$ S;<br>Notes 2 & 6                                    |            | 11.0<br>-2.0 |              | V   |
| R <sub>DYN</sub>               | Dynamic Resistance Positive Transients Negative Transients                                                         | $T_A$ =25°C, $I_{PP}$ = 1A, $t_P$ = 8/20 $\mu$ S<br>Any I/O pin to Ground; Note 6                   |            | 1.4<br>0.9   |              | Ω   |
| I <sub>LEAK</sub>              | TMDS Channel Leakage<br>Current                                                                                    | T <sub>A</sub> = 25°C; Note 2                                                                       |            | 0.01         | 1            | μA  |
| C <sub>IN,</sub> TMDS          | TMDS Channel Input<br>Capacitance                                                                                  | 5V_SUPPLY=5.0V, Measured at 1MHz, V <sub>BIAS</sub> =2.5V; Note 2                                   |            | 0.9          | 1.2          | pF  |

© 2007 California Micro Devices Corp. All rights reserved.

www.cmd.com



| ELECTRICAL OPERATING CHARACTERISTICS (SEE NOTE 1) |                                                                       |                                                                          |  |      |  |    |
|---------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------|--|------|--|----|
| $\Delta C_{IN,}$ TMDS                             | TMDS Channel Input<br>Capacitance Matching                            | 5V_SUPPLY=5.0V, Measured at 1MHz, V <sub>BIAS</sub> =2.5V; Notes 2 and 5 |  | 0.05 |  | pF |
| C <sub>MUTUAL</sub>                               | Mutual Capacitance<br>between signal pin and adja-<br>cent signal pin | 5V_SUPPLY=0V, Measured at 1MHz, V <sub>BIAS</sub> =2.5V; Note 2          |  | 0.07 |  | pF |
| C <sub>IN,</sub> DDC <sub>OUT</sub>               | Level Shifting Input Capacitance, Capacitance to GND                  | 5V_SUPPLY=0V,<br>Measured at 100KHz,<br>V <sub>BIAS</sub> =2.5V; Note 2  |  | 10   |  | pF |
| C <sub>IN,</sub> CEC <sub>OUT</sub>               | Level Shifting Input Capacitance, Capacitance to GND                  | 5V_SUPPLY=0V,<br>Measured at 100KHz,<br>V <sub>BIAS</sub> =1.65V; Note 2 |  | 10   |  | pF |
| C <sub>IN,</sub> HP <sub>OUT</sub>                | Level Shifting Input Capacitance, Capacitance to GND                  | 5V_SUPPLY=0V,<br>Measured at 100KHz,<br>V <sub>BIAS</sub> =2.5V; Note 2  |  | 10   |  | pF |

- Note 1: Operating Characteristics are over Standard Operating Conditions unless otherwise specified.
- Note 2: This parameter is guaranteed by design and verified by device characterization.
- Note 3: Standard IEC61000-4-2,  $C_{DISCHARGE}$ =150pF,  $R_{DISCHARGE}$ =330 $\Omega$ , 5V\_SUPPLY=5V, 3.3V\_SUPPLY=3.3V, LV\_SUPPLY=3.3V, GND=0V.
- Note 4: Human Body Model per MIL-STD-883, Method 3015,  $C_{DISCHARGE}$ =100pF,  $R_{DISCHARGE}$ =1.5k $\Omega$ , 5V\_SUPPLY=5V, 3.3V\_SUPPLY=3.3V, LV\_SUPPLY=3.3V, GND=0V.
- Note 5: Intra-pair matching, each TMDS pair (i.e. D+, D-)
- Note 6: These measurements performed with no external capacitor on  $V_P$  ( $V_P$  floating)
- Note 7: These static measurements do not include AC activity on controlled I/O lines





## **Performance Information**

Typical Filter Performance (T<sub>A</sub>=25°C, DC Bias=0V, 50 Ohm Environment)



Figure 8. Insertion Loss vs. Frequency (TMDS\_D1- to GND)

Fax: 408.263.7846



### **Application Information**



Figure 9. Typical Application for CM2030

#### **LAYOUT NOTES**

- ¹ Differential TMDS Pairs should be designed as normal 100Ω HDMI Microstrip. Single Ended (decoupled) TMDS traces underneath Media-Guard™, and traces between Media-Guard™ and Connector should be tuned to match chip/connector IBIS parasitics. (See Media-Guard™ Layout Application Notes.)
- <sup>2</sup> Level Shifter signals should be biased with a weak pullup to the desired local LV\_SUPPLY. If the local ASIC includes sufficient pullups to register a logic high, then external pullups may not be needed.
- ³ Place MediaGuard™as close to the connector as possible, and as with any controlled impedance line always

avoid placing any silk-screen printing over TMDS traces.

 $^4$  CM2020/CM2030 footprint compatibility. For the CM2030, Pin 37 becomes the V $_{\rm CEC}$  power supply pin for the slew-rate limiting circuitry. This can be supplied by a  $0\Omega$  jumper to V $_{\rm CEC}$  which should be depopulated to utilize the CM2020. The 100nF  $C_{\rm BYP}$  is recommended for all applications.



## **Application Information**

#### **Design Considerations**

1. 5V out (pin 38)

Maximum overcurrent protection output drop at 55mA on 5V\_OUT is 100mV. To meet HDMI output requirements of 4.8-5.3V, an input of greater than 4.9V should be used (i.e. 5.1V ±4%)

2. DUT On vs. DUT Off

Many HDMI CTS tests require a power off condition on the System Under Test. Many discrete ESD diode con-

figurations can be forward biased when their VDD rail is lower than the I/O pin bias, thereby exhibiting extremely high apparent capacitance measurements, for example. The MediaGuard<sup>TM</sup> backdrive isolation circuitry limits this current to less than  $5\mu A$ , and will help ensure HDMI compliance.

Please review all of the current HDMI design guidelines available at:

http://www.calmicro.com/applications/customer/downloads/current-cmd-mediaguard-design-quidelines.zip

Fax: 408.263.7846





### **Mechanical Details**

### **TSSOP-38 Mechanical Specifications**

CM2030 devices are supplied in 38-pin TSSOP packages. Dimensions are presented below.

| PACKAGE DIMENSIONS                 |                    |            |             |       |  |  |  |
|------------------------------------|--------------------|------------|-------------|-------|--|--|--|
| Package                            |                    | TS         | SOP         |       |  |  |  |
| JEDEC No.                          | I                  | MO-153 (Va | riation BD- | 1)    |  |  |  |
| Pins                               |                    | 3          | 38          |       |  |  |  |
| Dimensions                         | Millir             | neters     | Inc         | hes   |  |  |  |
| Difficusions                       | Min                | Max        | Min         | Max   |  |  |  |
| Α                                  |                    | 1.20       | _           | 0.047 |  |  |  |
| A1                                 | 0.05               | 0.15       | 0.002       | 0.006 |  |  |  |
| b                                  | 0.17               | 0.27       | 0.007       | 0.011 |  |  |  |
| С                                  | 0.09               | 0.20       | 0.004       | 0.008 |  |  |  |
| D                                  | 9.60               | 9.80       | 0.378 0.3   |       |  |  |  |
| E                                  | 6.40               | ) BSC      | 0.25        | 2 BSC |  |  |  |
| E1                                 | 4.30               | 4.50       | 0.169       | 0.177 |  |  |  |
| е                                  | 0.50 BSC 0.020 BSC |            |             |       |  |  |  |
| L                                  | 0.45               | 0.75       | 0.018       | 0.030 |  |  |  |
| # per tape<br>and reel             | 2500 pieces        |            |             |       |  |  |  |
| Controlling dimension: millimeters |                    |            |             |       |  |  |  |



Package Dimensions for TSSOP-38

Issue A - 11/16/07