

# Low-cost PFC Controller for Electronic Ballasts

#### **Features**

- ☐ Lowest PFC System Cost for Electronic Ballasts
- ☐ Variable Frequency Discontinuous Conduction Mode
- ☐ Improved Efficiency Due to Variable Switching Frequency
- ☐ EMI Signature Reduction from Digital Noise Shaping
- ☐ Integrated Feedback Compensation
- ☐ Overvoltage Protection with Hysteresis
- Overpower Protection with Shutdown
- ☐ UVLO with Wide Hysteresis
- ☐ Thermal Shutdown with Hysteresis

### **Description**

CS1600 is a high-performance Variable Frequency Discontinuous Conduction Mode (VF - DCM), active Power Factor Correction (PFC) controller, optimized to deliver the lowest PFC system cost for electronic ballast applications.

A variable ON time / variable frequency algorithm is used to achieve near unity power factor. This algorithm spreads the EMI frequency spectrum, which reduces the conducted EMI filtering requirements. The feedback loop is closed through an integrated compensation network within the IC, eliminating the need for additional external components. Protection features such as overvoltage, overcurrent, overpower, open- and short-circuit protection, overtemperature, and brownout help protect the device during abnormal transient conditions.

### **Pin Assignments**





Advance Product Information

This document contains information for a product under development. Cirrus Logic reserves the right to modify this product without notice.



# 1. PIN DESCRIPTIONS



**Table 1. Pin Descriptions** 

| Pin Name | Pin# | I/O | Description                                                                                                                                                                                                                                                                                                        |
|----------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NC       | 1, 8 | -   | <b>No Connect</b> — Connect these pins to V <sub>DD</sub> to prevent any leakage path that could arise from leaving them unterminated.                                                                                                                                                                             |
| STBY     | 2    | IN  | <b>Standby</b> — This is an active-low pin. Shorting this pin to GND disables PFC switching. The input has a pull-up resistor and should be driven with an open-collector device. Leave this pin unterminated when not in use.                                                                                     |
| IAC      | 3    | IN  | Rectified Line Voltage Sense — The IAC pin is used to sense the rectified line voltage. This signal, in conjunction with the signal on the FB pin, is used in the Power Factor Correction (PFC) algorithm  A filter capacitor of up to 2.2 nF may be added between this pin and VDD to provide noise immunity.     |
| FB       | 4    | IN  | Feedback Voltage Sense — The FB pin is used to sense the output voltage of the PFC stage. This signal, in conjunction with the signal on the IAC pin, is used in the Power Factor Correction (PFC) algorithm.  A filter capacitor of up to 2.2 nF may be added between this pin and VDD to provide noise immunity. |
| GND      | 5    | _   | Ground — GND is a common reference for all the functional blocks in this device.                                                                                                                                                                                                                                   |
| GD       | 6    | OUT | Gate Drive — GD is the output of the device with a source capability of 0.5 A and a current sink capacity of 1 A.                                                                                                                                                                                                  |
| VDD      | 7    | IN  | IC Supply Voltage — V <sub>DD</sub> is the input used to provide bias to the device. This pin has an internal shunt to ground. An external bias needs to be applied for steady-state operation. A low-ESR ceramic decoupling capacitor at this pin is recommended for reliable operation of this device.           |



<del>w w w . Бага</del> S h e

# 2. CHARACTERISTICS AND SPECIFICATIONS

# 2.1 Absolute Maximum Ratings

| Pin           | Symbol           | Parameter                                     | Value                   | Unit |
|---------------|------------------|-----------------------------------------------|-------------------------|------|
| 7             | V <sub>DD</sub>  | IC Supply Voltage <sup>1</sup>                | V <sub>z</sub>          | V    |
| 2,3,4         | V <sub>IN</sub>  | Input Voltage                                 | -0.5 to V <sub>DD</sub> | V    |
| 3,4           | I <sub>IN</sub>  | Input Current                                 | 50                      | mA   |
| 6             | $V_{GD}$         | Gate Drive Voltage                            | -0.3 to V <sub>DD</sub> | V    |
| 6             | $I_{GD}$         | Gate Drive Current                            | -1.0 / +0.5             | Α    |
| 1,2,3,4,5,6,8 | ESD              | Human Body Model                              | 2000                    | V    |
| 1,2,3,4,5,6,8 | ESD              | Machine Model                                 | 200                     | V    |
| 1,2,3,4,5,6,8 | ESD              | Charged Device Model                          | 500                     | V    |
| -             | P <sub>D</sub>   | Total Power Dissipation at 50° C <sup>2</sup> | 600                     | mW   |
| -             | TJ               | Junction Temperature Operating Range          | -40 to +125             | ۰C   |
| -             | T <sub>Stg</sub> | Storage Temperature Range                     | -65 to +150             | °C   |

Notes: 1. The CS1600 has an internal shunt regulator that controls the nominal operating voltage on the VDD pin.

2. Long term operation at the maximum junction temperature will result in reduced product life. Derate internal power dissipation at the rate of 50 mW /  $^{\circ}$ C for variation over temperature.

### 2.2 Electrical Characteristics

Recommended operating conditions (unless otherwise specified):  $T_A = T_J = -40^{\circ}$  to  $+125^{\circ}$  C,  $V_{DD} = 10$  to 15 V, GND = 0 V. *Typical* values are at  $T_A = 25^{\circ}$  C.

| Parameter                                  | Condition                                        | Symbol               | Min  | Тур  | Max  | Unit |
|--------------------------------------------|--------------------------------------------------|----------------------|------|------|------|------|
| V <sub>DD</sub> Supply Voltage             |                                                  |                      |      | 1    |      | •    |
| V <sub>DD</sub> Turn-on Threshold Voltage  | V <sub>DD</sub> increasing                       | $V_{th(St)}$         | 8.4  | 8.8  | 9.3  | V    |
| V <sub>DD</sub> Turn-off Threshold Voltage | V <sub>DD</sub> decreasing                       | V <sub>th(Stp)</sub> | 7.1  | 7.4  | 7.9  | V    |
| UVLO Hysteresis                            |                                                  | V <sub>Hys</sub>     | -    | 1.3  | -    | V    |
| Zener Voltage                              | I <sub>DD</sub> = 20 mA                          | V <sub>Z</sub>       | 17.0 | 17.9 | 18.5 | V    |
| Supply Current Section                     |                                                  |                      |      | •    |      | •    |
| Start-up Supply Current                    | $V_{DD} < V_{th(St)}$                            | I <sub>ST</sub>      | -    | 68   | 80   | μΑ   |
| Standby Supply Current                     | STBY < 0.8V                                      | I <sub>SB</sub>      | -    | 80   | 112  | μΑ   |
| Operating Supply Current                   | $C_L = 1$ nF, $f_{sw} = 70$ kHz                  | I <sub>DD</sub>      | -    | 1.7  | 1.9  | mA   |
| PFC Gate Drive Section                     |                                                  |                      |      |      |      |      |
| Maximum Operating Frequency <sup>3,4</sup> | Normal mode, V <sub>DD</sub> = 13 V              | f <sub>SW(max)</sub> | 62   | 66   | 70   | kHz  |
| Minimum Operating Frequency <sup>3,4</sup> | Normal mode, V <sub>DD</sub> = 13 V              | f <sub>SW(min)</sub> | 20   | 22   | 23   | kHz  |
| Minimum Duty Cycle                         | V <sub>DD</sub> = 13 V, STBY < 0.8 V             | t <sub>DC_min</sub>  | -    | -    | 0    | %    |
| Maximum Duty Cycle <sup>3,4</sup>          | V <sub>DD</sub> = 13 V                           | D <sub>max</sub>     | 64   | 66   | 68   | %    |
| Minimum On Time                            | V <sub>DD</sub> = 13 V                           | t <sub>on_min</sub>  | 0.45 | 0.5  | 0.55 | μs   |
| Output Source Resistance                   | I <sub>GD</sub> = 100 mA, V <sub>DD</sub> = 13 V | R <sub>OH</sub>      | -    | 9    | -    | Ω    |
| Output Sink Resistance                     | $I_{GD}$ = -200 mA, $V_{DD}$ = 13 V              | R <sub>OL</sub>      | -    | 6    | -    | Ω    |
| Rise Time                                  | $C_L = 1 \text{ nF}, V_{DD} = 13 \text{ V}$      | t <sub>r</sub>       | -    | 32   | 45   | ns   |



ww.<del>parasneer-</del>U.com

| Parameter                                        | Condition                                           | Symbol                             | Min                        | Тур  | Max | Unit |
|--------------------------------------------------|-----------------------------------------------------|------------------------------------|----------------------------|------|-----|------|
| Fall Time                                        | $C_L = 1 \text{ nF, V}_{DD} = 13 \text{ V}$         | t <sub>f</sub>                     | -                          | 15   | 25  | ns   |
| Output Voltage Low                               | IgD = -200 mA,VDD = 13 V                            | V <sub>OL</sub>                    | -                          | 0.9  | 1.3 | ٧    |
| Output Voltage High                              | IGD = 100 mA,VDD = 13 V                             | V <sub>OH</sub>                    | 11.3                       | 11.8 | -   | ٧    |
| Feedback and Protection                          |                                                     |                                    |                            |      |     |      |
| Reference Current                                |                                                     | I <sub>ref</sub>                   | 127                        | 130  | 133 | μΑ   |
| Overvoltage Protection Threshold                 |                                                     | I <sub>OVP</sub> /I <sub>ref</sub> | 105                        | 107  | 110 | %    |
| Overvoltage Protection Current Hysteresis        |                                                     | I <sub>OVP(Hy)</sub>               | -                          | 4    | -   | %    |
| Undervoltage Protection Threshold                |                                                     | I <sub>UVP</sub> /I <sub>ref</sub> | 83                         | 85   | 87  | %    |
| Undervoltage Protection Current Hysteresis       |                                                     | I <sub>UVP(Hy)</sub>               | -                          | 10   | -   | %    |
| Overpower Protection Threshold 3,4               | % of full load as defined by Eq. 3                  |                                    | 123                        | 125  | 127 | %    |
| Overpower Protection Recovery 3,4                |                                                     |                                    | 35                         | 49   | 60  | %    |
| Input Brownout Protection Threshold <sup>7</sup> | V <sub>out</sub> = 460V <sub>,</sub> GDRV turns off | V <sub>BP(th)</sub>                | 82                         | 86   | 90  | Vrms |
| Input Brownout Recovery Threshold <sup>7</sup>   | V <sub>out</sub> = 460V <sub>,</sub> GDRV turns on  | V <sub>BR</sub>                    | 94                         | 97   | 100 | Vrms |
| Thermal Protection                               |                                                     |                                    |                            |      |     | •    |
| Thermal Shutdown Threshold <sup>3</sup>          |                                                     | T <sub>SD</sub>                    | 130                        | 143  | 155 | ۰C   |
| Thermal Shutdown Hysteresis                      |                                                     | T <sub>SD(Hy)</sub>                | -                          | 9    | -   | °C   |
| STBY Input                                       |                                                     |                                    |                            |      | •   |      |
| Logic Threshold <sup>5</sup> Low<br>High         |                                                     |                                    | -<br>V <sub>DD</sub> – 0.8 | -    | 0.8 | V    |

#### 2.3 Thermal Characteristics

| Symbol         | Parameter                                               | Value | Unit   |
|----------------|---------------------------------------------------------|-------|--------|
| $R\theta_{JA}$ | Thermal Resistance (Junction to Ambient) <sup>6</sup> . | TBD   | °C / W |
| $R\theta_{JC}$ | Thermal Resistance (Junction to Case) <sup>6</sup> .    | TBD   | °C / W |

- 3. Specifications guaranteed by design & characterization.
- 4. Specifications measured as an instantaneous quantity NOT as a time-averaged quantity.
- 5.  $\overline{\text{STBY}}$  is designed to be driven by an open-collector device. The input is internally pulled up with a 600 k $\Omega$  resistor.
- 6. The package thermal impedance is calculated in accordance with JESD 51.
- 7. For an output voltage,  $V_{out}$ , other than 460V, the threshold scales by a factor of  $V_{out}$ /460

www.parasneer-J.com

# 3. TYPICAL ELECTRICAL PERFORMANCE



Figure 3. UVLO Hysteresis vs. Temperature

Figure 4. VDD Zener Voltage vs. Temperature



www.parasneer=U.com





Figure 5. Supply Current (I<sub>SB</sub>, I<sub>ST</sub>, I<sub>DD</sub>) vs. Temperature

Figure 6. Gate Resistance ( $R_{OH},\,R_{OL}$ ) vs. Temperature

www.parasneer-U.com

#### 4. INTRODUCTION

CS1600 is a digitally controlled Power Factor Correction (PFC) controller that operates in the Variable Frequency Discontinuous Conduction Mode (VF - DCM). The CS1600 uses a proprietary digital algorithm to optimize control of the power switch to deliver highly efficient performance for electronic ballast applications. With this control scheme, the total number of external components needed is minimized in comparison to conventional control techniques, thus reducing the overall system cost.

Digital control is achieved by constantly monitoring two voltages – the PFC output voltage ( $V_{link}$ ) at pin FB and the rectified AC line voltage ( $V_{rect}$ ) at pin IAC. This is done by measuring the currents that flow into the respective pins. These currents are then fed to the inputs of two analog-to-digital converters (ADCs) and are compared against an internal target current,  $I_{ref}$ .

The digital outputs of the two ADCs are then processed in a control algorithm which determines the behavior of the CS1600 during start-up, normal operation, and under fault conditions such as brownout, overvoltage, overcurrent, overpower, and over-temperature. Details of operation during these conditions are discussed in later sections of this document.

Some of the key features of the CS1600 are as follows:

#### Discontinuous Conduction Mode with Continuously Variable Switching Frequency

The PFC switching frequency is varied every switching cycle. This allows for a spread spectrum which minimizes the conducted EMI peaks at any given frequency, thereby minimizing the size and cost of the EMI filter required at the front-end

During start-up, the control algorithm limits the maximum ON time and adjusts the frequency to avoid inductor saturation and provides a near-trapezoidal envelope for the input current during every half cycle. During normal operation, as the line voltage changes over half of a line cycle,

the frequency varies approximately 2:1 as shown in Figure 7 below.



Figure 7. Switching Frequency vs. Phase Angle

Maximum power transfer occurs at the peak of the AC line voltage, at which time, the frequency reaches its maximum value. Switching losses are minimized during periods of low power transfer by switching at lower frequencies near the zero-crossing of the AC line.

This switching frequency profile helps reduce total BOM cost through savings in the size of the boost inductor and the EMI filter components, while at the same time, improving overall system efficiency.

#### Integrated Feedback Control

No external feedback compensation components are required for the CS1600. The internal digital control engine self-compensates the feedback error signal using an adaptive control algorithm.

#### Protection Features

The CS1600 provides various protection features such as undervoltage, overcurrent, overpower, open and short circuit protection and brownout. It also provides the user with the option of using the STBY pin to disable switching of the device.



w.paragreer=J.com

#### 4.1 PFC Implementation

The PFC switching frequency profile over the line period has been discussed in detail in Section 4. In addition, the digital control algorithm tracks changes the AC input and operates in different frequency bands at different line voltages as illustrated in Figure 8 and Figure 9 below.



Figure 8. Switching Frequency vs. Output Power V<sub>in</sub> < 165 VAC



Figure 9. Switching Frequency vs. Output Power  $V_{in} > 165 \text{ VAC}$ 

The CS1600 primarily operates in the DCM mode with a properly sized inductor. However, it will move into a quasi-

CRM mode near the peaks of the input line, in order to enable maximum power delivery, as illustrated in Figure 10 below.



Figure 10. DCM and quasi-CRM Operation with CS1600

#### 4.1.1 Start-up Mode vs. Normal Mode

CS1600 operates in two discrete states:

#### Start-up mode:

When the output voltage of the PFC stage,  $V_{link}$ , is <90% of its nominal value, the device operates in the start-up mode. It continues operating in this mode till the nominal  $V_{link}$  voltage is reached. The start-up algorithm provides an ON time which is varied in proportion to the sensed rectified voltage, while changing the switching frequency to provide maximum power.

During this start-up phase of operation, the switching frequency could be significantly lower than the normal operating frequency, and the input current waveform is forced into following a trapezoidal envelope in phase with the line voltage, to maximize energy transfer. The ON time and the switching frequency of the IC ensure that peak currents are kept controlled to prevent saturation of the boost inductor during this period.

#### Normal mode:

Once  $V_{link}$  reaches its nominal value, the chip operates in the normal mode. Here, the frequency follows the profile shown in Figure 7, and the ON time is varied to achieve PFC. Any drop in  $V_{link}$  to below its undervoltage threshold, as defined in Section 2.2. Electrical Characteristics re-triggers the start-up mode of operation. A simplified illustration of operation in these two modes is shown below in Figure 11.



Figure 11. Start-up and Normal Modes

·ww.parasneersJ.com

#### 4.1.2 Burst Mode

In addition to the start-up mode and normal mode of operation, the controller enters the burst mode of operation when the estimated output power ( $P_O$ ) is < 5% of its nominal value. During this stage, the PFC driver is disabled intermittently over a full line cycle period, as shown in Figure 12. The period of time for which the PFC drive is disabled depends on the level of loading present..



Figure 12. Burst Mode of Operation

# 4.2 Input Feedforward and Output Regulation

The CS1600 continuously monitors the rectified AC line and the PFC output voltage through sense resistors tied to the IAC and the FB pins to monitor the voltages, scaled as currents. The rectified AC line sense resistor  $R_{AC}$  needs to be the same size of the resistor  $R_{FB}$  used for current feedback from the PFC output voltage. These currents are effectively compared against an internal reference current to provide adaptive PFC control. The resistor values are calculated as follows:

$$R_{FB} = \frac{V_{link} - V_{DD}}{I_{ref}}$$
 [Eq.1]

$$R_{AC} = R_{FB}$$
 [Eq.2]

where

R<sub>FB</sub> = Feedback resistor used to sense the PFC output voltage

R<sub>AC</sub> = Feedforward resistor used to sense the rectified line voltage

V<sub>link</sub>= PFC Output Voltage

V<sub>DD</sub> = IC Supply Voltage

I<sub>ref</sub> = Target Reference current used for feedback



Figure 13. Output Feedback



Figure 14. Input Feedforward

#### 4.3 Protection Features

#### 4.3.1 Overvoltage Protection

If the PFC output voltage,  $V_{link}$ , exceeds the overvoltage threshold, as scaled by the current monitored by the sense resistors, the CS1600 provides protection by disabling the gate drive. A nominal hysteresis is provided to allow the system to recover from the fault condition, before switching is resumed.

#### 4.3.2 Overcurrent Protection

The CS1600's digital controller algorithm limits the ON time of the Power MOSFET by the following equation:

$$T_{on} \leq \frac{0.001126}{V_{rect}}$$

Where  $T_{on}$  is the max time that the power MOSFET is turned on and  $V_{rect}$  is the rectified line voltage. In the event of a sudden line surge or sporadic, high dv/dt line voltages, this equation may not limit the ON time appropriately. For this type of line disturbance, additional protection mechanisms, such as fusible resistors, fast-blow fuses, or other current-limiting devices, are recommended.

w.peresneerst.com

#### 4.3.3 Overpower Protection

The nominal output power is estimated internally by the CS1600 from the following equation

$$P_{o} = \alpha \times \eta \times (V_{in(min)})^{2} \times \frac{V_{link} - (V_{in(min)} \times \sqrt{2})}{2 \times f_{max} \times L_{R} \times V_{link}}$$
 [Eq.3]

where

Po = rated output power of the system

 $\eta$  = efficiency of the boost converter = estimated as 100% by the internal PFC algorithm

V<sub>in(min)</sub> = minimum RMS line voltage for operation

V<sub>link</sub> = PFC output voltage

f<sub>max</sub> = maximum switching frequency

L<sub>B</sub> = boost inductor used in the application

$$\alpha = \left(\frac{V_{link}}{400V} \times \frac{90V}{V_{in(min)}}\right)^2 \times \frac{V_{link} - \left(\frac{V_{link}}{400V} \times 90V \times \sqrt{2}\right)}{V_{link} - V_{in(min)} \times \sqrt{2}}$$

Operation estimated to be at power levels higher than that calculated by Eq. 3 above is tracked by the IC as an overpower condition. During this phase, the PFC output voltage,  $V_{link}$ , is reduced and will continue to decrease as the power draw increases. When  $V_{link}$  reaches its undervoltage threshold, it goes into the start-up mode as explained in section 4.1.1.

At this point, the overpower protection timer is activated. If this condition continues to exist for 112 ms, the gate drive is disabled for a period of about 3 seconds. This "hiccup" mode of operation continues until the fault is removed.

If a value of the boost inductor other than that obtained from Eq. 3 above is used, the total output power capability as well as the thresholds for the different operating conditions will scale accordingly.

#### 4.3.4 Open/short circuit protection

The CS1600 protects the system in case the feedforward resistor tied to the IAC pin or the feedback resistor tied to the FB pin is open or shorted to ground.

A fault seen on the resistor going into the FB pin would imply no current being fed into the pin, which would trigger the  $V_{link}$  undervoltage algorithm as described in Section 4.3.1.

A fault detected on the IAC pin would trigger the brownout condition discussed in Section 4.3.5 below.

#### 4.3.5 Brownout Protection

Brownout occurs when the current representing the rectified input voltage, nominally 100% of the reference current used

for the output voltage, drops to 49% of its nominal value. Detection of brownout for a period of 56 ms disables the gate drive. The device continues to monitor the input voltage while in this condition. The CS1600 exits the brownout mode when the input current scales up to, and stays above 56.4% of its nominal value for a period of 56 ms.

To minimize false detects, the brownout detection circuit increases the brownout detection time by a factor of 1.6 mS/V for every volt differential between the minimum operating voltage and the brownout threshold, following half of a line cycle of exceeding the brownout threshold. The following diagram illustrates the brownout sequence whereby the CS1600 enters standby, and upon recovery from brownout, enters normal operation..



Figure 15. Brownout

#### 4.3.6 Over-temperature Protection

Over-temperature protection is activated and PFC switching is disabled when the die temperature of the device exceeds 125°C. There is a hysteresis of about 30°C before resumption of normal operation.

# 4.4 Standby (STBY) Function

The standby (STBY) pin may be used as a means to force the CS1600 into a non-operating, low-power state. The STBY input should be driven by an open-collector/open-drain device. Internal to the pin, there is a pull-up resistor connected to the VDD pin as shown in Figure 16. A filter capacitance of about 1000 pF is recommended while this pin is being used.



Figure 16. STBY Pin Connection



.....J.: J.com

#### 5. FLUORESCENT BALLAST APPLICATION EXAMPLE

The following section gives an example for a front-end PFC stage design for an electronic ballast application. The equations that follow may be used as guidelines for any other requirements using the CS1600.



Figure 17. CS1600 Basic Application Circuit

### 5.1 Component Selection Guidelines

The following design example is for a wide-input-voltage fluorescent ballast application using 2 T5 lamps in series for a total nominal power of 108W. The target specifications for the PFC portion of the design, assuming a 94% efficient second stage, are as follows:

| V <sub>in(min)</sub> | 108 VAC |
|----------------------|---------|
| V <sub>in(max)</sub> | 305 VAC |
| V <sub>link</sub>    | 460 V   |
| P <sub>o</sub>       | 115 W   |
| η                    | 95%     |

### 5.1.1 I<sub>AC</sub> and I<sub>FB</sub> Sense Resistors

The rectified line voltage,  $V_{AC}$ , and the output voltage of the PFC boost converter,  $V_{link}$ , are scaled as currents by using sense resistors, whose values are estimated based on the equations below:

$$R_{FB} = \frac{V_{link} - V_{dd}}{I_{ref}}$$

$$R_{FB} = \frac{460 - 12}{130 \times 10^{-6}}$$
[Eq.4]

$$R_{AC} = R_{FB}$$
 [Eq.5] 
$$R_{AC} = 3.45M\Omega$$

where

 $R_{\text{FB}}$  = Feedback resistor used to reflect the PFC output voltage

 $R_{AC}$  = Feedforward resistor used to reflect the rectified line voltage

V<sub>link</sub>= PFC Output Voltage

V<sub>DD</sub> = IC Supply Voltage

I<sub>ref</sub> = Target reference current used for feedback

1% or lower tolerance resistors are recommended to maximize the tightly toleranced system behavior provided by the unique digital controller in the CS1600. Resistors may be separated into two or more series elements if voltage breakdown and/or regulatory compliance is of concern.

#### 5.1.2 PFC Input Filter Capacitor

For a typical 115 W PFC output stage required to power up a 108 W fluorescent ballast, an input filter capacitance of 0.33  $\mu$ F is recommended. Capacitor tolerances and the value of the EMI filter capacitor need to be considered when selecting the value of the capacitor to be used in this application.

 $R_{\text{FR}}\,=\,3.45M\Omega$ 



....J.com

#### 5.1.3 PFC Boost Inductor

Equation 3 can be rewritten to calculate the PFC boost Inductor,  $L_{\rm B}$ , as follows:

$$\alpha = \left(\frac{V_{link}}{400V} \times \frac{90V}{V_{in(min)}}\right)^2 \times \frac{V_{link} - \left(\frac{V_{link}}{400V} \times 90V \times \sqrt{2}\right)}{V_{link} - V_{in(min)} \times \sqrt{2}} \quad \text{[Eq.6]}$$

$$\alpha = \left(\frac{V_{link}}{400V} \times \frac{90V}{V_{in(min)}}\right)^2 \times \frac{V_{link} - \left(\frac{V_{link}}{400V} \times 90V \times \sqrt{2}\right)}{V_{link} - V_{in(min)} \times \sqrt{2}} = 0.937$$

$$L_{B} = \alpha \times \eta \times (V_{in(min)})^{2} \times \frac{V_{link} - (V_{in(min)} \times \sqrt{2})}{2 \times f_{max} \times P_{O} \times V_{link}}$$
 [Eq.6]

$$L_B = 0.937 \times 0.95 \times 108^2 \times \frac{(460 - 108 \times \sqrt{2})}{2 \times 70 \times 10^3 \times 115 \times 460} = 431 \mu H$$

The RMS current rating for the inductor is estimated using an scaling factor used to account for variations in the input current shape across the AC line cycle, over and above the nominally calculated value. The nominal value before using the scaling factor is as follows:

$$I_{LB(rms)} = \frac{P_O}{V_{in(min)} \times \sqrt{2} \times \eta} \times \beta$$

$$I_{LB(rms)} = \frac{115}{108 \times \sqrt{2} \times 0.95} \times 1.35$$
[Eq.7]

$$I_{LB(rms)} = 1.07A$$

 $I_{LB(pk)} = 3.17 \text{ A}$ 

where

 $\beta$  = inductor scaling factor

The peak inductor current,  $I_{LB(pk)}$ , may be estimated using the following equation:

$$\begin{split} I_{LB(pk)} &= \frac{4 \times P_O}{\eta \times V_{in(min)} \times \sqrt{2}} \\ I_{LB(pk)} &= \frac{4 \times 115}{0.95 \times 108 \times \sqrt{2}} \end{split} \label{eq:lbpk}$$

Inductor tolerances should be considered when estimating the peak currents present in the application.

The internal control algorithm of the controller dictates that the peak inductor current seen in the application could be as high as a pre-defined threshold of 0.001984 times the inverse of the inductor, which in this example amounts to 4.72 A. Care needs to be taken to ensure that the saturation current rating of the PFC boost inductor factors in this threshold used for the protection schemes.

For a 40 V ripple and minimum line frequency of 45 Hz, the

#### 5.1.4 PFC MOSFET

The peak voltage stress on the PFC MOSFET is a diode drop above the output voltage. Accounting for leakage spikes, for the 460 V output application, a 600 V FET is recommended.

The FET should be able to handle the same peak current as that seen through the inductor. This would amount to 3.96 A.

The scaling factor to determine the RMS current through the MOSFET for a 108 V input is about 1.15, and the minimum RMS current rating,  $I_{FET(rms)}$ , required for the FET is calculated as follows:

$$I_{FET(rms)} = \frac{P_O}{V_{in(min)} \times \sqrt{2} \times \eta} \times \gamma$$
 [Eq.9]  

$$I_{LB(rms)} = \frac{115}{108 \times \sqrt{2} \times 0.95} \times 1.15$$
  

$$I_{LB(rms)} = 0.91A$$

where

 $\gamma$  = FET scaling factor

#### 5.1.5 PFC Diode

The PFC diode peak current is equal to the inductor peak current:

$$I_{D(pk)} = I_{LB(pk)}$$
 [Eq.10]  
 $I_{D(pk)} = 3.17 \text{ A}$ 

The PFC diode average current is calculated as follows:

$$I_{D(avg)} = \frac{P_O}{V_{link}}$$

$$I_{D(avg)} = \frac{115}{460}$$

$$I_{D(avg)} = 0.25 \text{ A}$$

#### 5.1.6 PFC Output Capacitor

The output capacitor needs to be designed to meet the voltage ripple and hold-up time requirements. In the case of a cost-sensitive ballast application, the hold-up requirement is not a key requirement.

To address the output ripple requirements, the following equation may be used as a guide:

$$C_{out} = \frac{P_{O}}{2\pi \times f_{line(min)} \times V_{link} \times \Delta V_{link(rin)}}$$
 [Eq.12]

where

Cout = Output Capacitance value

 $P_0$  = Output Power

 $f_{line(min)} = Minimum Line Frequency$ 

V<sub>link</sub> = PFC Output Voltage

 $\Delta V_{link}$  = Peak-Peak Voltage Ripple on the PFC Output



ww.parasneer-J.com

output capacitance needed is calculated as:

$$C_{out} = \frac{115}{2\pi \times 45 \times 460 \times 40} = 22.1 \mu F$$

The voltage rating on the capacitor needs to account for the operation of the device before it hits the overvoltage protection threshold. This is typically 105% of nominal value, which is 483 V. With the ripple voltage factored in, 22  $\mu F$  of capacitance rated at 500 V would suffice for this application.



ww.<del>parasneer-</del>J.com

# 5.2 Bill of Materials (for Application Example shown in Figure 17)

| Designator | Value       | Description/Part Number       |  |
|------------|-------------|-------------------------------|--|
| R1a        | 1.5 ΜΩ      |                               |  |
| R1b        | 1.5 ΜΩ      |                               |  |
| R1c        | 1.5 ΜΩ      |                               |  |
| R2a        | 1.5 ΜΩ      |                               |  |
| R2b        | 1.5 ΜΩ      |                               |  |
| R2c        | 1.5 ΜΩ      |                               |  |
| R3         | 24.9Ω       |                               |  |
| C1         | 0.47μF      |                               |  |
| C2         | 4.7μF       |                               |  |
| СЗа        | 23.5μF      | 2 47μF, 250V caps in series   |  |
| C3b        | - 23.5μι    | 2 47 μF, 230V caps III selles |  |
| BR1        | 4A, 600V    | Bridge diode - GBU4J-BP       |  |
| D5         | 1 A, 600    | 1N4005                        |  |
| D6         | 3A, 600V    | MURS360                       |  |
| L1         | 360μH (max) | TBD (Premier Magnetics)       |  |
| Q1         | 9A, 600V    | FCP9N60N                      |  |
| CS1600     | -           | CS1600-FSZ                    |  |



.....J.com

# 5.3 Summary of Equations

| Eq. # | Equation                                                                                                                                                    |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 4  | $R_{FB} = \frac{V_{link} - V_{DD}}{I_{ref}}$                                                                                                                |
| 2, 5  | $R_{AC} = R_{FB}$                                                                                                                                           |
| 3, 6  | $P_{O} = \alpha \times \eta \times (V_{in(min)})^{2} \times \frac{V_{link} - (V_{in(min)} \times \sqrt{2})}{2 \times f_{max} \times L_{B} \times V_{link}}$ |
| 7     | $I_{LB(rms)} = \frac{P_O}{V_{in(min)} \times \sqrt{2} \times \eta} \times \beta$                                                                            |
| 8     | $I_{LB(pk)} = \frac{4 \times P_O}{\eta \times V_{in(min)} \times \sqrt{2}}$                                                                                 |
| 9     | $I_{\text{FET(rms)}} = \frac{P_O}{V_{in(min)} \times \sqrt{2} \times \eta} \times \gamma$                                                                   |
| 10    | $I_{D(pk)} = I_{LB(pk)}$                                                                                                                                    |
| 11    | $I_{D(avg)} = \frac{P_O}{V_{link}}$                                                                                                                         |
| 12    | $C_{out} = \frac{P_{O}}{2\pi \times f_{line(min)} \times V_{link} \times \Delta V_{link(rip)}}$                                                             |



www.<del>parasneer-</del>J.con

# 6. PACKAGE DRAWING

# **8L SOIC (150 MIL BODY) PACKAGE DRAWING**







|     | INC   | HES   | MILLIM | ETERS |
|-----|-------|-------|--------|-------|
| DIM | MIN   | MAX   | MIN    | MAX   |
| Α   | 0.053 | 0.069 | 1.35   | 1.75  |
| A1  | 0.004 | 0.010 | 0.10   | 0.25  |
| В   | 0.013 | 0.020 | 0.33   | 0.51  |
| С   | 0.007 | 0.010 | 0.19   | 0.25  |
| D   | 0.189 | 0.197 | 4.80   | 5.00  |
| E   | 0.150 | 0.157 | 3.80   | 4.00  |
| е   | 0.040 | 0.060 | 1.02   | 1.52  |
| Н   | 0.228 | 0.244 | 5.80   | 6.20  |
| L   | 0.016 | 0.050 | 0.40   | 1.27  |
| ∞   | 0°    | 8°    | 0°     | 8°    |

JEDEC # : MS-012



www.parasneer-U.com

# 7. ORDERING INFORMATION

| Part #     | Temperature Range | Package Description         |
|------------|-------------------|-----------------------------|
| CS1600-FSZ | -40 °C to +125 °C | 8-lead SOIC, Lead (Pb) Free |

# 8. ENVIRONMENTAL, MANUFACTURING, & HANDLING INFORMATION

| Model Number | Peak Reflow Temp | MSL Rating <sup>a</sup> | Max Floor Life <sup>b</sup> |
|--------------|------------------|-------------------------|-----------------------------|
| CS1600-FSZ   | 260 °C           | 2                       | 365 Days                    |

a. MSL (Moisture Sensitivity Level) as specified by IPC/JEDEC J-STD-020.

b. Stored at 30 °C, 60% relative humidity.



www.<del>parasneer-</del>J.com

#### 9. REVISION HISTORY

| Revision | Date     | Changes                                                                                              |
|----------|----------|------------------------------------------------------------------------------------------------------|
| A1       | OCT 2009 | Initial Advance Information release.                                                                 |
| A2       | MAR 2010 | Revised feature list, product description and parametric table to reflect the C0 version of silicon. |
| A3       | MAR 2010 | Revised to reflect the update in switching frequency and variation of frequency over line.           |
| A4       | APR 2010 | Revised parametric table and equations to reflect the C1 version of silicon.                         |
| A5       | MAY 2010 | Updated with additional test bench data for EP level.                                                |

#### **Contacting Cirrus Logic Support**

For all product questions and inquiries contact a Cirrus Logic Sales Representative. To find one nearest you go to <a href="http://www.cirrus.com">http://www.cirrus.com</a>

#### IMPORTANT NOTICE

"Advance" product information describes products that are in development and subject to development changes.

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, and the Cirrus Logic logo designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.