

# High Performance Stereo Audio ADC

### Features

- High performance two-channel ADC
  - Differential analog architecture
  - High-resolution 32-bit digital architecture
  - Advanced multibit sigma-delta ADC
  - Low-latency digital filters and digital volume control
- PLL supports range of external system-clock references
- · Sample timing alignment across multiple devices
- Synchronized control of external preamplifier gain
- Audio serial port (ASP) sample rates up to 768 kHz
  - I<sup>2</sup>S, left-justified, and TDM data formats
- · Hardware and software control modes
  - I<sup>2</sup>C control port up to 1 MHz
  - SPI control port up to 24 MHz
  - Hardware control with no host processor required
- Single-supply operation at 3.3 V
  - Support for 1.8 V-3.3 V digital input/output
- 48-pin QFN package

## Specifications

- 126 dB dynamic range (A-weighted)
- -110 dB total harmonic distortion + noise (THD+N)
- 4.1/Fs group delay at 96 kHz sample rate (slow roll-off, minimum-phase filter)
- 2 V<sub>RMS</sub> differential analog input
- High-pass filter

## Applications

- A/V receivers
- · Digital mixing consoles
- DAW interfaces
- Musical instruments



Advanced Product Information

This document contains information for a product under development. Cirrus Logic reserves the right to modify this product without notice.



Copyright © 2022–2024 Cirrus Logic, Inc. and Cirrus Logic International Semiconductor Ltd. All Rights Reserved.



### **General Description**

The CS5302P is a high-performance, 32-bit resolution, two-channel ADC. The CS5302P supports differential analog input, and 32-bit digital output via the audio serial port (ASP) at sample rates up to 768 kHz. The CS5302P uses a 5th-order, multibit sigma-delta modulator followed by digital filtering and decimation. The ADC uses a differential architecture, optimized for high performance combined with low power consumption.

The CS5302P can be configured using a control interface supporting I<sup>2</sup>C and SPI modes of operation. The device can also be operated in hardware mode, using external resistors to select the required configuration. Multiple hardware-control options are supported, including system clocking, ASP format, sample rate, and digital-filter selection.

The low-latency digital filters are optimized for the applicable sample rate. Fast or slow roll-off filters can be combined with minimum or linear phase responses to support the desired signal characteristics.

The CS5302P supports synchronized control of an external preamplifier associated with each ADC input path. Updates to the external and internal gain settings are fully synchronized, and a transient-masking function provides additional capability to ensure seamless operation across all signal levels.

The ASP supports multichannel operation in I<sup>2</sup>S, left-justified, and TDM data formats. Two data-output pins support 32-bit multichannel operation up to 768 kHz. Tristate control of the data-output pins allows multiple devices to operate on a shared bus.

Clocking for the CS5302P can be derived from the ASP or else provided from a separate clock source. An integrated phase-locked loop (PLL) can be used to reduce jitter and to support a range of reference-clock frequency options. The ADC-sample timing is referenced to the ASP data frame, enabling time-aligned operation across multiple devices sharing a common data bus.

The CS5302P can be powered from a single 3.3 V supply; an integrated regulator provides the 1.2 V digital-core supply. Digital input/output at 1.8 V logic levels is also possible using a separate external supply. The device combines high performance with low power consumption.

The CS5302P is available in a commercial-grade 0.4 mm pitch, 48-pin QFN package for operation from -40° to +85°C.

See Section 11 for ordering information.



### **Table of Contents**

| 1 Pin Assignments and Descriptions                                                                                                      | 4                |
|-----------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 1.1 48-Pin QFN (Top View, Through-Package)                                                                                              | 4                |
| 1.2 QFN Pin Descriptions                                                                                                                | 4                |
| 1.3 Termination of Unused Pins                                                                                                          | 5<br>6           |
| 1.4 Electrostatic Discharge (ESD) Protection                                                                                            | 7                |
| 3 Characteristics and Specifications                                                                                                    | 8                |
| Table 3-1. Parameter Definitions                                                                                                        | <b>0</b>         |
| Table 3-2. Recommended Operating Conditions                                                                                             | 8                |
| Table 3-3. Absolute Maximum Ratings                                                                                                     | 8                |
| Table 3-4. ADC Path Characteristics                                                                                                     | 9                |
| Table 3-5. ADC Filter Characteristics         Table 3-6. ADC High Daga Filter (HDF)                                                     | . 10             |
| Table 3-6. ADC High-Pass Filter (HPF)         Table 3-7. Device Power Consumption                                                       | . 11             |
| Table 3-8. Digital Interface Specifications and Characteristics                                                                         | . 11             |
| Table 3-9. DČ Characteristics         Table 3-10. Switching Specifications         Reset and Clock References                           | . 12             |
| Table 3-10.       Switching Specifications—Reset and Clock References                                                                   | . 12             |
| Table 3-11. Switching Specifications—Audio Serial Port (ASP)         Table 3-12. Switching Specifications—I <sup>2</sup> C Control Port | . 13             |
| Table 3-12. Switching Specifications—SPI Control Port                                                                                   | . 15             |
| Table 3-13. Switching Specifications—SPI Control Port         Table 3-14. Switching Specifications—SPI Controller (Hybrid Gain Control) | . 17             |
| 4 Functional Description                                                                                                                | 18               |
| 4.1 Device Power and Reset                                                                                                              |                  |
| 4.2 Hardware Configuration                                                                                                              | 18               |
| 4.3 Software Configuration                                                                                                              | 20               |
| 4.4 System Clocking                                                                                                                     | 20<br>22         |
| 4.6 Digital Filter Selection                                                                                                            | 28               |
| 4.7 Audio Serial Port (ASP)                                                                                                             | 28               |
| 4.8 I <sup>2</sup> C/SPI Control Port                                                                                                   | 34               |
| 4.9 General-Purpose Output<br>4.10 Device ID                                                                                            | 38               |
| 5 Register Quick Reference                                                                                                              | 39<br><b>40</b>  |
| 5.1 DEVID                                                                                                                               |                  |
| 5.2 CONFIG                                                                                                                              | 40               |
| 5.3 INPUT PATH                                                                                                                          | 41               |
|                                                                                                                                         | 41               |
| 5.5 PIN_CONFIG                                                                                                                          | 42               |
| 6 Register Descriptions                                                                                                                 | 43<br><b>4</b> 4 |
| 6.1 DEVID                                                                                                                               |                  |
| 6.2 CONFIG                                                                                                                              | 45               |
| 6.3 INPUT_PATH                                                                                                                          | 47               |
|                                                                                                                                         |                  |
| 6.5 PIN_CONFIG                                                                                                                          | 56               |
| 7 Performance Plots                                                                                                                     | 50               |
| 7.1 ADC Filter Response                                                                                                                 |                  |
| 8 Thermal Characteristics                                                                                                               | 70               |
| 9 Package Dimensions                                                                                                                    |                  |
| 10 Package Marking                                                                                                                      |                  |
| 11 Ordering Information                                                                                                                 |                  |
|                                                                                                                                         |                  |
| 12 References                                                                                                                           |                  |
| 13 Revision History                                                                                                                     | 71               |



## 1 Pin Assignments and Descriptions

## 1.1 48-Pin QFN (Top View, Through-Package)



Figure 1-1. QFN 48-pin diagram (Top View, Through Package)

## 1.2 QFN Pin Descriptions

Table 1-1. QFN Pin Descriptions

| Pin Name        | Pin # | Power<br>Supply | I/O | Description                                        |
|-----------------|-------|-----------------|-----|----------------------------------------------------|
|                 |       |                 |     | Digital I/O                                        |
| ASP_BCLK        | 29    | VDD_IO          | I/O | Audio serial port bit clock.                       |
| ASP_FSYNC       | 24    | VDD_IO          | I/O | Audio serial port frame sync.                      |
| ASP_DOUT1       | 25    | VDD_IO          | 0   | Audio serial port data output.                     |
| ASP_DOUT2       | 26    |                 |     |                                                    |
| MCLK            | 34    | VDD_IO          | I   | Master clock input.                                |
| RESET           | 23    | VDD_IO          | I   | Hardware reset control (active low).               |
| SPI_SDO/I2C_SCL | 35    | VDD_IO          | I/O | SPI data output/I <sup>2</sup> C clock input.      |
| SPI_SCK         | 36    | VDD_IO          | I   | SPI clock.                                         |
| SPI_SDI/I2C_SDA | 37    | VDD_IO          | I/O | SPI data input/I <sup>2</sup> C data input/output. |
|                 |       |                 |     |                                                    |



| Pin Name        | Pin #                                                                  | Power<br>Supply | I/O | Description                                                                    |
|-----------------|------------------------------------------------------------------------|-----------------|-----|--------------------------------------------------------------------------------|
| SPI_CS          | 38                                                                     | VDD_IO          | I   | SPI chip select (active low).                                                  |
|                 |                                                                        |                 |     | Analog I/O                                                                     |
| ADC_FILTN       | 44                                                                     | VDD_A           | 0   | ADC external capacitor connection.                                             |
| ADC_FILTP       | 43                                                                     |                 |     | ADC_FILTP should be connected to VDD_A via a 1 $\Omega$ resistor.              |
| ADC_VMID        | 1                                                                      | VDD_A           | 0   | Mid-rail voltage reference output.                                             |
| CONFIG1         | 2                                                                      | VDD_A           | I/O | Hardware control pins.                                                         |
| CONFIG2/HGC_SCK | 3                                                                      |                 |     | In software control mode, CONFIG2-4 support the hybrid gain control (HGC)      |
| CONFIG3/HGC_SDO | 4                                                                      |                 |     | SPI controller interface.                                                      |
| CONFIG4/HGC_CS  | 10                                                                     |                 |     | In software control mode, CONFIG5 selects the I <sup>2</sup> C target address. |
| CONFIG5         | 11                                                                     |                 |     |                                                                                |
| IN1N            | 41                                                                     | VDD_A           | I   | Analog Input 1.                                                                |
| IN1P            | 42                                                                     |                 |     |                                                                                |
| IN2N            | 45                                                                     | VDD_A           | I   | Analog Input 2.                                                                |
| IN2P            | 46                                                                     |                 |     |                                                                                |
| LDO_A_FILT      | 7                                                                      | VDD_A           | 0   | LDO_A regulator external capacitor connection.                                 |
| LDO_D_FILT      | 32                                                                     | VDD_A           | 0   | LDO_D regulator external capacitor connection.                                 |
|                 |                                                                        |                 |     | Power Supplies                                                                 |
| VDD_D           | 33                                                                     | _               |     | Digital supply (powered from internal LDO)                                     |
| VDD_A1          | 5                                                                      | _               |     | Analog supply                                                                  |
| VDD_A2          | 9                                                                      | _               | _   | Analog supply                                                                  |
| VDD_IO          | 31                                                                     | _               |     | Digital I/O supply                                                             |
| GND_D           | 30                                                                     | _               |     | Digital ground <sup>1</sup>                                                    |
| GND_A           | 6, 8, PAD                                                              | _               | _   | Analog ground <sup>1</sup>                                                     |
|                 |                                                                        |                 |     | No Connect                                                                     |
| DNC             | 27, 28                                                                 | _               |     | Do not connect.                                                                |
| NC              | 12, 13, 14,<br>15, 16, 17,<br>18, 19, 20,<br>21, 22, 39,<br>40, 47, 48 | _               | _   | No connect                                                                     |

#### Table 1-1. QFN Pin Descriptions (Cont.)

1.All ground pins, including the ground paddle, must be tied to a common ground plane directly underneath the CS5302P.

## **1.3 Termination of Unused Pins**

Table 1-2 shows the required termination for unused pins (i.e., if the functionality of the pin is not being used). Pins not listed must be connected as shown in the typical connection drawings (see Section 2).

| Name            | Termination if unused |
|-----------------|-----------------------|
| ASP_DOUTx       | Float                 |
| RESET           |                       |
| SPI_SDO/I2C_SCL | Grounded              |
| SPI_SCK         | 7                     |
| SPI_SDI/I2C_SDA |                       |
| MCLK            |                       |
| CONFIGx         |                       |
| INnx            |                       |
| SPI_CS          | Connect to VDD_IO     |

#### Table 1-2. Termination of Unused Pins



## 1.4 Electrostatic Discharge (ESD) Protection



ESD-sensitive device. The CS5302P is manufactured on a CMOS process. Therefore, it is generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken while handling and storing this device. This device is qualified to current JEDEC ESD protection standards.



## 2 Typical Connection Diagram



Figure 2-1. Typical Connections



## 3 Characteristics and Specifications

Table 3-1 defines parameters as they are characterized in this section. Note that default register field configurations are used unless specified otherwise in the test conditions.

#### **Table 3-1. Parameter Definitions**

| Parameter                                    | Definition                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Channel separation                           | The difference in level between the active channel (driven to maximum full scale output) and the measured signal level in the idle channel at the test signal frequency. The active channel is configured and supplied with an appropriate input signal to drive a full scale output, with signal measured at the output of the associated idle channel. |
| Common-mode rejection ratio (CMRR)           | The ratio of a specified input signal (applied to both sides of a differential input), relative to the output signal that results from it.                                                                                                                                                                                                               |
| Dynamic range                                | The difference in level between the maximum full scale output signal and the sum of all harmonic distortion products plus noise with a low-level input signal applied. Typically, an input signal level 60 dB below full scale is used.                                                                                                                  |
| Power-supply rejection ratio (PSRR)          | The ratio of a specified power supply variation relative to the output signal that results from it. PSRR is measured under quiescent signal path conditions.                                                                                                                                                                                             |
| Total harmonic distortion plus noise (THD+N) | The ratio of the RMS sum of the harmonic distortion products plus noise in the specified bandwidth relative to the RMS amplitude of the fundamental (i.e., test frequency) output.                                                                                                                                                                       |

Note: Unless specified otherwise, all performance measurements are for a 10 Hz to 20 kHz bandwidth.

#### Table 3-2. Recommended Operating Conditions

Test conditions (unless specified otherwise): Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground.

|                     | Parameter                                               | Symbol              | Minimum | Maximum | Unit |
|---------------------|---------------------------------------------------------|---------------------|---------|---------|------|
| DC power supply     | Analog supply <sup>1</sup>                              | VDD_A1, VDD_A2      | 3.13    | 3.47    | V    |
|                     | Digital supply (powered from internal LDO) <sup>2</sup> | VDD_D               | 1.14    | 1.26    | V    |
|                     | Digital I/O supply                                      | VDD_IO              | 1.71    | 3.63    | V    |
| Supply ramp up/dow  | n (all supplies)                                        | t <sub>PWR-UD</sub> | 0.01    | 10      | ms   |
| Ambient temperature |                                                         | T <sub>A</sub>      | -40     | +85     | °C   |

**Note:** The device is fully functional and meets all parametric specifications in this section if operated within the specified conditions. Functionality and parametric performance is not guaranteed or implied outside of these limits. Operation outside of these limits may adversely affect device reliability.

1. The VDD\_A1 and VDD\_A2 rails should be tied together and powered from a single supply. The associated power domain is referred to as VDD\_A. 2. The digital supply is powered from an internal LDO regulator. The VDD\_D pin must be connected to the LDO output pin, LDO\_D\_FILT.

#### Table 3-3. Absolute Maximum Ratings

Test conditions (unless specified otherwise): Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground.

|                                            | Parameter                     |                      |                   | Minimum     | Maximum      | Unit |
|--------------------------------------------|-------------------------------|----------------------|-------------------|-------------|--------------|------|
| DC power supply Analog supply <sup>1</sup> |                               |                      | VDD_A1, VDD_A2    | -0.3        | 4.32         | V    |
|                                            | Digital supply                |                      | VDD_D             | -0.3        | 1.52         | V    |
|                                            | Digital I/O supply            |                      | VDD_IO            | -0.3        | 4.32         | V    |
| External voltage ap                        | plied to digital input/output |                      | V <sub>INDI</sub> | -0.3        | VDD_IO + 0.3 | V    |
| External voltage applied to analog inputs  |                               | V <sub>INAI</sub>    | -0.3              | VDD_A + 0.3 | V            |      |
| Input current                              | (                             | digital input/output | l <sub>in</sub>   | _           | ±10          | mA   |
|                                            |                               | analog inputs        |                   | —           | ±10          | mA   |
| Ambient operating t                        | emperature                    |                      | T <sub>A</sub>    | -40         | +115         | °C   |
| Junction operating temperature             |                               | Т <sub>Ј</sub>       | -40               | +125        | °C           |      |
| Storage temperatur                         | e                             |                      | T <sub>STG</sub>  | -65         | +150         | °C   |

**Caution:** Stresses beyond "Absolute Maximum Ratings" levels may cause permanent damage to the device. These levels are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Table 3-2 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

1. The VDD\_A1 and VDD\_A2 rails should be tied together and powered from a single supply. The associated power domain is referred to as VDD\_A.



#### Table 3-4. ADC Path Characteristics

Test conditions (unless specified otherwise): External components as shown in Fig. 2-1; VDD\_A = VDD\_IO = 3.3 V; VDD\_D = 1.2 V (powered from internal LDO); Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground;  $T_A = +25^{\circ}C$ ; 1 kHz sine wave test signal; Fs = 48 kHz, 32-bit audio data, MCLK = 24.576 MHz (PLL bypass).

| P                                          | arameter                                             | Min        | Тур                 | Max      | Units            |
|--------------------------------------------|------------------------------------------------------|------------|---------------------|----------|------------------|
| Input resistance (INnP to INnN)            |                                                      | —          | 50                  | —        | kΩ               |
| Full-scale input signal level <sup>1</sup> | 0 dBFS output                                        | —          | 2.0                 | _        | V <sub>RMS</sub> |
| Dynamic range                              | A-weighted<br>unweighted                             | 123<br>120 | 126<br>123          | _        | dB<br>dB         |
| THD+N                                      | −1 dBFS output<br>−20 dBFS output<br>−60 dBFS output | —          | -110<br>-100<br>-60 | _104<br> | dB<br>dB<br>dB   |
| CMRR                                       | 100 mV (peak-peak) 1 kHz                             | —          | 80                  | —        | dB               |
| Channel separation                         |                                                      | —          | 110                 | _        | dB               |
| Interchannel phase deviation               |                                                      | —          | 0.03                | _        | degree           |
| Interchannel gain deviation                |                                                      | _          | 0.1                 | _        | dB               |
| Gain drift                                 |                                                      | —          | ±100                | —        | ppm/°C           |
| PSRR (VDD_A)                               | 100 mV (peak-peak) 1 kHz sine wave                   | _          | 65                  | _        | dB               |

1. The full-scale input signal level is also the maximum analog input level, before clipping occurs. A sinusoidal input signal is assumed. Full-scale input signal level scales with VDD\_A.



#### Table 3-5. ADC Filter Characteristics

Test conditions (unless specified otherwise):  $VDD_A = VDD_IO = 3.3 V$ ;  $VDD_D = 1.2 V$  (powered from internal LDO); Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground;  $T_A = +25^{\circ}C$ ; 1 kHz sine wave test signal, 32-bit audio data.

| Fs = 32 kHz                                               | Fast roll-off | Parameter<br>Passband    | to –3 dB corner               | Min    | Тур               | <b>Max</b><br>0.47 | Units<br>Fs |
|-----------------------------------------------------------|---------------|--------------------------|-------------------------------|--------|-------------------|--------------------|-------------|
| 1 3 – 52 KHZ                                              |               | Passband ripple          | f ≤ 0.45 Fs                   | -0.092 |                   | 0.092              | dB          |
|                                                           |               | Stopband attenuation     | f ≥ 0.55 Fs                   | 98     |                   | 0.092              | dB          |
|                                                           |               | Group delay 1            | linear phase                  |        | <br>20.5/Fs       |                    | s s         |
|                                                           |               |                          | minimum phase                 | _      | 4.1/Fs            |                    | S           |
| s = 44.1 or                                               | Fast roll-off | Passband                 | to –3 dB corner               |        |                   | 0.48               | Fs          |
| 8 kHz                                                     |               | Passband ripple          | f ≤ 0.46 Fs                   | -0.011 |                   | 0.011              | dB          |
|                                                           |               | Stopband attenuation     | f ≥ 0.54 Fs                   | 98     |                   |                    | dB          |
|                                                           |               | Group delay <sup>1</sup> | linear phase                  |        | 27.6/Fs           |                    | s           |
|                                                           |               |                          | minimum phase                 | _      | 4.0/Fs            | _                  | s           |
|                                                           | Slow roll-off | Passband                 | to –3 dB corner               | _      | _                 | 0.46               | Fs          |
|                                                           |               | Passband ripple          | f ≤ 0.42 Fs                   | -0.099 |                   | 0.099              | dB          |
|                                                           |               | Stopband attenuation     | f ≥ 0.58 Fs                   | 96     |                   |                    | dB          |
|                                                           |               | Group delay <sup>1</sup> | linear phase                  | _      | 13.3/Fs           |                    | S           |
|                                                           |               |                          | minimum phase                 | —      | 3.9/Fs            | _                  | s           |
| s = 88.2 or                                               | Fast roll-off | Passband                 | to –3 dB corner               | _      |                   | 0.48               | Fs          |
| 6 kHz                                                     |               | Passband ripple          | f ≤ 0.45 Fs                   | -0.006 | _                 | 0.006              | dB          |
|                                                           |               | Stopband attenuation     | f ≥ 0.55 Fs                   | 111    |                   |                    | dB          |
|                                                           |               | Group delay <sup>1</sup> | linear phase                  | —      | 32.3/Fs           | —                  | S           |
|                                                           |               |                          | minimum phase                 | —      | 6.3/Fs            | —                  | S           |
|                                                           | Slow roll-off | Passband                 | to –3 dB corner               | —      | -                 | 0.43               | Fs          |
|                                                           |               | Passband ripple          | f ≤ 0.27 Fs                   | -0.011 | _                 | 0.011              | dB          |
|                                                           |               | Stopband attenuation     | f ≥ 0.77 Fs                   | 103    | _                 | —                  | dB          |
|                                                           |               | Group delay <sup>1</sup> | linear phase                  | _      | 7.0/Fs            | —                  | S           |
|                                                           |               |                          | minimum phase                 | —      | 4.1/Fs            | —                  | S           |
| Fs = 176.4 or<br>192 kHz                                  | Fast roll-off | Passband                 | to –3 dB corner               | —      |                   | 0.47               | Fs          |
|                                                           |               | Passband ripple          | f ≤ 0.43 Fs                   | -0.009 | _                 | 0.009              | dB          |
|                                                           |               | Stopband attenuation     | f ≥ 0.57 Fs                   | 99     |                   | —                  | dB          |
|                                                           |               | Group delay <sup>1</sup> | linear phase<br>minimum phase | _      | 19.1/Fs<br>5.2/Fs | _                  | s<br>s      |
|                                                           | Slow roll-off | Passband                 | to –3 dB corner               | _      |                   | 0.29               | Fs          |
|                                                           |               | Passband ripple          | f ≤ 0.12 Fs                   | -0.010 |                   | 0.010              | dB          |
|                                                           |               | Stopband attenuation     | f ≥ 0.67 Fs                   | 99     |                   |                    | dB          |
|                                                           |               | Group delay <sup>1</sup> | linear phase                  | _      | 6.4/Fs            |                    | S           |
|                                                           |               |                          | minimum phase                 | —      | 4.2/Fs            | _                  | s           |
| s = 352.8 or                                              | Fast roll-off | Passband                 | to –3 dB corner               | _      |                   | 0.48               | Fs          |
| 384 kHz                                                   |               | Passband ripple          | f ≤ 0.43 Fs                   | -0.010 |                   | 0.010              | dB          |
| 6 kHz<br>s = 176.4 or<br>92 kHz<br>s = 352.8 or<br>84 kHz |               | Stopband attenuation     | f ≥ 0.57 Fs                   | 100    |                   | _                  | dB          |
|                                                           |               | Group delay <sup>1</sup> | linear phase                  | _      | 23.8/Fs           | _                  | S           |
|                                                           |               |                          | minimum phase                 | —      | 7.5/Fs            | —                  | s           |
|                                                           | Slow roll-off | Passband                 | to –3 dB corner               | —      | _                 | 0.34               | Fs          |
|                                                           |               | Passband ripple          | f ≤ 0.06 Fs                   | -0.001 | _                 | 0.001              | dB          |
|                                                           |               | Stopband attenuation     | f ≥ 0.94 Fs                   | 129    | _                 | —                  | dB          |
|                                                           |               | Group delay <sup>1</sup> | linear phase                  | _      | 5.8/Fs            | —                  | S           |
|                                                           |               |                          | minimum phase                 | —      | 4.7/Fs            | —                  | S           |
| s = 705.6 or                                              | Fast roll-off | Passband                 | to –3 dB corner               | —      | _                 | 0.38               | Fs          |
|                                                           |               | Passband ripple          | f ≤ 0.22 Fs                   | -0.009 |                   | 0.009              | dB          |
|                                                           |               | Stopband attenuation     | f ≥ 0.78 Fs                   | 118    |                   | —                  | dB          |
|                                                           |               | Group delay <sup>1</sup> | linear phase                  | —      | 9.1/Fs            | _                  | S           |
|                                                           |               |                          | minimum phase                 | —      | 6.4/Fs            | —                  | S           |
|                                                           | Slow roll-off | Passband                 | to –3 dB corner               | —      |                   | 0.30               | Fs          |
|                                                           |               | Passband ripple          | f ≤ 0.03 Fs                   | -0.008 |                   | 0.008              | dB          |
|                                                           |               | Stopband attenuation     | f ≥ 0.97 Fs                   | 119    |                   | —                  | dB          |
|                                                           |               | Group delay <sup>1</sup> | linear phase                  | —      | 7.1/Fs            | —                  | S           |
|                                                           | 1             |                          | minimum phase                 | _      | 6.2/Fs            | I —                | S           |

1. Group delay is measured from the time at which a signal is presented on the input pins (INnP/INnN) to the time of the first data bit of the corresponding FSYNC frame being output on the ASP\_DOUTn pin.



#### Table 3-6. ADC High-Pass Filter (HPF)

Test conditions (unless specified otherwise):  $VDD_A = VDD_IO = 3.3 V$ ;  $VDD_D = 1.2 V$  (powered from internal LDO); Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground;  $T_A = +25^{\circ}C$ ; 1 kHz sine wave test signal; Fs = 48 kHz, 32-bit audio data.

| Parameter                 | Min      | Тур   | Max | Units  |
|---------------------------|----------|-------|-----|--------|
| Passband -0.01 dB corne   | r — I    | 19    | _   | Hz     |
| –3 dB corne               | r —      | 1     | _   | Hz     |
| Phase deviation f = 20 Hz | <u> </u> | 0.001 | _   | degree |
| Filter settling time      | _        | 0.4   |     | S      |

#### Table 3-7. Device Power Consumption

Test conditions (unless specified otherwise):  $VDD_A = VDD_IO = 3.3 V$ ;  $VDD_D = 1.2 V$  (powered from internal LDO); Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground;  $T_A = +25^{\circ}C$ ; 1 kHz sine wave test signal; ASP secondary mode, load capacitance (ASP\_DOUTn) = 20 pF, Fs = 48 kHz, 32-bit audio data.

|                        | Use Configuration             |                     |      | Total Power |
|------------------------|-------------------------------|---------------------|------|-------------|
|                        | I <sub>VDD_A</sub>            | I <sub>VDD_IO</sub> | (mW) |             |
| Reset                  | RESET = Logic 0               | 0.36                | 0.04 | 1.32        |
| Two channels enabled   |                               | 58.4                | 1.1  | 196         |
| Four channels enabled  | Mid impedance (INxx_HIZ = 0)  | 31.6                | 1.1  | 108         |
|                        | High impedance (INxx_HIZ = 1) | 58.4                | 1.1  | 196         |
| Eight channels enabled | Mid impedance (INxx_HIZ = 0)  | 58.6                | 1.9  | 200         |
|                        | High impedance (INxx_HIZ = 1) | 112.2               | 1.9  | 377         |

#### Table 3-8. Digital Interface Specifications and Characteristics

Test conditions (unless specified otherwise): Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground;  $T_A = +25^{\circ}C$ .

| Parameter                                               |                   |                 | Minimum    | Maximum    | Unit |
|---------------------------------------------------------|-------------------|-----------------|------------|------------|------|
| Input leakage current (per pin)                         |                   | I <sub>IN</sub> | —          | ±10        | μA   |
| Input capacitance (per pin)                             |                   | _               | —          | 5          | pF   |
| Digital I/O<br>(VDD_IO logic—all pins except CONFIGx)   | High-level output | V <sub>OH</sub> | 0.9×VDD_IO | —          | V    |
| (VDD_IO logic—all pins except CONFIGx)                  | Low-level output  | V <sub>OL</sub> | —          | 0.1×VDD_IO | V    |
|                                                         | High-level input  | V <sub>IH</sub> | 0.7×VDD_IO | —          | V    |
|                                                         | Low-level input   | VIL             | —          | 0.3×VDD_IO | V    |
| Digital I/O<br>(VDD_A logic—CONFIGx pins <sup>1</sup> ) | High-level output | V <sub>OH</sub> | 0.9×VDD_A  | —          | V    |
|                                                         | Low-level output  | V <sub>OL</sub> | —          | 0.1×VDD_A  | V    |

1. The CONFIGx pins are configured as digital output if HGC\_SPI\_EN is set; this is used to support the hybrid gain control (see Section 4.5.4). The CONFIGx pins also support digital output if configured as GP output (see Section 4.9).



#### Table 3-9. DC Characteristics

Test conditions (unless specified otherwise):  $VDD_A = VDD_IO = 3.3 V$ ;  $VDD_D = 1.2 V$  (powered from internal LDO); Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground;  $T_A = +25^{\circ}C$ .

|                       | Parameter                                 | Minimum       | Typical | Maximum | Unit |    |
|-----------------------|-------------------------------------------|---------------|---------|---------|------|----|
| ADC_FILT <sup>1</sup> | Nominal voltage                           |               |         | 3.3     | —    | V  |
|                       | Maximum output current                    |               |         | 0.01    | —    | mA |
| ADC_VMID 2            | Nominal voltage                           |               | —       | 1.65    | —    | V  |
|                       | Maximum output current                    |               | —       | 0.01    | —    | mA |
| VDD_A power-on r      | eset (POR) threshold (V <sub>POR</sub> )  | VDD_A rising  | 1.9     |         | 2.7  | V  |
|                       |                                           | VDD_A falling | 1.8     | —       | 2.6  | V  |
| VDD_D power-on r      | reset (POR) threshold (V <sub>POR</sub> ) | VDD_D rising  | 0.90    | _       | 1.05 | V  |
|                       |                                           | VDD_D falling | 0.75    | —       | 0.90 | V  |

1.ADC\_FILT characteristics are measured between ADC\_FILTP and ADC\_FILTN, and are provided as a guide for external component selection. The output current (arising from capacitor leakage) must be less than the maximum output current of the ADC\_FILT pin.

2. The output current (arising from capacitor leakage and the input-buffer circuit) must be less than the maximum output current of the ADC\_VMID pin. If a larger current is required, an external VMID buffer should be used. A buffer can be provided using a standard op-amp (noise voltage < 5 nV/√Hz, input current < 10 µA). An example circuit is as follows:



#### Table 3-10. Switching Specifications—Reset and Clock References

Test conditions (unless specified otherwise):  $VDD_A = VDD_IO = 3.3 V$ ;  $VDD_D = 1.2 V$  (powered from internal LDO); Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground;  $T_A = +25^{\circ}C$ .

|                            | Parameter                                                                                           | Symbol                | Minimum | Typical                                         | Maximum | Unit                            |
|----------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|---------|-------------------------------------------------|---------|---------------------------------|
| Reset                      | RESET low (logic 0) pulse width                                                                     | t <sub>RLPW</sub>     | 1       | _                                               | —       | ms                              |
|                            | RESET rising edge to control port active                                                            | t <sub>IRS</sub>      | —       |                                                 | 5       | ms                              |
| MCLK input                 | MCLK frequency (MCLK as clock source, PLL not used)                                                 | fMCLK                 | _       | 22.5792<br>24.576                               | _       | MHz<br>MHz                      |
|                            | MCLK duty cycle (MCLK as clock source, PLL not used)                                                | D <sub>MCLK</sub>     | 40      | _                                               | 60      | %                               |
|                            | MCLK frequency tolerance (MCLK as clock source, PLL not used)                                       |                       | -1      | _                                               | 1       | %                               |
| Phase-locked<br>loop (PLL) | REFCLK input frequency (BCLK or MCLK reference) <sup>1</sup>                                        | f <sub>REFCLK</sub>   |         | 2.8224<br>5.6448<br>11.2896<br>22.5792<br>3.072 |         | MHz<br>MHz<br>MHz<br>MHz<br>MHz |
|                            |                                                                                                     |                       |         | 6.144<br>12.288<br>24.576                       |         | MHz<br>MHz<br>MHz               |
|                            | REFCLK input duty cycle                                                                             | D <sub>REFCLK</sub>   | 45      | _                                               | 55      | %                               |
|                            | REFCLK frequency tolerance                                                                          | _                     | -1      | _                                               | 1       | %                               |
|                            | PLL output frequency Fs = 32, 48, 96, 192, 384, 768 kHz<br>Fs = 44.1, 88.2, 176.4, 352.8, 705.6 kHz |                       | _       | 24.576<br>22.5792                               | _       | MHz<br>MHz                      |
|                            | PLL output jitter                                                                                   | Jpll_out              | _       | 500                                             | -       | ps <sub>RMS</sub>               |
|                            | PLL output period jitter                                                                            | JPLL_OUT-PER          | _       | _                                               | 500     | ps                              |
|                            | PLL lock time                                                                                       | t <sub>PLL_LOCK</sub> | —       | 0.3                                             | 1       | ms                              |

1.Note the REFCLK input frequency must be integer-related to the sample rate. See Section 4.4 for further details.



#### Table 3-11. Switching Specifications—Audio Serial Port (ASP)

Test conditions (unless specified otherwise): VDD\_A = 3.3 V; VDD\_D = 1.2 V (powered from internal LDO); Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground; input timings are measured at  $V_{IL}$  and  $V_{IH}$  thresholds, output timings are measured at  $V_{OL}$  and  $V_{OH}$  thresholds for VDD\_IO logic (as specified in Table 3-8); T<sub>A</sub> = 25°C.

|                                   | Parameter 1,2,3,4,5                                                                                                                                                                                     |                                                                 | Symbol                    | Minimum                 | Maximum              | Unit           |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------|-------------------------|----------------------|----------------|
| Secondary Mode,<br>VDD_IO = 3.3 V | ASP_FSYNC input sample/frame rate                                                                                                                                                                       | Fs                                                              | 32                        | 768                     | kHz                  |                |
| VDD_IO = 3.3 V                    | ASP_FSYNC pulse width                                                                                                                                                                                   |                                                                 | t <sub>HI:FSYNC</sub>     | 1/f <sub>ASP_BCLK</sub> | _                    | ns             |
|                                   | ASP_BCLK frequency                                                                                                                                                                                      |                                                                 | f <sub>BCLK</sub>         | 2.048                   | 24.576               | MHz            |
|                                   | ASP_BCLK high period                                                                                                                                                                                    | t <sub>HI:BCLK</sub>                                            | 18                        | _                       | ns                   |                |
|                                   | ASP_BCLK low period                                                                                                                                                                                     |                                                                 | t <sub>LO:BCLK</sub>      | 18                      | _                    | ns             |
|                                   | ASP_FSYNC setup time before ASP_I                                                                                                                                                                       | BCLK latching edge                                              | t <sub>SU:FSYNC</sub>     | 5                       | _                    | ns             |
|                                   | ASP_FSYNC hold time after ASP_BCI                                                                                                                                                                       | LK latching edge                                                | t <sub>H:FSYNC</sub>      | 5                       | _                    | ns             |
|                                   | ASP_DOUT delay after ASP_BCLK launching edge                                                                                                                                                            | half-cycle mode, load = 50 pF<br>full-cycle mode, load = 150 pF | t <sub>D:BCLK-DOUT</sub>  | 0<br>0                  | 10<br>12             | ns<br>ns       |
|                                   | ASP_DOUT Hi-Z delay after<br>ASP_BCLK latching edge                                                                                                                                                     | half-cycle mode, load = 50 pF<br>full-cycle mode, load = 150 pF | t <sub>DLY:Hi</sub> z     | 0<br>0                  | 9<br>9               | ns<br>ns       |
|                                   | ASP_DOUT delay from Hi-Z after<br>ASP_BCLK launching edge                                                                                                                                               | half-cycle mode, load = 50 pF<br>full-cycle mode, load = 150 pF | <sup>t</sup> DLY:EN       | 0<br>10                 | 10<br>28             | ns<br>ns       |
|                                   | ASP_x load capacitance                                                                                                                                                                                  | ASP_DOUTx                                                       |                           | 0                       | 150                  | pF             |
| Primary Mode,<br>VDD_IO = 3.3 V   | ASP_FSYNC output sample/frame rate                                                                                                                                                                      | e                                                               | Fs                        | 32                      | 768                  | kHz            |
| VDD_IO = 3.3 V                    | ASP_BCLK frequency                                                                                                                                                                                      |                                                                 | f <sub>BCLK</sub>         | 2.8224                  | 24.576               | MHz            |
|                                   | ASP_BCLK duty cycle<br>PLL enabled, MCLK duty cycle 40–60%<br>PLL bypass, BCLK < 22.5792 MHz, MCLK 40–60%<br>PLL bypass, BCLK ≥ 22.5792 MHz, MCLK 45–55%<br>PLL bypass, BCLK ≥ 22.5792 MHz, MCLK 40–60% |                                                                 |                           |                         | 55<br>55<br>58<br>63 | %<br>%<br>%    |
|                                   | ASP_FSYNC delay time after ASP_BC                                                                                                                                                                       | CLK launching edge                                              | t <sub>D:BCLK-FSYNC</sub> | 0                       | 20                   | ns             |
|                                   | ASP_DOUT delay after ASP_BCLK launching edge                                                                                                                                                            | half-cycle mode, load = 50 pF<br>full-cycle mode, load = 150 pF | t <sub>D:BCLK-DOUT</sub>  | 0<br>0                  | 11<br>13             | ns<br>ns       |
|                                   | ASP_DOUT Hi-Z delay after<br>ASP_BCLK latching edge                                                                                                                                                     | half-cycle mode, load = 50 pF<br>full-cycle mode, load = 150 pF | t <sub>DLY:HiZ</sub>      | 0<br>0                  | 10<br>10             | ns<br>ns       |
|                                   | ASP_DOUT delay from Hi-Z after<br>ASP_BCLK launching edge                                                                                                                                               | half-cycle mode, load = 50 pF<br>full-cycle mode, load = 150 pF | t <sub>DLY:EN</sub>       | 0<br>7                  | 15<br>28             | ns<br>ns       |
|                                   | ASP_x load capacitance                                                                                                                                                                                  | ASP_BCLK<br>ASP_FSYNC<br>ASP_DOUTx                              | _                         | 0<br>0<br>0             | 50<br>50<br>150      | pF<br>pF<br>pF |
| Secondary Mode,<br>VDD_IO = 1.8 V | ASP_FSYNC input sample/frame rate                                                                                                                                                                       |                                                                 | Fs                        | 32                      | 768                  | kHz            |
| 0_10 = 1.8 V                      | ASP_FSYNC pulse width                                                                                                                                                                                   |                                                                 | t <sub>HI:FSYNC</sub>     | 1/f <sub>ASP_BCLK</sub> | _                    | ns             |
|                                   | ASP_BCLK frequency                                                                                                                                                                                      |                                                                 | f <sub>BCLK</sub>         | 2.048                   | 24.576               | MHz            |
|                                   | ASP_BCLK high period                                                                                                                                                                                    |                                                                 | t <sub>HI:BCLK</sub>      | 18                      | _                    | ns             |
|                                   | ASP_BCLK low period                                                                                                                                                                                     |                                                                 | t <sub>LO:BCLK</sub>      | 18                      | _                    | ns             |
|                                   | ASP_FSYNC setup time before ASP_I                                                                                                                                                                       | BCLK latching edge                                              | t <sub>SU:FSYNC</sub>     | 5                       | _                    | ns             |
|                                   | ASP_FSYNC hold time after ASP_BCI                                                                                                                                                                       | LK latching edge                                                | t <sub>H:FSYNC</sub>      | 5                       | _                    | ns             |
|                                   | ASP_DOUT delay after ASP_BCLK<br>launching edge                                                                                                                                                         | half-cycle mode, load = 50 pF<br>full-cycle mode, load = 150 pF | t <sub>D:BCLK-DOUT</sub>  | 0<br>0                  | 15<br>17             | ns<br>ns       |
|                                   | ASP_DOUT Hi-Z delay after<br>ASP_BCLK latching edge                                                                                                                                                     | half-cycle mode, load = 50 pF<br>full-cycle mode, load = 150 pF | t <sub>DLY:HiZ</sub>      | 0<br>0                  | 12<br>12             | ns<br>ns       |
|                                   | ASP_DOUT delay from Hi-Z after<br>ASP_BCLK launching edge                                                                                                                                               | half-cycle mode, load = 50 pF<br>full-cycle mode, load = 150 pF | t <sub>DLY:EN</sub>       | 0<br>11                 | 15<br>33             | ns<br>ns       |
|                                   | ASP_x load capacitance                                                                                                                                                                                  | ASP_DOUTx                                                       |                           | 0                       | 150                  | pF             |



#### Table 3-11. Switching Specifications—Audio Serial Port (ASP) (Cont.)

Test conditions (unless specified otherwise): VDD\_A = 3.3 V; VDD\_D = 1.2 V (powered from internal LDO); Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground; input timings are measured at  $V_{IL}$  and  $V_{IH}$  thresholds, output timings are measured at  $V_{OL}$  and  $V_{OH}$  thresholds for VDD\_IO logic (as specified in Table 3-8); T<sub>A</sub> = 25°C.

|                                 | Parameter 1,2,3,4,5                                       |                                | Symbol                   | Minimum | Maximum | Unit |
|---------------------------------|-----------------------------------------------------------|--------------------------------|--------------------------|---------|---------|------|
| Primary Mode,<br>VDD_IO = 1.8 V | ASP_FSYNC output sample/frame rate                        | Fs                             | 32                       | 768     | kHz     |      |
| VDD_IO = 1.0 V                  | ASP_BCLK frequency                                        |                                | f <sub>BCLK</sub>        | 2.8224  | 24.576  | MHz  |
|                                 |                                                           | nabled, MCLK duty cycle 40–60% |                          | 45      | 55      | %    |
|                                 |                                                           | K < 22.5792 MHz, MCLK 40–60%   |                          | 45      | 55      | %    |
|                                 | PLL bypass, BCL                                           | K ≥ 22.5792 MHz, MCLK 45–55%   |                          | 40      | 60      | %    |
|                                 | PLL bypass, BCL                                           | K ≥ 22.5792 MHz, MCLK 40–60%   |                          | 35      | 65      | %    |
|                                 | ASP_FSYNC delay time after ASP_BCLK                       | t <sub>D:BCLK-FSYNC</sub>      | 0                        | 20      | ns      |      |
|                                 | ASP_DOUT delay after ASP_BCLK                             | half-cycle mode, load = 50 pF  | t <sub>D:BCLK-DOUT</sub> | 0       | 16      | ns   |
|                                 | launching edge                                            | full-cycle mode, load = 150 pF |                          | 0       | 18      | ns   |
|                                 | ASP_DOUT Hi-Z delay after<br>ASP_BCLK latching edge       | half-cycle mode, load = 50 pF  | t <sub>DLY:HiZ</sub>     | 0       | 13      | ns   |
|                                 | ASP_BCLK latching edge                                    | full-cycle mode, load = 150 pF | DETITIE                  | 0       | 13      | ns   |
|                                 | ASP_DOUT delay from Hi-Z after<br>ASP_BCLK launching edge | half-cycle mode, load = 50 pF  |                          | 0       | 15      | ns   |
|                                 | ASP_BCLK launching edge                                   | full-cycle mode, load = 150 pF |                          | 7       | 34      | ns   |
|                                 | ASP_x load capacitance                                    | ASP_BCLK                       |                          | 0       | 50      | pF   |
|                                 |                                                           | ASP_FSYNC                      |                          | 0       | 50      | pF   |
|                                 |                                                           | ASP_DOUTx                      |                          | 0       | 150     | pF   |

1. The ASP\_BCLK launching edge is selectable. Half-cycle mode = ASP\_BCLK launching edge is opposite to latching edge. Full-cycle mode = ASP\_BCLK launching edge is same as latching edge.







#### Table 3-12. Switching Specifications—I<sup>2</sup>C Control Port

Test conditions (unless specified otherwise): VDD\_A = 3.3 V; VDD\_IO = 1.71–3.63 V; VDD\_D = 1.2 V (powered from internal LDO); Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground; input timings are measured at  $V_{IL}$  and  $V_{IH}$  thresholds, output timings are measured at  $V_{OL}$  and  $V_{OH}$  thresholds for VDD\_IO logic (as specified in Table 3-8); T<sub>A</sub> = 25°C.

| Parameter <sup>1,2</sup>                             |                                                                                                             | Symbol            | Minimum           | Maximum            | Unit           |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------|-------------------|--------------------|----------------|
| SCL clock frequency                                  |                                                                                                             | f <sub>SCL</sub>  |                   | 1000               | kHz            |
| Clock low time                                       |                                                                                                             | t <sub>LOW</sub>  | 500               | —                  | ns             |
| Clock high time                                      |                                                                                                             | t <sub>HIGH</sub> | 260               | —                  | ns             |
| Start condition hold time (before first clock pulse) |                                                                                                             | t <sub>HDST</sub> | 260               | —                  | ns             |
| Setup time for repeated start                        |                                                                                                             | tsus⊤             | 260               | —                  | ns             |
| Rise time of SCL and SDA                             | f <sub>SCL</sub> ≤ 100 kHz<br>100 kHz < f <sub>SCL</sub> ≤ 400 kHz<br>400 kHz < f <sub>SCL</sub> ≤ 1000 kHz | t <sub>RC</sub>   | 600<br>180<br>72  | 1000<br>300<br>120 | ns<br>ns<br>ns |
| Fall time of SCL and SDA                             | f <sub>SCL</sub> ≤ 100 kHz<br>100 kHz < f <sub>SCL</sub> ≤ 400 kHz<br>400 kHz < f <sub>SCL</sub> ≤ 1000 kHz | t <sub>FC</sub>   | 6.5<br>6.5<br>6.5 | 300<br>300<br>120  | ns<br>ns<br>ns |
| Rise time variation between SDA and SCL              |                                                                                                             | _                 |                   | 1.67               | х              |
| Fall time variation between SDA and SCL              | f <sub>SCL</sub> ≤ 100 kHz<br>100 kHz < f <sub>SCL</sub> ≤ 400 kHz<br>400 kHz < f <sub>SCL</sub> ≤ 1000 kHz | —                 |                   | 100<br>100<br>75   | ns<br>ns<br>ns |
| Setup time for stop condition                        |                                                                                                             | t <sub>SUSP</sub> | 260               | —                  | ns             |
| SDA setup time to SCL rising                         |                                                                                                             | t <sub>SUD</sub>  | 50                |                    | ns             |
| SDA input hold time from SCL falling <sup>3</sup>    |                                                                                                             | t <sub>HDDI</sub> | 0                 | —                  | ns             |
| Output data valid (Data/ACK) <sup>4</sup>            | f <sub>SCL</sub> ≤ 100 kHz<br>100 kHz < f <sub>SCL</sub> ≤ 400 kHz<br>400 kHz < f <sub>SCL</sub> ≤ 1000 kHz | t <sub>VDDO</sub> |                   | 3450<br>900<br>450 | ns<br>ns<br>ns |
| Bus free time between transmissions                  |                                                                                                             | t <sub>BUF</sub>  | 500               | —                  | ns             |
| SDA bus capacitance                                  |                                                                                                             | CB                | _                 | 550                | pF             |
| SCL/SDA pull-up resistance                           |                                                                                                             | R <sub>P</sub>    | 500               | —                  | Ω              |
| Pulse width of spikes to be suppressed               |                                                                                                             | t <sub>ps</sub>   | 0                 | 50                 | ns             |

1.All timing is relative to thresholds specified in Table 3-8,  $V_{IL}$  and  $V_{IH}$  for input signals, and  $V_{OL}$  and  $V_{OH}$  for output signals.

2.I<sup>2</sup>C control-port timing.



3.Data must be held long enough to bridge the transition time,  $t_{FC}$ , of SCL.

4. Time from falling edge of SCL until data output is valid.



#### Table 3-13. Switching Specifications—SPI Control Port

Test conditions (unless specified otherwise): VDD\_A = 3.3 V; VDD\_IO = 1.71–3.63 V; VDD\_D = 1.2 V (powered from internal LDO); Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground; input timings are measured at  $V_{IL}$  and  $V_{IH}$  thresholds, output timings are measured at  $V_{OL}$  and  $V_{OH}$  thresholds for VDD\_IO logic (as specified in Table 3-8); T<sub>A</sub> = 25°C.

| Parameter <sup>1</sup>                      | Symbol           | Minimum | Maximum | Unit |
|---------------------------------------------|------------------|---------|---------|------|
| SPI_SCK frequency                           | f <sub>SCY</sub> | —       | 24      | MHz  |
| SPI_CS falling edge to SPI_SCK rising edge  | t <sub>SSU</sub> | 5       | —       | ns   |
| SPI_SCK falling edge to SPI_CS rising edge  | t <sub>SHO</sub> | 0.5     | —       | ns   |
| SPI_SCK pulse width low                     | t <sub>SCL</sub> | 18.5    | —       | ns   |
| SPI_SCK pulse width high                    | t <sub>SCH</sub> | 18.5    | —       | ns   |
| SPI_SDI to SPI_SCK setup time               | t <sub>DSU</sub> | 5       | —       | ns   |
| SPI_SDI to SPI_SCK hold time                | t <sub>DHO</sub> | 2.5     | —       | ns   |
| SPI_SCK falling edge to SPI_SDO transition  | t <sub>DL</sub>  | 0       | 15      | ns   |
| SPI_CS rising edge to SPI_SDO output high-Z | _                | 0       | 15      | ns   |
| Bus free time between active SPI_CS         | t <sub>SH</sub>  | 20      |         | ns   |

1.SPI control-port timing.





#### Table 3-14. Switching Specifications—SPI Controller (Hybrid Gain Control)

Test conditions (unless specified otherwise):  $VDD_A = VDD_IO = 3.3 V$ ;  $VDD_D = 1.2 V$  (powered from internal LDO); Ground = GND = GND\_A = GND\_D = 0 V; voltages are with respect to ground; output timings are measured at  $V_{OL}$  and  $V_{OH}$  thresholds for  $VDD_A$  logic (as specified in Table 3-8);  $T_A = 25^{\circ}C$ .

| Parameter <sup>1,2</sup>                   | Symbol                              | Minimum          | Maximum | Unit   |     |
|--------------------------------------------|-------------------------------------|------------------|---------|--------|-----|
| HGC_SCK frequency                          |                                     | f <sub>SCY</sub> |         | 12.288 | MHz |
| HGC_CS falling edge to HGC_SCK rising edge |                                     |                  | 30      | —      | ns  |
| HGC_SCK falling edge to HGC_CS rising edge |                                     | t <sub>CHO</sub> | 30      | —      | ns  |
| HGC_SCK pulse width low                    |                                     | t <sub>SCL</sub> | 40      |        | ns  |
| HGC_SCK pulse width high                   |                                     | t <sub>SCH</sub> | 40      |        | ns  |
| HGC_SCK falling edge to HGC_SDO transition | C <sub>LOAD</sub> (HGC_SDO) = 30 pF | t <sub>DL</sub>  | -15     | 15     | ns  |
|                                            | $C_{LOAD}$ (HGC_SDO) = 60 pF        |                  | -20     | 20     | ns  |

1.SPI Controller timing, CPHA = 0.



2.SPI Controller timing, CPHA = 1.





## 4 Functional Description

## 4.1 Device Power and Reset

The CS5302P is powered using VDD\_A1, VDD\_A2, VDD\_D, and VDD\_IO external supplies.

**Notes:** The VDD\_A1 and VDD\_A2 rails should be tied together and powered from a single supply. The associated power domain is referred to as VDD\_A.

The digital supply, VDD\_D, is powered from an internal LDO regulator. The output of the LDO regulator is provided on the LDO\_D\_FILT pin—the VDD\_D pin should be connected to LDO\_D\_FILT.

There are no power-sequencing requirements—supplies can be enabled in any order.

The CS5302P is in reset if the RESET pin is asserted (Logic 0), or if the VDD\_A or VDD\_D supply is below the respective reset threshold defined in Table 3-9.

All ground pins, including the ground paddle, must be tied to a common ground plane directly underneath the CS5302P.

## 4.2 Hardware Configuration

The CS5302P supports hardware and software control modes. In hardware mode, the device configuration is determined entirely by external resistors connected to the hardware-control pins. In software mode, the I<sup>2</sup>C/SPI control port is used to configure the device.

In hardware mode, the audio serial port (ASP) configuration is selected using the CONFIG1 and CONFIG2 pins as described in Table 4-1. See Section 4.4 for more details of the sample-rate selection. See Section 4.7 for more details of the ASP operation.

| Pin Name | Pin Configura      | tion   | Description                                                     |
|----------|--------------------|--------|-----------------------------------------------------------------|
| CONFIG1  | Pull-up to VDD_A   | 0 Ω    | Software control mode (I <sup>2</sup> C/SPI)                    |
|          |                    | 4.7 kΩ | ASP Primary Mode, 44.1 kHz, 48 kHz sample rate                  |
|          |                    | 22 kΩ  | ASP Primary Mode, 88.2 kHz, 96 kHz sample rate                  |
|          |                    | 100 kΩ | ASP Primary Mode, 176.4 kHz, 192 kHz sample rate                |
|          | Pull-down to GND_A | 100 kΩ | ASP Secondary Mode, 176.4 kHz, 192 kHz sample rate              |
|          |                    | 22 kΩ  | ASP Secondary Mode, 88.2 kHz, 96 kHz sample rate                |
|          |                    | 4.7 kΩ | ASP Secondary Mode, 44.1 kHz, 48 kHz sample rate                |
|          |                    | 0 Ω    | ASP Secondary Mode, autodetect sample rate 1,2                  |
| CONFIG2  | Pull-up to VDD_A   | 0 Ω    | ASP TDM Mode—minimum time slots <sup>3</sup>                    |
|          |                    | 4.7 kΩ | ASP TDM Mode—maximum time slots 4,                              |
|          |                    |        | data output on BCLK falling edge (half-cycle mode) <sup>5</sup> |
|          |                    | 22 kΩ  | ASP TDM Mode—maximum time slots <sup>4</sup> ,                  |
|          |                    |        | data output on BCLK rising edge (full-cycle mode) <sup>6</sup>  |
|          |                    | 100 kΩ | —                                                               |
|          | Pull-down to GND_A | 100 kΩ | —                                                               |
|          |                    | 22 kΩ  | —                                                               |
|          |                    | 4.7 kΩ | ASP Left-Justified Mode                                         |
|          |                    | 0 Ω    | ASP I2S Mode                                                    |

Table 4-1. Hardware Control—ASP Configuration

1. Valid sample rates for autodetect are 32, 44.1, 48, 88.2, 96, 176.4, and 192 kHz.

2. Autodetect sample rate is only supported in MCLK = 256 fs(base) or MCLK = 512 fs(base) clocking configurations (see Table 4-3).

3. The ASP data format is configured to support the minimum number of time slots necessary for the 2-channel CS5302P output.

4. The ASP data format is configured to support the maximum number of time slots for the applicable BCLK rate.

5. Half-cycle mode = ASP\_DOUT launching edge (BCLK falling) is opposite to the receiving-device latching edge (BCLK rising).

6.Full-cycle mode = ASP\_DOUT launching edge (BCLK rising) is same as the receiving-device latching edge.



If the ASP is configured for TDM data format with maximum time slots, the TDM slot selection is determined using the CONFIG3 pin as described in Table 4-2. See Section 4.7 for more details of the ASP TDM modes.

| Pin Name | Pin Configura      | tion   | Description     |
|----------|--------------------|--------|-----------------|
| CONFIG3  | Pull-up to VDD_A   | 0 Ω    | Slots 14–15 [1] |
|          |                    | 4.7 kΩ | Slots 12–13 [1] |
|          |                    | 22 kΩ  | Slots 10–11 [1] |
|          |                    | 100 kΩ | Slots 8–9 [1]   |
|          | Pull-down to GND_A | 100 kΩ | Slots 6–7 [2]   |
|          |                    | 22 kΩ  | Slots 4–5 [2]   |
|          |                    | 4.7 kΩ | Slots 2–3       |
|          |                    | 0 Ω    | Slots 0–1       |

#### Table 4-2. Hardware Control—TDM Slot Selection

1.Slots 8–15 are only valid in 16-slot TDM Mode.

2.Slots 4–7 are only valid in 8-slot or 16-slot TDM Mode.

The clock-reference and ASP channel-ordering configuration is determined using the CONFIG4 pin as described in Table 4-3. See Section 4.4 for more details of the CS5302P clocking architecture. See Section 4.7.4 for more details of the ASP reverse channel-order option.

| Pin Name | Pin Configura           | Pin Configuration Clock Refere |                     | PLL     | Channel Order |
|----------|-------------------------|--------------------------------|---------------------|---------|---------------|
| CONFIG4  | G4 Pull-up to VDD_A 0 Ω |                                | BCLK = 64 fs        | Enabled | Default       |
|          |                         | 4.7 kΩ                         | MCLK = 512 fs(base) | Bypass  | Default       |
|          |                         | 22 kΩ                          | MCLK = 256 fs(base) | Enabled | Default       |
|          |                         | 100 kΩ                         | MCLK = 512 fs(base) | Enabled | Default       |
|          | Pull-down to GND_A      | 100 kΩ                         | MCLK = 512 fs(base) | Enabled | Reversed      |
|          |                         | 22 kΩ                          | MCLK = 256 fs(base) | Enabled | Reversed      |
|          |                         | 4.7 kΩ                         | MCLK = 512 fs(base) | Bypass  | Reversed      |
|          |                         | 0 Ω                            | BCLK = 64 fs        | Enabled | Reversed      |

#### Table 4-3. Hardware Control—Clocking Configuration

1.fs = sample rate, 44.1, 48, 88.2, 96, 176.4, or 192 kHz.

2.fs(base) is the base sample rate. fs(base) = 48 kHz for 48 kHz-related sample rates; fs(base) = 44.1 kHz for 44.1 kHz-related sample rates. 3.BCLK 64 fs configuration is only supported in ASP Secondary Mode.

4.Autodetect sample rate (see Table 4-1) is only supported in MCLK = 256 fs(base) or MCLK = 512 fs(base) clocking configurations.

In hardware mode, the digital filter selection is determined using the CONFIG5 pin as described in Table 4-4. See Section 4.6 for more details of the digital filters.

| Pin Name | Pin Configura      | tion   | Description                               |
|----------|--------------------|--------|-------------------------------------------|
| CONFIG5  | Pull-up to VDD_A   | 0 Ω    | Minimum phase, slow roll-off, HPF bypass  |
|          |                    | 4.7 kΩ | Minimum phase, fast roll-off, HPF bypass  |
|          |                    | 22 kΩ  | Linear phase, slow roll-off, HPF bypass   |
|          |                    | 100 kΩ | Linear phase, fast roll-off, HPF bypass   |
|          | Pull-down to GND_A | 100 kΩ | Linear phase, fast roll-off, HPF enabled  |
|          |                    | 22 kΩ  | Linear phase, slow roll-off, HPF enabled  |
|          |                    | 4.7 kΩ | Minimum phase, fast roll-off, HPF enabled |
|          |                    | 0 Ω    | Minimum phase, slow roll-off, HPF enabled |

In hardware mode, the device configuration is latched when reset is released (either power-on reset or deassertion of the RESET pin). In hardware mode, the configuration cannot be changed while the device is operational. To update the device configuration, the RESET pin must be asserted (Logic 0), or the device power cycled, in order to read new settings on the CONFIGx pins.

If software mode is selected (i.e., CONFIG1 is connected to VDD\_A), the ASP configuration and digital-filter selection are controlled by register writes via the applicable control interface. Unused CONFIGx pins should be terminated as described in Section 1.3.



**Notes:** In software mode, the CONFIG2, CONFIG3, and CONFIG4 pins can optionally be used to support the hybrid gain control function (see Section 4.5.4).

In software mode, the CONFIG5 pin is used to select the I<sup>2</sup>C target address (see Section 4.8). If the SPI control interface is used, it is recommended to connect the CONFIG5 pin to GND.

## 4.3 Software Configuration

Software control mode is enabled if the CONFIG1 pin is connected to VDD\_A. In software control mode, the CS5302P is configured by writing to control registers using the control port.

The control port supports I<sup>2</sup>C and SPI modes of operation; the applicable mode is detected automatically on the respective interface pins. In I<sup>2</sup>C mode, the target address is selectable using the CONFIG5 pin. See Section 4.8 for further details of the I<sup>2</sup>C/SPI control port.

In software control mode, GLOBAL\_EN is used as the global control field for enabling/disabling the CS5302P functions. The device should be configured using the applicable control registers before setting GLOBAL\_EN.

Note: The clocking (Section 4.4) and ASP (Section 4.7) control registers are only valid on the rising edge of GLOBAL\_ EN. Writing to these registers has no effect at any other time. It is recommended to select the disabled state (GLOBAL\_EN = 0) before writing to these registers.

A reset of the CS5302P can be triggered by writing 0x5A to the SW\_RESET field. A software reset disables all functions and sets the control registers to their default states.

## 4.4 System Clocking

Clocking for the CS5302P is provided from the ASP interface (BCLK) or else using the dedicated MCLK input.

The integrated PLL can be used to generate the internal system clock from the external reference. The MCLK signal can be used as a direct clock reference, bypassing the PLL. If BCLK is selected as the clock reference, the PLL is always used and cannot be bypassed.

In ASP Secondary Mode, the FSYNC input is used to control the ADC sample timing, enabling multiple CS5302P devices to operate synchronously in a system. See Section 4.7 for more details of the ASP.

The clocking architecture is illustrated in Fig. 4-1.



Figure 4-1. System Clocking



### 4.4.1 Hardware Control Mode

In hardware control mode, the clocking configuration is determined by the CONFIG4 pin (see Section 4.2). Four possible clocking configurations are supported as follows:

- BCLK reference—64 fs, PLL enabled
- MCLK reference—512 fs(base), PLL bypass
- MCLK reference—256 fs(base), PLL enabled
- MCLK reference—512 fs(base), PLL enabled

The clocking configuration is defined with reference to the sample rate (fs). Note that fs(base) is the *base sample rate*; fs(base) = 48 kHz for 48 kHz-related sample rates, fs(base) = 44.1 kHz for 44.1 kHz-related sample rates.

The sample rate is selected using the CONFIG1 pin as described in Section 4.2. Sample rates 44.1 kHz–192 kHz can be configured, or else the autodetect option (32 kHz–192 kHz) automatically configures the device according to the ASP interface clock signals. Note the autodetect sample-rate option is only valid if the clock reference source is MCLK (with or without PLL) and the ASP is operating in Secondary Mode (see Section 4.7).

The BCLK 64 fs configuration enables the CS5302P to be clocked from the audio serial port (ASP) operating in Secondary Mode, with no requirement for any other clock reference. Note that, in the BCLK 64 fs clocking configuration, the ASP data format must be either I<sup>2</sup>S, left-justified, or TDM (minimum time slots); the TDM (maximum time slots) format is not supported.

The MCLK-referenced configurations use a fixed clock frequency of 12.288 / 24.576 MHz (for 48 kHz-related sample rates), or 11.2896 / 22.5792 MHz (for 44.1 kHz-related sample rates).

The supported clocking configurations are summarized in Table 4-5.

| Description         | PLL Select | Reference Source | Reference Frequency       | ASP Operating Conditions <sup>1</sup>                                                                               |  |
|---------------------|------------|------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------|--|
| BCLK = 64 fs        | Enabled    | BCLK             | 64 × sample rate          | Secondary Mode only,<br>I <sup>2</sup> S, left-justified, or TDM (min slots) formats,<br>sample rates 44.1–192 kHz, |  |
|                     |            |                  |                           | sample-rate autodetect not supported.                                                                               |  |
| MCLK = 512 fs(base) | Bypass     | MCLK             | 24.576 MHz or 22.5792 MHz | Primary or Secondary Mode,                                                                                          |  |
| MCLK = 256 fs(base) | Enabled    | MCLK             | 12.288 MHz or 11.2896 MHz | I <sup>2</sup> S, left-justified, or TDM data formats                                                               |  |
| MCLK = 512 fs(base) | Enabled    | MCLK             | 24.576 MHz or 22.5792 MHz | sample rates 32–192 kHz, sample-rate autodetect supported.                                                          |  |

#### Table 4-5. System Clock Configuration

1. See Section 4.7 for details of the audio serial port (ASP).

The sample rate must be related to the system clock reference as described in Table 4-6.

#### Table 4-6. Sample Rate Options

| Reference Source | <b>Clocking Configuration</b> | Reference Frequency (MHz) | Sample Rate (kHz) |
|------------------|-------------------------------|---------------------------|-------------------|
| BCLK             | BCLK = 64 fs                  | 2.8224                    | 44.1              |
|                  |                               | 5.6448                    | 88.2              |
|                  |                               | 11.2896                   | 176.4             |
|                  |                               | 3.072                     | 48                |
|                  |                               | 6.144                     | 96                |
|                  |                               | 12.288                    | 192               |
| MCLK             | MCLK = 256 fs(base)           | 11.2896                   | 44.1, 88.2, 176.4 |
|                  |                               | 12.288                    | 32, 48, 96, 192   |
|                  | MCLK = 512 fs(base)           | 22.5792                   | 44.1, 88.2, 176.4 |
|                  |                               | 24.576                    | 32, 48, 96, 192   |

Note that, if MCLK is configured as the clock source (with or without PLL) and the ASP is configured in Secondary Mode, the external clocks (MCLK, BCLK, and FSYNC) must be derived from a common clock source. The clocks must be synchronized, but the phase difference is not important.



### 4.4.2 Software Control Mode

In software (I<sup>2</sup>C/SPI) control mode, the clocking configuration is selected using the following control fields:

The sample rate is configured using SAMPLE\_RATE. Sample rates 32 kHz–768 kHz can be configured, or else the
autodetect option automatically configures the device according to the ASP interface clock signals. The sample rate
must be related to the system clock reference as described in Table 4-8.

Note that the sample-rate autodetect option is only valid if all the following conditions are met:

- Sample rate is 32 kHz-192 kHz
- The clock reference source is MCLK (with or without PLL)
- ASP is operating in Secondary Mode (see Section 4.7)
- The system clock source is selected using SYSCLK\_SRC. The clock source can be either MCLK or the output from the PLL. If MCLK is selected (i.e., PLL bypass), the MCLK frequency must be 24.576 MHz (for 48 kHz-related sample rates) or 22.5792 MHz (for 44.1 kHz-related sample rates).
- The input reference to the PLL is selected using PLL\_REFCLK\_SRC. The reference can be either MCLK or BCLK. Note the BCLK reference is only valid if the ASP is operating in Secondary Mode.
- The frequency of the PLL input reference is configured using PLL\_REFCLK\_FREQ.

The supported clocking configurations are summarized in Table 4-7.

#### Table 4-7. System Clock Configuration

| SYSCLK_SRC | PLL_REFCLK_SRC | Description                 | Reference Frequency       | Sample Rate<br>Autodetect Supported |
|------------|----------------|-----------------------------|---------------------------|-------------------------------------|
| 0          | Х              | MCLK reference, PLL bypass  | 24.576 MHz or 22.5792 MHz | Yes                                 |
| 1          | 1              | MCLK reference, PLL enabled | Configured by             | Yes                                 |
| 1          | 0              | BCLK reference, PLL enabled | PLL_REFCLK_FREQ           | No                                  |

The sample rate must be related to the system clock reference as described in Table 4-8.

| Reference Frequency (MHz) | PLL_REFCLK_FREQ | Sample Rate (kHz) <sup>1</sup>  |
|---------------------------|-----------------|---------------------------------|
| 2.8224                    | 00              | 44.1, 88.2, 176.4, 352.8, 705.6 |
| 5.6448                    | 01              | _                               |
| 11.2896                   | 10              |                                 |
| 22.5792                   | 11              |                                 |
| 3.072                     | 00              | 32, 48, 96, 192, 384, 768       |
| 6.144                     | 01              | _                               |
| 12.288                    | 10              |                                 |
| 24.576                    | 11              |                                 |

#### Table 4-8. Sample Rate Options

1. Sample rate is configured using SAMPLE\_RATE.

Note that, if MCLK is configured as the clock source (with or without PLL) and the ASP is configured in Secondary Mode, the external clocks (MCLK, BCLK, and FSYNC) must be derived from a common clock source. The clocks must be synchronized, but the phase difference is not important.

## 4.5 ADC and Analog Input

The CS5302P supports two analog input channels, each incorporating a high-performance sigma-delta analog-to-digital converter (ADC). Digital volume and mute control is provided on each input channel.

Note that the digital volume and mute controls are supported in software (I<sup>2</sup>C/SPI) control mode only. In hardware control mode, all channels are enabled with 0 dB gain.

### 4.5.1 ADC Path Enable

The analog input and ADC paths are enabled using INx\_ADC\_EN (where x indicates the channel number 1–2).



The polarity of the ADC output can be inverted using INx\_INV for the respective channel.

### 4.5.2 Digital Volume and Mute

The ADC signal path incorporates a digital volume control, supporting a gain range of –127.5 dB to 0 dB in 0.5 dB steps. Volume ramping and digital mute is also supported.

The digital volume is configured using INx\_VOL for the respective input channel. The digital mute is enabled by setting INx\_MUTE.

Writing to the volume or mute fields has no effect on the signal path until a 1 is written to IN\_VU. Writing 1 to IN\_VU causes the volume and mute settings to be updated on all input paths simultaneously.

When the volume or mute is changed, the gain of the affected signal paths is ramped up or down to the new setting. For increasing gain, the rate is controlled by IN\_RAMP\_RATE\_INC; for decreasing gain, the rate is controlled by IN\_RAMP\_RATE\_DEC.

**Note:** The IN\_RAMP\_RATE\_INC and IN\_RAMP\_RATE\_DEC fields should not be changed while a volume ramp is in progress.

## 4.5.3 Input Clip Warning

The CS5302P provides a clip-warning function on the ADC input paths; this can be used to provide a warning of large or clipped signal levels. The clip warning is indicated using latching status bits, and can also be configured as a logic output on a hardware pin.

The clip-warning threshold level is configured using IN\_CLIP\_THRESH. The selected level applies to all input paths.

If an input signal exceeds the clip-warning threshold, the INx\_CLIP\_WARN bit is set (where *x* indicates the channel number 1–2). These bits are latching fields which, once set, remain set until a 1 is written to the respective bits. These bits can be polled at any time or in response to the logic output signal being asserted.

The clip-warning status can be configured as a logic output on a hardware pin. This is supported on different pins by setting the applicable control bit shown in Table 4-9.

The logic output is active low, i.e., Logic 0 if the clip-warning threshold is exceeded on any input path. The logic output can be either CMOS driven or open drain; this is selected using CLIP\_OP\_CFG.

| Pin Name  | Power Supply <sup>1</sup> | Output Enable     | Notes                                                                                                                    |
|-----------|---------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------|
| CONFIG4   | VDD_A                     | CONFIG4_CLIP_EN   | Clip-warning output is not supported if hybrid gain control (see                                                         |
| CONFIG3   | VDD_IO                    | CONFIG3_CLIP_EN   | Section 4.5.4) is used.                                                                                                  |
| CONFIG2   | VDD_IO                    | CONFIG2_CLIP_EN   |                                                                                                                          |
| SPI_CS    | VDD_IO                    | SPI_CS_CLIP_EN    | Clip-warning output is not supported if the SPI control port (see Section 4.8.2) is used.                                |
| ASP_DOUT2 | VDD_IO                    | ASP_DOUT2_CLIP_EN | Clip-warning output is not supported if the ASP (see<br>Section 4.7) is configured for 705.6 kHz or 768 kHz sample rate. |

#### Table 4-9. Clip Warning Output

1. The digital I/O logic levels for each pin are defined with respect to the applicable power supply. See Table 3-8 for details.

## 4.5.4 Hybrid Gain Control (HGC)

The CS5302P provides the capability to control an external preamplifier (or PGA) associated with the ADC input path. The combination of internal and external gain can be used to optimize the dynamic range of the signal path across a wide range of signal levels.

In typical applications, separate gain stages are provided for analog and digital control of the signal path. The analog stage provides a coarse gain control; the digital stage enables fine adjustment. The CS5302P enables external (analog) and internal (digital) gain adjustments to be fully synchronized across the combined gain range.

A configurable transient-masking function is integrated with the gain-control circuits; this enables seamless gain adjustment by actively suppressing the switching transients often associated with the analog gain selection.



The external PGA is controlled by the CS5302P using a serial interface implemented on the CONFIG pins as shown in Fig. 4-2. Multiple PGAs can be independently controlled in a daisy-chain configuration.



Figure 4-2. Hybrid Gain Control

To configure the signal path, the host processor writes control data to the CS5302P, which then forwards the data to the external PGAs using the serial interface. Zero-cross detection is used to synchronize the PGA configuration with the input signal and with the CS5302P digital volume control, ensuring seamless operation across the combined gain range.

Volume ramping is supported on the internal digital volume (see Section 4.5.2); the volume ramp is coordinated with the external PGA control, enabling smooth transitions across the full range of the internal and external gain selections.

The SPI controller interface can also be used to control auxiliary functions associated with the analog input path (e.g., high-pass filter, pad, or phantom power) using a port expander or similar external IC.

### 4.5.4.1 SPI Controller Interface Configuration

The SPI controller interface is supported using the CONFIG2, CONFIG3, and CONFIG4 pins, which must be configured for the SPI function if required. The SPI function is enabled using HGC\_SPI\_EN. The interface comprises three connections as follows:

- CONFIG2/HGC\_SCK = Clock output
- CONFIG3/HGC\_SDO = Data output
- CONFIG4/ $\overline{\text{HGC}}$  = Chip select ( $\overline{\text{CS}}$ ), active low

**Note:** The SPI interface connections are powered by VDD\_A. The digital I/O levels for these pins are referenced to nominal 3.3 V logic (see Table 3-8).

The CS5302P configures the analog gain circuits using a bit pattern which is transmitted to each of the connected devices in a daisy-chain manner. The bit pattern is shifted through each of the connected devices, allowing each device to be individually controlled via a shared data interface.

The SPI interface is fully configurable and flexible to support a wide variety of external gain-control implementations. The SPI data definition is not fixed on the CS5302P; the SPI data can be configured to support whatever bit patterns are required in the specific application.

The number of bits associated with each connected device is configured using the CHx\_BIT\_PATT\_LENGTH field for the respective audio channel. This field should be set to 0 for any audio channel where there is no associated device to be controlled.

A maximum of two auxiliary devices can also be controlled (e.g., for high-pass filter, pad, or phantom-power selection). The number of bits associated with the auxiliary devices is configured using the respective AUXx\_BIT\_PATT\_LENGTH field. This field should be set to 0 if there is no associated device to be controlled.



Typical connections are shown in Fig. 4-3. Note the CS5302P transmits the bit patterns in the sequence AUX2, AUX1, CH2, CH1. The daisy-chain wiring of the external devices must be in the order shown in Fig. 4-3, to ensure each device is configured with its corresponding bit pattern.





The SPI controller is configurable to support different timing and signal-polarity options. The CPOL bit controls the polarity of the clock output; the CPHA bit controls which phase of the clock cycle the data output is valid. See Table 3-14 for timing specifications.

The SPI clock rate is derived as an integer division of the system clock frequency (24.576 MHz for 48 kHz-related sample rates, or 22.5792 MHz for 44.1 kHz-related sample rates). The SPI clock rate is configured using SCK\_DIV. The fastest SPI clock rate is 12.288 MHz or 11.2896 MHz, depending on sample rate. Slower clock rates can be used to ensure correct timing of the bus signals in applications where a large load capacitance is connected to the SPI outputs.

The minimum idle period between SPI transactions is configured using CS\_IDLE\_DUR. The delay between the falling  $\overline{CS}$  edge and the first SCK edge is configured using CS\_FALL\_DELAY. The minimum delay between the last SCK edge and the rising  $\overline{CS}$  edge is configured using  $\overline{CS}$ \_RISE\_DELAY.

Note that, in normal operation, the timing of the rising  $\overline{CS}$  edge is controlled by the zero-cross detection; the  $CS\_RISE\_DELAY$  field determines the minimum delay.

The  $\overline{CS}$  output is asserted low at the start of each SPI transaction; the SPI controller then transmits the bit patterns for as many audio/aux channels as are configured with a non-zero bit-pattern length. After all the bit patterns have been transmitted,  $\overline{CS}$  is set high to complete the transaction (see Section 4.5.4.2 for further details on timing).

### 4.5.4.2 Gain Control Optimization

The CS5302P provides tunable parameters to minimize any audible artifacts when changing the gain configuration.

After a bit pattern has been clocked out to configure the analog gain circuits, the CS5302P waits for a zero-cross detection in the affected audio channel before completing the SPI transaction by deasserting the CS signal. This ensures the gain change is aligned with the zero crossing, on the assumption that deasserting the CS (Logic 1) causes the new gain setting to be applied immediately in the external circuit. A timeout for zero-cross detection is configured using ZC\_TIMEOUT.

The digital gain for each signal path is controlled internally to the CS5302P. After the analog gain is updated, a delay is applied before updating the digital gain. The delay is used to account for the time difference between the analog gain being updated and the change in signal level reaching the gain-control block. The delay, configured using DIG\_VOL\_DELAY, is used to align the analog and digital gain updates in the audio stream.



The DIG\_VOL\_DELAY field should be set equal to the sum of the external path delay (analog gain circuit + input buffer) and the ADC filter group delay. The ADC filter characteristics are specified in Table 3-5. The combined delay should be rounded down for the purposes of selecting the nearest DIG\_VOL\_DELAY option.

A transient-masking function is also available; this is enabled using TM\_EN. If enabled, the CS5302P repeats one audio sample for the duration of the transient period, masking the artifact arising from the gain change.

The TM\_DELAY field defines the time from the analog gain update to the onset of the transient masking. The duration of the masking is configured using TM\_HOLD\_TIME.

Transient masking is most effective on low-amplitude signals and is not recommended for larger signals. The CS5302P incorporates a level detector to selectively determine whether the masking should be applied. The transient-masking level detector is enabled on each audio channel using the respective CHx\_TM\_LD\_EN bit. The level detector calculates the signal level using an exponential moving average (EMA) function; the time constant is configurable using TM\_LD\_TIME.

If the level detector is enabled, the threshold for transient masking is configured using TM\_LD\_THRESH—masking is applied if the signal level is below the threshold. If the level detector is disabled, transient masking is applied regardless of the signal level.

### 4.5.4.3 Audio Channel Gain Control

The host processor configures the analog and digital gain for each audio channel by writing to the respective CHx\_ANA\_ VOL and CHx\_DIG\_VOL fields. The host also writes the CHx\_BIT\_PATT fields to provide the bit pattern to configure the external device for the required analog gain.

**Note:** The bit pattern is a maximum of 32 bits (the size is configured using CHx\_BIT\_PATT\_LENGTH). If the bit pattern is 16 bits or less, it is stored in the CHx\_BIT\_PATT\_1 field. The MSB represents the first-transmitted bit of the pattern; one or more of the LSBs may be unused, depending on the size of the bit pattern. If the bit pattern is more than 16 bits, the remaining bits are stored in CHx\_BIT\_PATT\_0.

The analog and digital gain settings do not become effective immediately on updating the control fields. Writing 1 to CHx\_ UPDATE indicates the settings for the respective audio channel have been updated and are ready to be applied; the CS5302P services each updated channel in turn and applies the respective gain settings at the earliest opportunity. Note that the exact timing varies, dependent on the zero-cross detection for each affected channel.

The BUSY\_STS bit, if set, indicates that gain updates are pending for one or more audio channels (i.e., gain settings have been written to the CS5302P, but not yet applied to the respective audio paths). The bit is cleared automatically when all updates have been applied to the respective channels.

Note that the gain settings and bit patterns for each audio channel can be written at any time, regardless of whether an earlier update is currently pending for that channel.

If an audio channel is enabled, but does not have any associated SPI-controlled external gain circuit, the analog gain and digital gain for the respective channel must be maintained at 0 dB (default).

For efficiency of the host-processor interactions, the CHx\_BIT\_PATT, CHx\_ANA\_VOL, and CHx\_DIG\_VOL fields can be written as a contiguous block (i.e., one auto-incrementing I<sup>2</sup>C/SPI write operation). The CHx\_UPDATE bit can be set in the same I<sup>2</sup>C/SPI operation as writing to the corresponding CHx\_DIG\_VOL.

**Note:** If CHx\_UPDATE is written 0 when updating the volume/bit-pattern fields, the settings are latched internally but the updates are not applied to the audio path and do not cause the BUSY\_STS bit to be set. Writing 0 to CHx\_UPDATE is used in the initialization steps described in Section 4.5.4.6. The hybrid gain control must be initialized as described in Section 4.5.4.6 before writing 1 to any of the CHx\_UPDATE bits.

### 4.5.4.4 Gain Ramping Control

The CS5302P supports independent control of the analog (coarse) and digital (fine) gain stages of the input path. When the digital gain is updated, the gain is ramped up or down to the new value; the ramp rate is configurable as described in Section 4.5.2. When the analog gain is updated, the CS5302P uses the digital gain to provide a ramped response, masking the larger step size of the analog gain.



For example, if the analog gain is increased by 3 dB, the gain step is initially canceled out by decreasing the digital gain by –3 dB. Following this, the digital gain is smoothly ramped up by 3 dB to give the desired overall gain.

Note there is no restriction on whether the analog, digital, or both gains are updated in the same operation—the gain ramping is supported for all combinations.

The gain ramping is illustrated in Fig. 4-4. In the example shown, the analog gain is updated from 0 dB to 3 dB. The digital gain is updated from 2 dB to 1 dB. The digital gain is initially set to -1 dB and then ramped to give a smooth transition from 2 dB to 4 dB in the overall (analog + digital) response.



Figure 4-4. Gain Ramping

The gain ramping is configurable using STEP\_RAMP\_EN. If this bit is set (default), the CS5302P uses a step change in the digital gain to mask the analog gain steps. If this bit is clear, there is no masking of the analog gain steps.

**Note:** If gain ramping is enabled (STEP\_RAMP\_EN = 1), the volume increasing/decreasing ramp rates must be set to nonzero values. See Section 4.5.2 to configure the volume ramp rates.

### 4.5.4.5 Auxiliary Device Control

The host processor configures the auxiliary devices by writing to the respective AUXx\_BIT\_PATT fields. Each field contains the bit pattern to configure the respective external device as required.

**Note:** The bit pattern is a maximum of 32 bits (the size is configured using AUXx\_BIT\_PATT\_LENGTH). If the bit pattern is 16 bits or less, it is stored in the AUXx\_BIT\_PATT\_1 field. The MSB represents the first-transmitted bit of the pattern; one or more of the LSBs may be unused, depending on the size of the bit pattern. If the bit pattern is more than 16 bits, the remaining bits are stored in AUXx\_BIT\_PATT\_0.

If the auxiliary bit patterns are updated, the new settings are latched internally and are not reflected in the SPI data output until a 1 is written to INIT\_UPDATE. Note that the host processor must confirm that the gain controller is idle (BUSY\_STS = 0) before writing to INIT\_UPDATE.

#### 4.5.4.6 Initialization

The hybrid gain controller must be initialized to ensure correct gain-ramping behavior. The host processor should configure the bit patterns, analog gain, and digital gain fields for all channels—writing CHx\_UPDATE = 0 for each audio channel— and then write 1 to INIT\_UPDATE to transmit the bit patterns and initialize the internal gain-control algorithms. Note that the host processor must confirm that the gain controller is idle (BUSY\_STS = 0) before writing to INIT\_UPDATE.

**Note:** There is no zero-cross detection or transient masking when using INIT\_UPDATE, so audible artifacts may occur. It is recommended to mute all audio channels (using INx\_MUTE) to suppress any unintended transients.

Writing to INIT\_UPDATE has no effect if BUSY\_STS = 1, indicating that gain updates are pending for one or more audio channels. The host processor can cancel any pending gain updates by writing 1 to ABORT—this can be used to return the controller to the idle state as quickly as possible, in readiness for initializing the system with a new configuration.

If the ABORT bit is written, the CS5302P does not become idle until it has finished applying the updates to the audio channel currently being processed. The host processor must always check the controller is idle (BUSY\_STS = 0) before writing to INIT\_UPDATE.



**Note:** Any gain updates that are canceled using the ABORT bit may result in an inconsistency between the register map and the respective internal/external gain settings. The ABORT bit should only be used as part of a control sequence that also uses INIT\_UPDATE to apply a new configuration to all channels.

### 4.5.5 External Components

The analog input channels are supported using external buffer circuits, also incorporating anti-alias filters. A typical buffer circuit is shown in Fig. 2-1; the typical buffer circuit shown produces a full-scale (0 dBFS) output from a 8 V<sub>RMS</sub> differential input.

Note that other input-buffer circuit topologies are possible, including support for single-ended input signals and the use of single-ended op-amps.

## 4.6 Digital Filter Selection

The ADC input path incorporates a decimation filter and a high-pass filter. Four types of decimation filter are supported:

- Fast roll-off, minimum phase
- · Fast roll-off, linear phase
- Slow roll-off, minimum phase
- Slow roll-off, linear phase

The minimum-phase filters offer the lowest latency and an impulse response with no pre-ringing, at the expense of potential in-band phase distortion. The linear-phase filters have no phase distortion, but also higher latency and a symmetric impulse response.

The slow roll-off filters offer the best impulse response and signal clarity across the audio bandwidth, minimizing latency and phase distortion up to 20 kHz. The fast roll-off filters maximize the signal bandwidth (as a function of the selected sample rate), and widen the stop band to a lower minimum frequency.

In hardware control mode, the filter selection is determined by the CONFIG5 pin (see Section 4.2). In software (I<sup>2</sup>C/SPI) control mode, the decimation filter is selected using IN\_FILTER\_SEL; the high-pass filter is enabled using IN\_HPF\_EN.

Performance plots showing the characteristics of the different filters are shown in Section 7.

## 4.7 Audio Serial Port (ASP)

The multichannel ASP supports the output of digital audio samples from the CS5302P. The ASP can be configured as a primary or secondary interface, and supports I<sup>2</sup>S, left-justified, and TDM data formats. The audio samples can be distributed across two data lines, enabling additional bandwidth and flexibility.

Timing specifications for the ASP are described in Table 3-11. An option is supported to drive the output data (DOUT) on the rising or falling BCLK edge; driving on the rising edge (assuming noninverted BCLK polarity) can be used to support a larger load capacitance by increasing the time between the launching edge from the CS5302P and the sampling edge at the receiving device.

In hardware control mode, the ASP data format is determined by the CONFIGx pins (see Section 4.2). In software (I<sup>2</sup>C/SPI) control mode, the ASP data format is configured using register fields.

In hardware mode, sample rates 32 kHz–192 kHz are supported. In software mode, the CS5302P supports sample rates 32 kHz–768 kHz.

### 4.7.1 Primary and Secondary Operation

The ASP interface can operate as a primary or secondary interface. In the primary configuration, the BCLK and FSYNC signals are generated by the CS5302P. In the secondary configuration, the BCLK and FSYNC pins are inputs, allowing another device to drive the respective signals.



In hardware control mode, the ASP is configured as a primary or secondary interface using the CONFIG1 pin (see Section 4.2). In software control mode, the ASP primary/secondary configuration is selected using ASP PRIMARY.

The ASP operation as a primary or secondary interface is illustrated in Fig. 4-5 and Fig. 4-6.





Figure 4-6. Secondary Mode

## 4.7.2 ASP Data Formats

The ASP interface can be configured to operate in I<sup>2</sup>S, left-justified, or TDM data formats as illustrated in Fig. 4-7 through Fig. 4-9. The data-bit order is MSB first in each case; data words are encoded in 2's complement (signed, fixed-point) format. Each audio sample is allocated a time slot within the FSYNC frame. Multiple data lines provide capacity to support different audio channels concurrently on different data pins.

 In I<sup>2</sup>S Mode, the MSB is valid on the second BCLK rising edge following a FSYNC transition. The other bits up to the LSB are valid on each successive BCLK cycle. Depending on word length, BCLK frequency, and sample rate, there may be unused BCLK cycles between the LSB of one sample and the MSB of the next.
 I<sup>2</sup>S Mode data format is shown in Fig. 4-7.



Figure 4-7. I<sup>2</sup>S Data Format



In Left-Justified Mode, the MSB is valid on the first BCLK rising edge following a FSYNC transition. The other bits
up to the LSB are valid on each successive BCLK cycle. Depending on word length, BCLK frequency, and sample
rate, there may be unused BCLK cycles between the LSB of one sample and the MSB of the next.
Left-Justified Mode data format is shown in Fig. 4-8.



Figure 4-8. Left-Justified Data Format

 In TDM modes, the MSB of the first channel is valid on the second BCLK rising edge following the rising FSYNC edge. Subsequent channels follow immediately after the previous one. Depending on word length, BCLK frequency, and sample rate, there may be unused BCLK cycles between the LSB of the last channel data and the start of the next FSYNC frame.

In Primary Mode, the FSYNC output resembles the frame pulse shown in Fig. 4-9. In Secondary Mode, the FSYNC pulse duration can be anything less than 1/Fs, provided the falling edge of the frame pulse occurs at least one BCLK period before the rising edge of the next frame pulse.

TDM Mode data format is shown in Fig. 4-9.



Figure 4-9. TDM Data Format

## 4.7.3 ASP Configuration

In hardware control mode, the ASP data format is determined by the CONFIG1 and CONFIG2 pins (see Section 4.2).

In software control mode, the ASP data format is configured using SAMPLE\_RATE and ASP\_FORMAT. If ASP Primary Mode is selected (see Section 4.7.1), the BCLK frequency is configured using ASP\_BCLK\_FREQ.

In software control mode, the BCLK polarity is selected using ASP\_BCLK\_INV. The polarity selection is valid in primary and secondary modes, and determines whether the data is valid for sampling on the rising edge or the falling edge.

The BCLK polarity is illustrated in Fig. 4-10 and Fig. 4-11. Note that, in hardware control mode, the BCLK polarity is assumed to be noninverted.





In TDM Mode, the two data-format options are supported as follows:

- TDM Mode—minimum time slots. The ASP data format is configured to support the minimum number of time slots necessary for the 2-channel CS5302P output. This mode allows the BCLK rate to be as low as possible, equating to a minimum of 32 BCLK cycles per audio sample.
- TDM Mode—maximum time slots. The ASP data format is configured to support the maximum number of time slots for the applicable BCLK rate. The mode is designed for the maximum BCLK rate (22.5792 MHz for 44.1 kHz-related sample rates, or 24.576 MHz for 48 kHz-related sample rates), enabling the maximum possible bandwidth on the ASP data bus to be shared with other devices.

Note that, for sample rates >192 kHz, the TDM data format is the same regardless of the minimum/maximum time-slot option.

If the ASP is configured for TDM Mode with maximum time slots, the output data (DOUT) can be driven either on the rising or falling BCLK edge. Driving on the rising edge (assuming noninverted BCLK polarity) can be used to support a larger load capacitance by increasing the time between the launching edge from the CS5302P and the sampling edge at the receiving device.

Note that the ASP timing options are dependent on the behavior of the receiving device. It is assumed, for noninverted BCLK, the data is sampled on the rising BCLK edge. Similarly, for inverted BCLK, it is assumed the data is sampled on the falling BCLK edge.

The DOUT drive options for half-cycle and full-cycle mode are described in Table 4-10. In full-cycle mode, the output data is driven on the same BCLK edge as it is sampled (i.e., one full BCLK cycle before the sampling edge).

| TDM Mode 1 | BCLK Polarity <sup>2</sup> | DOUT launching (drive) edge | DOUT latching (sampling) edge |
|------------|----------------------------|-----------------------------|-------------------------------|
| Half-cycle | Noninverted                | BCLK falling                | BCLK rising                   |
|            | Inverted                   | BCLK rising                 | BCLK falling                  |
| Full-cycle | Noninverted                | BCLK rising                 | BCLK rising                   |
|            | Inverted                   | BCLK falling                | BCLK falling                  |

| Table 4-10. | TDM Mode | Maximum | Time Slots | )—DOUT Drive | Timing |
|-------------|----------|---------|------------|--------------|--------|
|             |          |         |            |              |        |

1. The TDM variant is selected using the CONFIG2 pin (in hardware control mode) or ASP FORMAT (in software control mode).

2. The BCLK polarity is selected using ASP\_BCLK\_INV in software control mode. In hardware control mode, the polarity is assumed noninverted.



The ASP configuration depends on the sample rate and the selected data format as described in Table 4-11. The output data is provided on ASP\_DOUT1 in most cases; the ASP\_DOUT2 pin is used for 705.6 kHz/768 kHz operation only.

| ASP Format <sup>1</sup>          | ASP Sample Rate <sup>2,3</sup> | DOUT pins used | Time slots per<br>frame <sup>4</sup> | BCLK <sup>5,6</sup> |
|----------------------------------|--------------------------------|----------------|--------------------------------------|---------------------|
| I <sup>2</sup> S, Left-Justified | 32 kHz                         | 1              | 2                                    | BCLK ≥ 64 fs [7]    |
|                                  | 44.1 kHz, 48 kHz               | 1              | 2                                    | BCLK ≥ 64 fs        |
|                                  | 88.2 kHz, 96 kHz               | 1              | 2                                    | BCLK ≥ 64 fs        |
|                                  | 176.4 kHz, 192 kHz             | 1              | 2                                    | BCLK ≥ 64 fs        |
|                                  | 352.8 kHz, 384 kHz             | 1              | 2                                    | BCLK = 64 fs        |
|                                  | 705.6 kHz, 768 kHz             | —              | —                                    | —                   |
|                                  | Autodetect (32 kHz–192 kHz)    | 1              | 2                                    | BCLK ≥ 64 fs        |
| TDM—minimum time slots           | 32 kHz                         | 1              | 2                                    | BCLK ≥ 64 fs [7]    |
|                                  | 44.1 kHz, 48 kHz               | 1              | 2                                    | BCLK ≥ 64 fs        |
|                                  | 88.2 kHz, 96 kHz               | 1              | 2                                    | BCLK ≥ 64 fs        |
|                                  | 176.4 kHz, 192 kHz             | 1              | 2                                    | BCLK ≥ 64 fs        |
|                                  | 352.8 kHz, 384 kHz             | 1              | 2                                    | BCLK = 64 fs        |
|                                  | 705.6 kHz, 768 kHz             | 2              | 1                                    | BCLK = 32 fs        |
|                                  | Autodetect (32 kHz–192 kHz)    | 1              | 2                                    | BCLK ≥ 64 fs        |
| TDM—maximum time slots           | 32 kHz                         | 1              | 16                                   | BCLK ≥ 512 fs [7]   |
|                                  | 44.1 kHz, 48 kHz               | 1              | 16                                   | BCLK = 512 fs       |
|                                  | 88.2 kHz, 96 kHz               | 1              | 8                                    | BCLK = 256 fs       |
|                                  | 176.4 kHz, 192 kHz             | 1              | 4                                    | BCLK = 128 fs       |
|                                  | 352.8 kHz, 384 kHz             | 1              | 2                                    | BCLK = 64 fs        |
|                                  | 705.6 kHz, 768 kHz             | 2              | 1                                    | BCLK = 32 fs        |
|                                  | Autodetect (32 kHz–192 kHz)    | 1              | 4                                    | BCLK ≥ 128 fs       |

#### Table 4-11. ASP Data Format

1. The ASP format is selected using the CONFIG2 pin (in hardware control mode) or ASP\_FORMAT (in software control mode).

2. The sample rate is selected using the CONFIG1 pin (in hardware control mode) or SAMPLE\_RATE (in software control mode).

3. Sample rates 32 kHz–768 kHz supported in software control mode, 32 kHz–192 kHz in hardware control mode.

4. Time slots per frame is the number of data-sample time slots supported on each of the active DOUT pins.

5. The BCLK rate must be a constant integer multiple of the sample rate (fs).

- 6. In ASP primary mode (hardware control), the BCLK frequency is the minimum specified rate. In ASP primary mode (software control), the BCLK frequency is configured using ASP\_BCLK\_FREQ.
- 7. In ASP primary mode, the specified minimum BCLK frequency for 32 kHz sample rate is not supported. The available options correspond to 96 fs, 192 fs, 384 fs, or 768 fs.

The ASP data format in I<sup>2</sup>S, Left-Justified, and TDM interface modes as illustrated in Fig. 4-12 through Fig. 4-15. Refer to Table 4-11 for the applicable definition.

If I<sup>2</sup>S data format is selected, the ASP supports audio channels 1–2 as shown in Fig. 4-12. The minimum BCLK rate is 64 fs (where fs is the sample rate). A higher BCLK frequency can be used, resulting in unused BCLK cycles between the LSB of one sample and the MSB of the next.

Note that the output data is provided on ASP\_DOUT1; the ASP\_DOUT2 pin is not used.



Figure 4-12. I<sup>2</sup>S Data Format



• If Left-Justified data format is selected, the ASP supports audio channels 1–2 as shown in Fig. 4-13. The minimum BCLK rate is 64 fs (where fs is the sample rate). A higher BCLK frequency can be used, resulting in unused BCLK cycles between the LSB of one sample and the MSB of the next.

Note that the output data is provided on ASP\_DOUT1; the ASP\_DOUT2 pin is not used.



#### Figure 4-13. Left-Justified Data Format

In TDM Mode, the FSYNC frame is configured for 1, 2, 4, 8, or 16 slots as specified in Table 4-11.

In 4-, 8-, and 16-slot modes, the slot assignment for audio channels 1–2 is selected using the CONFIG3 pin (in hardware control mode—see Section 4.2) or else using ASP\_TDM\_SLOT (in software control mode). In 2-slot modes, the default slot assignment (slots 0–1) should be selected.

The BCLK rate is related to the sample rate (fs) as described in Table 4-11. Where applicable, the BCLK rate can be higher than the stated minimum, resulting in additional unused BCLK cycles between the last slot in the frame and the start of the next frame.

The ASP\_DOUTn pins are high impedance if the CS5302P is not transmitting data, allowing other devices on the bus to transmit data during any unused time slots.

In 2-, 4-, 8-, and 16-slot modes, the output data is provided on ASP\_DOUT1; the ASP\_DOUT2 pin is not used.

The 4-slot TDM format is shown in Fig. 4-14. In the example shown, audio channels 1–2 occupy TDM slots 0–1 respectively.



Figure 4-14. TDM Data Format—1 x DOUT

In 1-slot mode, the output data is provided on ASP\_DOUT1 and ASP\_DOUT2. Note the 1-slot format is used to support 705.6 kHz and 768 kHz sample rates only.

The 1-slot TDM format is shown in Fig. 4-15.



Figure 4-15. TDM Data Format—2 x DOUT



### 4.7.4 ASP Channel Reverse Order

The CS5302P supports an option to reverse the ASP channel order. If the reverse channel order is selected, the ASP data format is reconfigured to output the channels in the opposite order to the default order shown in Section 4.7.3.

The reverse channel-order option can be used to ease PCB layout constraints, enabling the ASP data ordering to be aligned with the external pin connections, regardless of the orientation of the device on the PCB.

The reverse channel order is illustrated in Fig. 4-16 and Fig. 4-17. The I<sup>2</sup>S data format is shown as an example; the equivalent channel substitutions are supported in left-justified and TDM format also.



Figure 4-16. Default Channel Order

Figure 4-17. Reverse Channel Order

In hardware control mode, the ASP channel order is selected using the CONFIG4 hardware control pin, as described in Section 4.2. In software (I<sup>2</sup>C/SPI) control mode, the ASP channel order is selected using ASP\_CH\_REVERSE.

## 4.8 I<sup>2</sup>C/SPI Control Port

The CS5302P incorporates a control port, supporting I<sup>2</sup>C or SPI modes of operation. In software control mode, the CS5302P is configured by writing to control registers using the control port.

The control port is automatically configured in I<sup>2</sup>C mode or SPI mode following the first valid I<sup>2</sup>C/SPI activity detected after power-on or hardware reset.

### 4.8.1 I<sup>2</sup>C Control Port

The I<sup>2</sup>C control port is supported using the I2C\_SCL and I2C\_SDA pins.

The CS5302P is a target device on the I<sup>2</sup>C bus—SCL is a clock input, while SDA is a bidirectional data pin. To allow arbitration of multiple targets (and/or multiple controllers) on the same interface, the CS5302P transmits Logic 1 by tristating the SDA pin, rather than pulling it high. An external pull-up resistor is required to pull the SDA line high so that the Logic 1 can be recognized by the controller.

In order to allow many devices to share a single two-wire control bus, every device on the bus has a unique 8-bit device address (this is not the same as the address of each register in the CS5302P). Note that the LSB of the device address is the read/write bit; this bit is set to Logic 1 for read and Logic 0 for write.

The I<sup>2</sup>C device address is configured using the CONFIG5 pin as described in Table 4-12.

| Pin Configura      | ition  | I2C Address               |
|--------------------|--------|---------------------------|
| Pull-up to VDD_A   | 0 Ω    | 0x9E (write), 0x9F (read) |
|                    | 4.7 kΩ | 0x9C (write), 0x9D (read) |
|                    | 22 kΩ  | 0x9A (write), 0x9B (read) |
|                    | 100 kΩ | 0x98 (write), 0x99 (read) |
| Pull-down to GND_A | 100 kΩ | 0x96 (write), 0x97 (read) |
|                    | 22 kΩ  | 0x94 (write), 0x95 (read) |
|                    | 4.7 kΩ | 0x92 (write), 0x93 (read) |
|                    | 0 Ω    | 0x90 (write), 0x91 (read) |

#### Table 4-12. I2C Address Selection—CONFIG5 pin



The host device indicates the start of data transfer with a high-to-low transition on SDA while SCL remains high. This indicates that a device address and subsequent address/data bytes follow. The CS5302P responds to the start condition and shifts in the next 8 bits on SDA (8-bit device address, including read/write bit, MSB first). If the device address received matches the device address of the CS5302P, the CS5302P responds by pulling SDA low on the next clock pulse (ACK). If the device address is not recognized or the R/W bit is set incorrectly, the CS5302P returns to the idle condition and waits for a new start condition.

If the device address matches the device address of the CS5302P, the data transfer continues. The controller indicates the end of data transfer with a low-to-high transition on SDA while SCL remains high. After receiving a complete address and data sequence the CS5302P returns to the idle state and waits for another start condition. If a start or stop condition is detected out of sequence at any point during data transfer (i.e., SDA changes while SCL is high), the device returns to the idle condition.

The I<sup>2</sup>C interface uses a 16-bit register address and 16-bit data words. The register address must be aligned to a 16-bit word boundary (i.e., the LSB must be 0). Note that the full I<sup>2</sup>C message protocol also includes a device address, a read/ write bit, and other signaling bits (see Fig. 4-18 and Fig. 4-19).

The CS5302P supports the following read and write operations:

- Single write
- Single read
- Multiple write
- Multiple read

Continuous (multiple) read and write modes allow register operations to be scheduled faster than is possible with single register operations. In these modes, the CS5302P automatically increments the register address after each data word. Successive data words can be input/output every two data bytes.

The I<sup>2</sup>C protocol for a single, 16-bit register write operation is shown in Fig. 4-18.



Note: The SDA pin is used as input for the control register address and data; SDA is pulled low by the receiving device to provide the acknowledge (ACK) response

#### Figure 4-18. Control Interface I<sup>2</sup>C Register Write

The I<sup>2</sup>C protocol for a single, 16-bit register read operation is shown in Fig. 4-19.



#### Figure 4-19. Control Interface I<sup>2</sup>C Register Read

The control interface also supports other register operations; the interface protocol for these operations is shown in Fig. 4-20 through Fig. 4-23. The terminology used in the following figures is detailed in Table 4-13.



| Terminology   | Description                              |
|---------------|------------------------------------------|
| S             | Start condition                          |
| Sr            | Repeated start                           |
| A             | Acknowledge (SDA low)                    |
| Ā             | No Acknowledge (SDA high)                |
| Р             | Stop condition                           |
| R/W           | Read/not Write: 0 = Write, 1 = Read      |
| [White field] | Data flow from bus controller to CS5302P |
| [Gray field]  | Data from CS5302P to bus controller      |

#### Table 4-13. Control Interface (I2C) Terminology

Fig. 4-20 shows a single register write to a specified address.



#### Figure 4-20. Single-Register Write to Specified Address







Fig. 4-22 shows a multiple register write to a specified address.



#### Figure 4-22. Multiple-Register Write to Specified Address



Fig. 4-23 shows a multiple register read from a specified address.



Figure 4-23. Multiple-Register Read from Specified Address

### 4.8.2 SPI Interface

The SPI interface is supported using the SPI\_CS, SPI\_SCK, SPI\_SDI, and SPI\_SDO pins.

The SDI (data-input) pin supports the following behavior:

- In write operations (R/W = 0), the SDI pin input is driven by the controlling device.
- In read operations (R/W = 1), the SDI pin is ignored following receipt of the valid register address.

The SDO (data-output) pin supports the following behavior:

- If CS is asserted (Logic 0), the SDO output is actively driven when outputting data and is high impedance at other times. If CS is not asserted, the SDO output is high impedance.
- The high-impedance state of the SDO output allows the pin to be shared with other peripheral devices.
- The output (SDO) data bit is available to the host device at the rising edge of SCK. See Table 3-13 for timing information.

The SPI interface uses a 15-bit register address and 16-bit data words. Note that the full SPI message protocol also includes a read/write bit and a 16-bit padding phase (see Fig. 4-24 and Fig. 4-25).

Continuous read and write modes enable multiple register operations to be scheduled faster than is possible with single register operations. In these modes, the CS5302P automatically increments the register address at the end of each data word, for as long as  $\overline{CS}$  is held low and SCK is toggled. Successive data words can be input/output every 16 clock cycles.

The SPI protocol is shown in Fig. 4-24 and Fig. 4-25.

Fig. 4-24 shows a single register write to a specified address.







Fig. 4-25 shows a single register read from a specified address.





Fig. 4-26 shows a multiple register write to a specified address.



#### Figure 4-26. Multiple-Register Write to Specified Address

Fig. 4-27 shows a multiple register read from a specified address.

|     | R/W= | 1                       |                 | Data read from Register Address: | Data read from Register Address + 2: | Data read from Register Address + 4: | etc. |   |
|-----|------|-------------------------|-----------------|----------------------------------|--------------------------------------|--------------------------------------|------|---|
| SDI | 1    | 15-bit register address | 16-bit padding  |                                  | (SDI input is ignored)               |                                      |      | 3 |
| SDO |      | (SDO output is          | high impedance) | 16-bit data word                 | 16-bit data word                     | 16-bit data word                     |      | Ś |

Figure 4-27. Multiple-Register Read from Specified Address

### 4.9 General-Purpose Output

The CS5302P supports general-purpose outputs on selected digital I/O pins. General-purpose (GP) outputs can be used to provide hardware control signals to other devices.

The general-purpose outputs are multiplexed with other pin functions (e.g., hybrid gain control, I<sup>2</sup>C/SPI control port, or the audio serial port). Note that care must be taken not to configure a pin for GP output if the shared pin function is required.

Each pin is configured for GP output by setting the respective \_FN bit as noted in Table 4-14. If a pin is configured for GP output, the logic output level is selected using the respective \_LVL bit.

| Pin Name        | Power<br>Supply <sup>1</sup> | Pin Function<br>Select | Output Level<br>Select | Notes                                                                                                             |
|-----------------|------------------------------|------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------|
| CONFIG5         | VDD_A                        | CONFIG5_FN             | CONFIG5_LVL            | GP output is not supported if the I2C control port (see Section 4.8.1) is used.                                   |
| CONFIG4/HGC_CS  | VDD_A                        | CONFIG4_FN             | CONFIG4_LVL            | GP output is not supported if hybrid gain control                                                                 |
| CONFIG3/HGC_SDO | VDD_A                        | CONFIG3_FN             | CONFIG3_LVL            | (see Section 4.5.4) is used.                                                                                      |
| CONFIG2/HGC_SCK | VDD_A                        | CONFIG2_FN             | CONFIG2_LVL            |                                                                                                                   |
| SPI_SCK         | VDD_IO                       | SPI_SCK_FN             | SPI_SCK_LVL            | GP output is not supported if the SPI control port                                                                |
| SPI_CS          | VDD_IO                       | SPI_CS_FN              | SPI_CS_LVL             | (see Section 4.8.2) is used.                                                                                      |
| ASP_DOUT2       | VDD_IO                       | ASP_DOUT2_FN           | ASP_DOUT2_LVL          | GP output is not supported if the ASP (see<br>Section 4.7) is configured for 705.6 kHz or<br>768 kHz sample rate. |

| Table 4-14. General Purpose Outpu |
|-----------------------------------|
|-----------------------------------|

1. The digital I/O logic levels for each pin are defined with respect to the applicable power supply. See Table 3-8 for details.



# 4.10 Device ID

The device ID, and other associated data, can be read from the control fields listed in Table 4-15.

| Table 4-15. Device ID |
|-----------------------|
|-----------------------|

| Label    | Description                 |
|----------|-----------------------------|
| DEVID    | Device ID                   |
| AREVID   | All-layer device revision   |
| MTLREVID | Metal-layer device revision |



# 5 Register Quick Reference

This section gives an overview of the control port registers. Refer to the following bit definition tables for bit assignment information.

This register view is for the CS5302P.

- The register field default values are established upon the deassertion of the RESET pin or following soft reset.
- A "—" represents a reserved field/access type.
- The reserved field values must not be modified.
- The registers are 16 bits wide, and only word transactions are allowed.
- All visible fields are read/write except where indicated with the following shading:

### Read/write access

Read-only access

Write-only access

### Table 5-1. Block Base Addresses

| Base Address | Block Name  | Register Quick<br>Reference | Register<br>Description<br>Reference |
|--------------|-------------|-----------------------------|--------------------------------------|
| 0x0000 0000  | DEVID       | Section 5.1                 | Section 6.1                          |
| 0x0000 0040  | CONFIG      | Section 5.2                 | Section 6.2                          |
| 0x0000 0080  | INPUT_PATH  | Section 5.3                 | Section 6.3                          |
| 0x0000 2000  | HGC         | Section 5.4                 | Section 6.4                          |
| 0x0000 3D00  | PIN_CONFIG  | Section 5.5                 | Section 6.5                          |
| 0x0000 3E00  | CLIP_DETECT | Section 5.6                 | Section 6.6                          |

# 5.1 DEVID

| Address     | Register | 15 | 14 | 13 | 12   | 11    | 10 | 9 | 8  | 7   | 6   | 5    | 4 | 3 | 2    | 1     | 0 |
|-------------|----------|----|----|----|------|-------|----|---|----|-----|-----|------|---|---|------|-------|---|
| 0x0000 0000 | DEVID    |    |    |    |      |       | •  |   | DE | VID |     |      |   |   |      |       |   |
| p. 44       |          | 0  | 1  | 0  | 1    | 0     | 0  | 1 | 1  | 0   | 0   | 0    | 0 | 0 | 0    | 1     | 0 |
| 0x0000 0004 | REVID    |    |    |    | _    | _     |    |   |    |     | ARE | EVID |   |   | MTLF | REVID |   |
| p. 44       |          | 0  | 0  | 0  | 0    | 0     | 0  | 0 | 0  | 1   | 0   | 1    | 1 | 0 | 0    | 0     | 0 |
| 0x0000 0022 | SW_RESET |    |    |    | SW_F | RESET |    |   |    |     |     |      | - | _ |      |       |   |
| p. 44       |          | 0  | 0  | 0  | 0    | 0     | 0  | 0 | 0  | 0   | 0   | 0    | 0 | 0 | 0    | 0     | 0 |

# 5.2 CONFIG

| Address     | Register            | 15 | 14 | 13 | 12             | 11 | 10 | 9                      | 8 | 7 | 6                    | 5               | 4        | 3  | 2 | 1         | 0                      |
|-------------|---------------------|----|----|----|----------------|----|----|------------------------|---|---|----------------------|-----------------|----------|----|---|-----------|------------------------|
| 0x0000 0040 | CLK_CFG_0           |    | _  |    | SYSCLK_<br>SRC |    | 1  | _                      | - |   | 1                    | PLL_REFC        | LK_FREQ  |    | _ |           | PLL_<br>REFCLK_<br>SRC |
| p. 45       |                     | 0  | 0  | 0  | 0              | 0  | 0  | 0                      | 0 | 0 | 0                    | 1               | 1        | 0  | 0 | 0         | 0                      |
| 0x0000 0042 | CLK_CFG_1           |    |    |    |                |    |    | _                      |   |   |                      |                 |          |    | S | SAMPLE_RA | ATE .                  |
| p. 45       |                     | 0  | 0  | 0  | 0              | 0  | 0  | 0                      | 0 | 0 | 0                    | 0               | 0        | 0  | 0 | 0         | 1                      |
| 0x0000 0044 | CHIP_ENABLE         |    |    |    |                |    |    |                        | _ |   |                      |                 |          |    |   |           | GLOBAL_<br>EN          |
| p. 45       |                     | 0  | 0  | 0  | 0              | 0  | 0  | 0                      | 0 | 0 | 0                    | 0               | 0        | 0  | 0 | 0         | 0                      |
| 0x0000 0048 | ASP_CFG             |    |    |    |                | _  |    |                        |   |   | ASP_<br>BCLK_<br>INV | ASP_<br>PRIMARY |          | _  |   | ASP_BC    | CLK_FREQ               |
| p. 46       |                     | 0  | 0  | 0  | 0              | 0  | 0  | 0                      | 0 | 0 | 0                    | 0               | 0        | 0  | 0 | 0         | 0                      |
| 0x0000 0050 | SIGNAL_PATH_<br>CFG |    |    |    | _              |    |    | ASP_CH_<br>REVERS<br>E |   | _ |                      | AS              | P_TDM_SL | ОТ | , | ASP_FORM  | AT                     |
| p. 46       |                     | 0  | 0  | 0  | 0              | 0  | 0  | 0                      | 0 | 0 | 0                    | 0               | 0        | 0  | 0 | 0         | 0                      |



# 5.3 INPUT\_PATH

| Address     | Register           | 15           | 14 | 13 | 12            | 11 | 10       | 9       | 8      | 7 | 6    | 5        | 4    | 3   | 2    | 1              | 0              |
|-------------|--------------------|--------------|----|----|---------------|----|----------|---------|--------|---|------|----------|------|-----|------|----------------|----------------|
| 0x0000 0080 | IN_ENABLES         |              |    |    |               |    | 1        | _       | _      |   |      |          | 1    |     |      | IN2_<br>ADC_EN | IN1_<br>ADC_EN |
| p. 47       |                    | 0            | 0  | 0  | 0             | 0  | 0        | 0       | 0      | 0 | 0    | 0        | 0    | 0   | 0    | 0              | 0              |
| 0x0000 0082 | IN_RAMP_SUM        |              | -  | _  |               |    | IN_CLIP_ | THRESH  |        | _ | IN_R | AMP_RATE | _DEC | —   | IN_F | AMP_RATE       | _INC           |
| p. 47       |                    | 0            | 0  | 0  | 0             | 0  | 0        | 0       | 0      | 0 | 0    | 1        | 0    | 0   | 0    | 1              | 0              |
| 0x0000 0086 | IN_FILTER          |              | _  |    | IN_HPF_<br>EN | -  | _        | IN_FILT | ER_SEL |   |      |          | -    | _   |      |                |                |
| p. 47       |                    | 0            | 0  | 0  | 0             | 0  | 0        | 0       | 0      | 0 | 0    | 0        | 0    | 0   | 0    | 0              | 0              |
| 0x0000 008A | IN_INV             |              |    |    |               |    |          | _       | _      |   |      |          |      |     |      | IN2_INV        | IN1_INV        |
| p. 48       |                    | 0            | 0  | 0  | 0             | 0  | 0        | 0       | 0      | 0 | 0    | 0        | 0    | 0   | 0    | 0              | 0              |
| 0x0000 0090 | IN_VOL_<br>CTRL1_0 | IN1_<br>MUTE |    |    |               | _  |          |         |        |   |      |          | IN1_ | VOL |      |                |                |
| p. 48       |                    | 1            | 0  | 0  | 0             | 0  | 0        | 0       | 0      | 0 | 0    | 0        | 0    | 0   | 0    | 0              | 0              |
| 0x0000 0092 | IN_VOL_<br>CTRL1_1 | IN2_<br>MUTE |    |    |               | _  |          |         |        |   |      |          | IN2_ | VOL |      |                |                |
| p. 48       |                    | 1            | 0  | 0  | 0             | 0  | 0        | 0       | 0      | 0 | 0    | 0        | 0    | 0   | 0    | 0              | 0              |
| 0x0000 00A0 | IN_VOL_CTRL5       |              |    |    |               |    |          |         | _      |   |      |          |      |     |      |                | IN_VU          |
| p. 49       |                    | 0            | 0  | 0  | 0             | 0  | 0        | 0       | 0      | 0 | 0    | 0        | 0    | 0   | 0    | 0              | 0              |

# 5.4 HGC

| Address     | Register   | 15 | 14 | 13 | 12    | 11      | 10        | 9  | 8 | 7 | 6   | 5       | 4                    | 3         | 2         | 1                | 0                |
|-------------|------------|----|----|----|-------|---------|-----------|----|---|---|-----|---------|----------------------|-----------|-----------|------------------|------------------|
| 0x0000 2000 | CONTROL    |    |    |    |       |         | _         |    |   |   |     |         | ABORT                |           | _         |                  | INIT_<br>UPDATE  |
| p. 49       |            | 0  | 0  | 0  | 0     | 0       | 0         | 0  | 0 | 0 | 0   | 0       | 0                    | 0         | 0         | 0                | 0                |
| 0x0000 2004 | STATUS     |    |    |    |       |         |           |    | _ |   |     |         |                      |           |           |                  | BUSY_<br>STS     |
| p. 49       |            | 0  | 0  | 0  | 0     | 0       | 0         | 0  | 0 | 0 | 0   | 0       | 0                    | 0         | 0         | 0                | 0                |
| 0x0000 2010 | GEN_CONFIG |    |    |    |       |         | _         |    |   |   |     |         | STEP_<br>RAMP_<br>EN | -         |           | ZC_TIMEOU        | JT               |
| p. 49       |            | 0  | 0  | 0  | 0     | 0       | 0         | 0  | 0 | 0 | 0   | 0       | 1                    | 0         | 1         | 1                | 1                |
| 0x0000 2014 | PATH_DELAY |    |    |    | TM_D  | ELAY    |           |    |   |   |     |         | DIG_VOI              | L_DELAY   |           |                  |                  |
| p. 50       |            | 0  | 0  | 0  | 0     | 0       | 0         | 1  | 1 | 0 | 0   | 0       | 0                    | 0         | 1         | 0                | 0                |
| 0x0000 2018 | TM         |    |    |    | TM_HO | _D_TIME |           |    |   |   |     |         | _                    |           |           |                  | TM_EN            |
| p. 50       |            | 0  | 0  | 0  | 0     | 0       | 1         | 1  | 1 | 0 | 0   | 0       | 0                    | 0         | 0         | 0                | 0                |
| 0x0000 201C | TM_LD_0    |    |    |    |       |         |           | -  | - |   |     |         |                      |           |           | CH2_TM_<br>LD_EN | CH1_TM_<br>LD_EN |
| p. 50       |            | 0  | 0  | 0  | 0     | 0       | 0         | 0  | 0 | 1 | 1   | 1       | 1                    | 1         | 1         | 1                | 1                |
| 0x0000 201E | TM_LD_1    |    | _  |    |       | TN      | /_LD_THRE | SH |   |   | _   |         |                      | -         | TM_LD_TIN | 1E               |                  |
| p. 51       |            | 0  | 0  | 0  | 0     | 1       | 0         | 0  | 1 | 0 | 0   | 0       | 0                    | 1         | 1         | 0                | 0                |
|             | SPI_0      |    |    |    |       | _       |           |    |   |   | SCK | C_DIV   |                      | -         | _         | CPHA             | CPOL             |
| p. 51       |            | 0  | 0  | 0  | 0     | 0       | 0         | 0  | 0 | 0 | 0   | 0       | 0                    | 0         | 0         | 0                | 0                |
| 0x0000 2022 | SPI_1      |    | -  | _  |       |         | CS_IDL    | -  |   |   | -   | E_DELAY |                      |           | -         | L_DELAY          |                  |
| p. 52       |            | 0  | 0  | 0  | 0     | 0       | 0         | 0  | 0 | 0 | 0   | 0       | 0                    | 0         | 0         | 0                | 0                |
| 0x0000 2030 | CH1_CONFIG |    |    |    |       | -       | _         |    |   |   |     |         | C                    | H1_BIT_PA | ATT_LENG  | TH               |                  |
| p. 52       |            | 0  | 0  | 0  | 0     | 0       | 0         | 0  | 0 | 0 | 0   | 0       | 0                    | 0         | 0         | 0                | 0                |
| 0x0000 2034 | CH2_CONFIG |    |    |    |       | -       | _         |    |   |   |     |         | C                    | H2_BIT_PA | ATT_LENG  | TH               |                  |
| p. 53       |            | 0  | 0  | 0  | 0     | 0       | 0         | 0  | 0 | 0 | 0   | 0       | 0                    | 0         | 0         | 0                | 0                |

# CS5302P 5.5 PIN\_CONFIG

| Address     | Register            | 15             | 14 | 13 | 12 | 11 | 10 | 9 | 8       | 7        | 6  | 5         | 4     | 3         | 2         | 1 | 0 |
|-------------|---------------------|----------------|----|----|----|----|----|---|---------|----------|----|-----------|-------|-----------|-----------|---|---|
| 0x0000 2050 | AUX1_CONFIG         |                |    |    |    |    |    |   |         |          |    |           | A     | UX1_BIT_P | ATT_LENGT | Ή |   |
| p. 53       |                     | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 2054 | AUX2_CONFIG         |                |    |    |    |    | _  |   |         |          |    |           | A     | UX2_BIT_P | ATT_LENGT | н |   |
| p. 53       |                     | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 2060 | CH1 BIT             |                |    |    |    |    |    |   | CH1 BIT | PATT 0   |    |           |       |           |           |   |   |
| p. 53       | PATT_0              | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 2062 | CH1_BIT_            |                |    |    |    |    |    |   | CH1_BIT | _PATT_1  |    |           |       |           |           |   |   |
| p. 53       | PATT_1              | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 2064 | CH1_VOL_0           |                |    | _  |    |    |    |   |         |          | CI | H1_ANA_VC | DL    |           |           |   |   |
| p. 54       |                     | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 2066 | CH1_VOL_1           | CH1_<br>UPDATE |    |    |    | —  |    |   |         |          |    |           | CH1_D | IG_VOL    |           |   |   |
| p. 54       |                     | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 2068 | CH2_BIT_            |                |    |    |    |    |    |   | CH2_BIT | _PATT_0  |    |           |       |           |           |   |   |
| p. 54       | PATT_0              | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 206A | CH2_BIT_<br>PATT_1  |                |    |    |    |    |    |   | CH2_BIT | _PATT_1  |    |           |       |           |           |   |   |
| p. 54       | FALL_I              | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 206C | CH2_VOL_0           |                |    | —  |    |    |    |   |         |          | Cł | H2_ANA_VC | DL    |           |           |   |   |
| p. 55       |                     | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 206E | CH2_VOL_1           | CH2_<br>UPDATE |    |    |    | —  |    |   |         |          |    |           | CH2_D | IG_VOL    |           |   |   |
| p. 55       |                     | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 20A0 | AUX1_BIT_           |                |    |    |    |    |    |   | AUX1 BI | T_PATT_0 |    |           |       |           |           |   |   |
| p. 55       | PATT_0              | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 20A2 | AUX1_BIT_           |                |    |    |    |    |    |   | AUX1_BI | T_PATT_1 |    |           |       |           |           |   |   |
| p. 55       | PATT_1              | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 20A4 | AUX2_BIT_           |                |    |    |    |    |    |   | AUX2_BI | T_PATT_0 |    |           |       |           |           |   |   |
| p. 56       | PATT_0              | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |
| 0x0000 20A6 | AUX2_BIT_<br>PATT_1 |                |    |    |    |    |    |   | AUX2_BI | T_PATT_1 |    |           |       |           |           |   |   |
| p. 56       |                     | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0  | 0         | 0     | 0         | 0         | 0 | 0 |

# 5.5 PIN\_CONFIG

| Address     | Register    | 15              | 14 | 13 | 12 | 11 | 10 | 9               | 8               | 7                       | 6                       | 5                       | 4               | 3                  | 2 | 1 | 0                         |
|-------------|-------------|-----------------|----|----|----|----|----|-----------------|-----------------|-------------------------|-------------------------|-------------------------|-----------------|--------------------|---|---|---------------------------|
| 0x0000 3D1C | PAD_CLIP    | CLIP_<br>OP_CFG |    |    |    | _  |    |                 |                 | CONFIG4<br>_CLIP_<br>EN | CONFIG3<br>_CLIP_<br>EN | CONFIG2<br>_CLIP_<br>EN | _               | SPI_CS_<br>CLIP_EN |   | _ | ASP_<br>DOUT2_<br>CLIP_EN |
| p. 56       |             | 0               | 0  | 0  | 0  | 0  | 0  | 0               | 0               | 0                       | 0                       | 0                       | 0               | 0                  | 0 | 0 | 0                         |
| 0x0000 3D20 | PAD_HGC_SPI |                 |    |    |    |    |    |                 | _               |                         |                         |                         |                 |                    |   |   | HGC_<br>SPI_EN            |
| p. 57       |             | 0               | 0  | 0  | 0  | 0  | 0  | 0               | 0               | 0                       | 0                       | 0                       | 0               | 0                  | 0 | 0 | 0                         |
| 0x0000 3D24 | PAD_FN      |                 |    | -  | _  |    |    | CONFIG5<br>_FN  | CONFIG4<br>_FN  | CONFIG3<br>_FN          | CONFIG2<br>_FN          | _                       | SPI_<br>SCK_FN  | SPI_CS_<br>FN      |   | _ | ASP_<br>DOUT2_<br>FN      |
| p. 57       |             | 0               | 0  | 0  | 0  | 0  | 0  | 0               | 0               | 0                       | 0                       | 0                       | 0               | 0                  | 0 | 0 | 0                         |
| 0x0000 3D28 | PAD_LVL     |                 |    | -  | _  |    |    | CONFIG5<br>_LVL | CONFIG4<br>_LVL | CONFIG3<br>_LVL         | CONFIG2<br>_LVL         | _                       | SPI_<br>SCK_LVL | SPI_CS_<br>LVL     |   | _ | ASP_<br>DOUT2_<br>LVL     |
| p. 57       |             | 0               | 0  | 0  | 0  | 0  | 0  | 0               | 0               | 0                       | 0                       | 0                       | 0               | 0                  | 0 | 0 | 0                         |



# 5.6 CLIP\_DETECT

| Address     | Register  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2                     | 1                     | 0 |
|-------------|-----------|----|----|----|----|----|----|---|---|---|---|---|---|---|-----------------------|-----------------------|---|
| 0x0000 3E1C | CLIP_WARN |    | -  |    |    |    |    | _ | - |   |   |   | - |   | IN2_<br>CLIP_<br>WARN | IN1_<br>CLIP_<br>WARN | - |
| p. 58       |           | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                     | 0                     | 0 |



# 6 Register Descriptions

This section describes each of the control port registers.

This register view is for the CS5302P.

- The register field default values are established upon the deassertion of the RESET pin or following soft reset.
- A "—" represents a reserved field/access type.
- The reserved field values must not be modified.
- The registers are 16 bits wide, and only word transactions are allowed.
- All visible fields are read/write except where indicated with the following shading:

# Read/write access Read-only access

# 6.1 DEVID

### 6.1.1 DEVID

#### Address: 0x0000 0000

Write-only access



| Bits | Name  |                                                                                                | Description              |
|------|-------|------------------------------------------------------------------------------------------------|--------------------------|
| 15:0 | DEVID | This register indicates the Device ID CS5302P.<br>0x0000–0x5301 = Reserved<br>0x5302 = CS5302P | 0x5303–0xFFFF = Reserved |

### 6.1.2 REVID

#### Address: 0x0000 0004

| RO      | 158  | 7 | 6   | 5    | 4 | 3        | 2 | 1 | 0 |  |  |
|---------|------|---|-----|------|---|----------|---|---|---|--|--|
|         | —    |   | ARE | EVID |   | MTLREVID |   |   |   |  |  |
| Default | 0x00 | 1 | 0   | 1    | 1 | 0        | 0 | 0 | 0 |  |  |

| Bits | Name     | De                                                    | escription                                        |  |  |  |  |  |  |
|------|----------|-------------------------------------------------------|---------------------------------------------------|--|--|--|--|--|--|
| 15:8 | —        | Reserved                                              |                                                   |  |  |  |  |  |  |
| 7:4  | AREVID   | This field indicates the all-layer device revision.   |                                                   |  |  |  |  |  |  |
|      |          | 0x0–0x9 = Reserved<br>0xA = Revision Ax               | 0xB = (Default) Revision Bx<br>0xC–0xF = Reserved |  |  |  |  |  |  |
| 3:0  | MTLREVID | This field indicates the metal-layer device revision. |                                                   |  |  |  |  |  |  |
|      |          | 0x0 = (Default) Revision x0<br>0x1–0xF = Reserved     |                                                   |  |  |  |  |  |  |

### 6.1.3 SW\_RESET

Reserved

#### Address: 0x0000 0022

|         |                                                    | _  |    |      | 1     |    |   |   | ı   |           |   |                       | 1 |   |   |   |
|---------|----------------------------------------------------|----|----|------|-------|----|---|---|-----|-----------|---|-----------------------|---|---|---|---|
| WO      | 15                                                 | 14 | 13 | 12   | 11    | 10 | 9 | 8 | 7   | 6         | 5 | 4                     | 3 | 2 | 1 | 0 |
|         |                                                    |    |    | SW_F | RESET |    |   |   | -   |           |   |                       |   |   |   |   |
| Default | 0                                                  | 0  | 0  | 0    | 0     | 0  | 0 | 0 | 0   | 0         | 0 | 0                     | 0 | 0 | 0 | 0 |
| Bits    | ts Name                                            |    |    |      |       |    |   |   | De  | escriptio | n |                       |   |   |   |   |
| 15:8    | SW_RESET Software Reset. Writing 0x5A triggers a   |    |    |      |       |    |   |   | et. |           |   |                       |   |   |   |   |
|         | 0x00 = (Default) No action<br>0x01–0x59 = Reserved |    |    |      |       |    |   |   |     |           |   | ftware re<br>F = Rese |   |   |   |   |

7:0



# 6.2 CONFIG

| 6.2.1   | С     | LK_CF    | G_0  | )                    |          |           |           |           |                      |          |                        |            |          | Addres   | ss: 0x0 | 000 0040               |
|---------|-------|----------|------|----------------------|----------|-----------|-----------|-----------|----------------------|----------|------------------------|------------|----------|----------|---------|------------------------|
| RW      | 15    | 14       | 13   | 12                   | 11       | 10        | 9         | 8         | 7                    | 6        | 5                      | 4          | 3        | 2        | 1       | 0                      |
|         |       | _        |      | SYSCLK_<br>SRC       |          |           | -         | _         |                      |          | PLL_REFC               | LK_FREQ    |          | —        |         | PLL_<br>REFCLK_<br>SRC |
| Default | 0     | 0        | 0    | 0                    | 0        | 0         | 0         | 0         | 0                    | 0        | 1                      | 1          | 0        | 0        | 0       | 0                      |
| Bits    |       | Name     |      |                      |          |           |           |           | De                   | scriptio | on                     |            |          |          |         |                        |
| 15:13   |       | _        |      | Reserved             |          |           |           |           |                      |          |                        |            |          |          |         |                        |
| 12      | SY    | SCLK_SF  | RC   | System cl            | ock sou  | rce. If M | CLK is s  | elected,  | the PLL i            | s bypas  | sed.                   |            |          |          |         |                        |
|         |       |          |      | 0 = (De<br>1 = PLL   |          | CLK       |           |           |                      |          |                        |            |          |          |         |                        |
| 11:6    |       | —        |      | Reserved             |          |           |           |           |                      |          |                        |            |          |          |         |                        |
| 5:4     | PLL_F | REFCLK_I | FREQ | PLL refere           | ence clo | ck frequ  | ency. Th  | e selecti | on must              | match th | ne freque              | ncy of the | e select | ed input | referen | ce.                    |
|         |       |          |      | 00 = 3.0<br>01 = 6.7 |          |           |           |           |                      |          | ) = 12.28<br>I = (Defa |            |          | 92 MHz   |         |                        |
| 3:1     |       | _        |      | Reserved             |          |           |           |           |                      |          |                        |            |          |          |         |                        |
| 0       | PLL_  | REFCLK   | SRC  | PLL refere           | ence clo | ck sourc  | e. Note t | the BCLI  | <pre>K referen</pre> | ce is on | ly valid in            | ASP Se     | condary  | Mode.    |         |                        |
|         |       |          |      | 0 = (De<br>1 = MC    |          | CLK       |           |           |                      |          |                        |            |          |          |         |                        |

# 6.2.2 CLK\_CFG\_1

Address: 0x0000 0042

| RW      | 158  | 7 | 6 | 5 | 4 | 3 | 2 | 1           | 0 |
|---------|------|---|---|---|---|---|---|-------------|---|
|         | —    |   |   | _ |   |   |   | SAMPLE_RATE |   |
| Default | 0x00 | 0 | 0 | 0 | 0 | 0 | 0 | 0           | 1 |

| Bits | Name |          | Description                                                                                                                                                                                                          |
|------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:3 | —    | Reserved |                                                                                                                                                                                                                      |
| 2:0  |      |          | e rate must be integer-related to the system clock frequency.<br>32-192kHz, clock reference = MCLK, and the ASP is in Secondary<br>100 = 384/356.8 kHz<br>101 = 768/705.6 kHz<br>110 = Auto-detect<br>111 = Reserved |

#### 623 CHIP ENABLE

| 6.2.3   | CH   | IP_ENABL | E |   |   |   |   | Addres | s: 0x0000 0044 |
|---------|------|----------|---|---|---|---|---|--------|----------------|
| RW      | 158  | 7        | 6 | 5 | 4 | 3 | 2 | 1      | 0              |
|         | —    |          |   |   | — |   |   |        | GLOBAL_EN      |
| Default | 0x00 | 0        | 0 | 0 | 0 | 0 | 0 | 0      | 0              |

| Bits | Name | Description                                                                                                                                                                                                                                                                       |
|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:1 | —    | Reserved                                                                                                                                                                                                                                                                          |
| 0    | -    | Global enable. Set to 1 to configure and enable all functions. Clear to 0 to disable. Note the clocking and ASP control registers are only valid on the rising edge of GLOBAL_EN. It is recommended to select the disabled state (GLOBAL_EN=0) before writing to these registers. |



### 6.2.4 ASP CFG

Address: 0x0000 0048

| 6.2.4   | AS    | P_CFG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |   |             |   | Addres | s: 0x0000 0048 |  |  |  |  |  |  |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---|-------------|---|--------|----------------|--|--|--|--|--|--|
| RW      | 158   | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5           | 4 | 3           | 2 | 1      | 0              |  |  |  |  |  |  |
| Γ       | _     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ASP_BCLK_INV                                                                                                                                                                                                                                                                                                                                                                                                                          | ASP_PRIMARY |   | _           |   | ASP_BC | LK_FREQ        |  |  |  |  |  |  |
| Default | 0x00  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0           | 0 | 0           | 0 | 0      | 0              |  |  |  |  |  |  |
| Bits    | N     | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |   | Description |   |        |                |  |  |  |  |  |  |
| 15:7    |       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                              |             |   |             |   |        |                |  |  |  |  |  |  |
| 6       |       | PRIMARY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CLK_INV<br>ASP BCLK polarity. Selects the valid BCLK edge for data sampling.<br>In non-inverted mode, data is valid on BCLK rising edge. Data is driven on BCLK falling edge (half-cycle mode)<br>or rising edge (full-cycle mode).<br>In inverted mode, data is valid on BCLK falling edge. Data is driven on BCLK rising edge (half-cycle mode) or<br>falling edge (full-cycle mode).<br>0 = (Default) Non-inverted<br>1 = Inverted |             |   |             |   |        |                |  |  |  |  |  |  |
| 4:2     |       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                              |             |   |             |   |        |                |  |  |  |  |  |  |
| 1:0     | ASP_B | SP_BCLK_FREQ       ASP BCLK frequency. The BCLK frequency must be high enough to support the required number of data bits at the selected sample rate. Only valid in ASP Primary Mode.         Note the BCLK frequency is integer-related to the system clock frequency i.e., multiples of 3.072 MHz for 12.288 / 24.576 MHz system clock, or multiples of 2.8224 MHz for 11.2896 / 22.5792 MHz system clock.         00 = (Default) 3.072/2.8224 MHz       10 = 12.288/11.2896 MHz         01 = 6.144/5.6448 MHz       11 = 24.576/22.5792 MHz |                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |   |             |   |        |                |  |  |  |  |  |  |

# 6.2.5 SIGNAL\_PATH\_CFG

Address: 0x0000 0050

| RW      | 15     | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6        | 5  | 4 | 3        | 2 | 1 | 0 |
|---------|--------|----|----|----|----|----|---|---|----|----------|----|---|----------|---|---|---|
|         | ASP_CH |    |    |    |    |    | — |   | AS | P_TDM_SL | тс | A | SP_FORMA | т |   |   |
| Default | 0      | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0  | 0        | 0  | 0 | 0        | 0 | 0 | 0 |

| Bits  | Name           |                                                                                                                                                                                                                               | Description                                                                                                              |  |  |  |  |  |  |  |
|-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 15:10 | —              | Reserved                                                                                                                                                                                                                      |                                                                                                                          |  |  |  |  |  |  |  |
| 9     | ASP_CH_REVERSE | ASP channel-ordering reversal. Selects normal-<br>0 = (Default) Normal<br>1 = Reverse                                                                                                                                         |                                                                                                                          |  |  |  |  |  |  |  |
| 8:6   | —              | Reserved                                                                                                                                                                                                                      |                                                                                                                          |  |  |  |  |  |  |  |
| 5:3   | ASP_TDM_SLOT   | TDM slot select. Configures which TDM slots are<br>000 = (Default) Slots 0-1<br>001 = Slots 2-3<br>010 = Slots 4-5<br>011 = Slots 6-7                                                                                         | e used in TDM maximum-time-slots mode.<br>100 = Slots 8-9<br>101 = Slots 10-11<br>110 = Slots 12-13<br>111 = Slots 14-15 |  |  |  |  |  |  |  |
| 2:0   | ASP_FORMAT     | ASP data format. Selects how the audio samples<br>In TDM Maximum Time Slots Full-Cycle Mode, d<br>In TDM Maximum Time Slots Half-Cycle Mode, d<br>000 = (Default) I2S Mode<br>001 = Left-Justified Mode<br>010–100 = Reserved | ata is driven on same edge as sampling edge.                                                                             |  |  |  |  |  |  |  |



# 6.3 INPUT\_PATH

| 6.3.1   | IN_                                                                                                                                                                                                                                                                                                                                                             | _ENABLE   | S                             |                                                            |                       |        |   |   |           |                                                 |        |    | Addres   | s: 0x000 | 0800 00 |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------|------------------------------------------------------------|-----------------------|--------|---|---|-----------|-------------------------------------------------|--------|----|----------|----------|---------|
| RW      | 158                                                                                                                                                                                                                                                                                                                                                             | 7         | 6                             |                                                            | 5                     |        | 4 |   | 3         |                                                 | 2      |    | 1        | (        | C       |
|         | _                                                                                                                                                                                                                                                                                                                                                               |           |                               |                                                            |                       | _      |   |   |           |                                                 |        | IN | 2_ADC_EN | IN1_A    | DC_EN   |
| Default | 0x00                                                                                                                                                                                                                                                                                                                                                            | 0         | 0                             | )                                                          | 0                     |        | 0 |   | 0         |                                                 | 0      |    | 0        | . (      | C       |
| Bits    |                                                                                                                                                                                                                                                                                                                                                                 | Name      |                               | Description                                                |                       |        |   |   |           |                                                 |        |    |          |          |         |
| 15:2    |                                                                                                                                                                                                                                                                                                                                                                 | _         | Reserved                      | Reserved                                                   |                       |        |   |   |           |                                                 |        |    |          |          |         |
| 1       | IN2_                                                                                                                                                                                                                                                                                                                                                            | _ADC_EN   | 0 = (De                       | Channel 2 enable.<br>0 = (Default) Disabled<br>1 = Enabled |                       |        |   |   |           |                                                 |        |    |          |          |         |
| 0       | IN1_                                                                                                                                                                                                                                                                                                                                                            | _ADC_EN   | Channel<br>0 = (De<br>1 = Ena | efault) Di                                                 |                       |        |   |   |           |                                                 |        |    |          |          |         |
| 6.3.2   | IN_                                                                                                                                                                                                                                                                                                                                                             | _RAMP_S   | SUM                           |                                                            |                       |        |   |   |           |                                                 |        |    | Addres   | s: 0x000 | 00 0082 |
| RW      | 15                                                                                                                                                                                                                                                                                                                                                              | 14 13     | 12                            | 11                                                         | 10                    | 9      | 8 | 7 | 6         | 5                                               | 4      | 3  | 2        | 1        | 0       |
|         |                                                                                                                                                                                                                                                                                                                                                                 | —         |                               |                                                            | IN_CLIP_              | THRESH |   | - | IN_R      | AMP_RATE                                        | _DEC   | -  | IN_R/    | MP_RATE_ | INC     |
| Default | 0                                                                                                                                                                                                                                                                                                                                                               | 0 0       | 0                             | 0                                                          | 0                     | 0      | 0 | 0 | 0         | 1                                               | 0      | 0  | 0        | 1        | 0       |
| Bits    |                                                                                                                                                                                                                                                                                                                                                                 | Name      |                               |                                                            |                       |        |   | D | escriptio | n                                               |        |    |          |          |         |
| 15:12   |                                                                                                                                                                                                                                                                                                                                                                 | _         | Reserved                      | 1                                                          |                       |        |   |   |           |                                                 |        |    |          |          |         |
| 11:8    | IN_CL                                                                                                                                                                                                                                                                                                                                                           | IP_THRESH | 0x1 = -<br>0x2 = -            | -                                                          | 0.0 dBFS<br>3FS<br>FS |        |   |   | 0x<br>0x  | x4 = -1.0<br>x5 = -3.0<br>x6 = -6.0<br>x7-0xF = | ) dBFS | d  |          |          |         |
| 7       |                                                                                                                                                                                                                                                                                                                                                                 | _         | Reserved                      | 1                                                          |                       |        |   |   |           |                                                 |        |    |          |          |         |
| 6:4     | IN_RAMP_RATE_DEC       Volume Decrease Ramp Rate (ms/6 dB), used for gain changes including HGC operations. This field should not be changed while a volume ramp is in progress.         000 = 0 ms       100 = 4 ms         001 = 0.5 ms       101 = 8 ms         010 = (Default) 1 ms       110 = 15 ms         011 = 2 ms       111 = 30 ms                  |           |                               |                                                            |                       |        |   |   |           |                                                 |        |    |          |          |         |
| 3       |                                                                                                                                                                                                                                                                                                                                                                 | _         | Reserved                      | 1                                                          |                       |        |   |   |           |                                                 |        |    |          |          |         |
| 2:0     | Reserved         IN_RAMP_RATE_INC       Volume Increase Ramp Rate (ms/6 dB), used for gain changes including HGC operations. This field should not be changed while a volume ramp is in progress.         000 = 0 ms       100 = 4 ms         001 = 0.5 ms       101 = 8 ms         010 = (Default) 1 ms       110 = 15 ms         011 = 2 ms       111 = 30 ms |           |                               |                                                            |                       |        |   |   |           |                                                 |        |    |          |          |         |

# 6.3.3 IN\_FILTER

Reserved

Address: 0x0000 0086

| 0.0.0   |           |    |    |                   |                        |                |         |         |    |           |   |   |   |   |   |   |
|---------|-----------|----|----|-------------------|------------------------|----------------|---------|---------|----|-----------|---|---|---|---|---|---|
| RW      | 15        | 14 | 13 | 12                | 11                     | 10             | 9       | 8       | 7  | 6         | 5 | 4 | 3 | 2 | 1 | 0 |
|         |           | —  |    | IN_HPF_<br>EN     | -                      | _              | IN_FILT | TER_SEL |    |           |   | - | _ |   |   |   |
| Default | 0         | 0  | 0  | 0                 | 0                      | 0              | 0       | 0       | 0  | 0         | 0 | 0 | 0 | 0 | 0 | 0 |
| Bits    | Name      |    |    |                   |                        |                |         |         | De | escriptio | n |   |   |   |   |   |
| 15:13   |           | _  |    | Reserved          | ł                      |                |         |         |    |           |   |   |   |   |   |   |
| 12      | IN_HPF_EN |    |    | High-pas          | s filter er            | nable.         |         |         |    |           |   |   |   |   |   |   |
|         |           |    |    | 0 = (De<br>1 = HP | efault) Hi<br>F enable | PF disab<br>ed | led     |         |    |           |   |   |   |   |   |   |

11:10



Address: 0x0000 0090

Address: 0x0000 0092

| Bits | Name          | Description                                                                                                                                                                                                                      |
|------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:8  | IN_FILTER_SEL | Digital filter select. Configures the decimation filter.                                                                                                                                                                         |
|      |               | 00 = (Default) Minimum phase, slow roll-off decimation filter<br>01 = Minimum phase, fast roll-off decimation filter<br>10 = Linear phase, slow roll-off decimation filter<br>11 = Linear phase, fast roll-off decimation filter |
| 7:0  |               | Reserved                                                                                                                                                                                                                         |

#### 634 IN INV

| 6.3.4   | IN_  | INV |   |   |   |   |   | Address | : 0x0000 008A |
|---------|------|-----|---|---|---|---|---|---------|---------------|
| RW      | 158  | 7   | 6 | 5 | 4 | 3 | 2 | 1       | 0             |
|         |      |     |   | _ | - |   |   | IN2_INV | IN1_INV       |
| Default | 0x00 | 0   | 0 | 0 | 0 | 0 | 0 | 0       | 0             |

| Bits | Name    | Description                                                                |
|------|---------|----------------------------------------------------------------------------|
| 15:2 | —       | Reserved                                                                   |
| 1    | IN2_INV | Channel 2 ADC invert.<br>0 = (Default) No inversion<br>1 = ADC data invert |
| 0    | IN1_INV | Channel 1 ADC invert.<br>0 = (Default) No inversion<br>1 = ADC data invert |

# 6.3.5 IN\_VOL\_CTRL1\_0

| RW      |          | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4    | 3   | 2 | 1 | 0 |
|---------|----------|----|----|----|----|----|---|---|---|---|---|------|-----|---|---|---|
|         | IN1_MUTE |    |    |    | _  |    |   |   |   |   |   | IN1_ | VOL |   |   |   |
| Default | 1        | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0    | 0   | 0 | 0 | 0 |

| Bits | Name     | Description                                                |
|------|----------|------------------------------------------------------------|
| 15   | IN1_MUTE | Channel 1 mute.                                            |
|      |          | 0 = Unmute<br>1 = (Default) Mute                           |
| 14:8 | —        | Reserved                                                   |
| 7:0  | IN1_VOL  | Channel 1 digital volume, -127.5dB to 0dB in 0.5dB steps.  |
|      |          | 0x00 = (Default) 0.0 dB<br>0x01 = -0.5 dB 0xFF = -127.5 dB |

## 6.3.6 IN VOL CTRL1 1

| RW      | 15       | 14 | —<br>13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4    | 3   | 2 | 1 | 0 |
|---------|----------|----|---------|----|----|----|---|---|---|---|---|------|-----|---|---|---|
|         | IN2_MUTE |    |         |    | —  |    |   |   |   |   |   | IN2_ | VOL |   |   |   |
| Default | 1        | 0  | 0       | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0    | 0   | 0 | 0 | 0 |

| Bits | Name     | Description                                                                          |
|------|----------|--------------------------------------------------------------------------------------|
| 15   | IN2_MUTE | Channel 2 mute.                                                                      |
|      |          | 0 = Unmute<br>1 = (Default) Mute                                                     |
| 14:8 | _        | Reserved                                                                             |
| 7:0  | IN2_VOL  | Channel 2 digital volume, –127.5dB to 0dB in 0.5dB steps.<br>0x00 = (Default) 0.0 dB |
|      |          | 0x01 = -0.5  dB $0xFF = -127.5  dB$                                                  |



#### IN\_VOL\_CTRL5 Address: 0x0000 00A0 6.3.7 WO 15...8 7 6 5 4 3 2 1 0 IN\_VU \_ Default 0x00 0 0 0 0 0 0 0 0 Bits Name Description 15:1 Reserved 0 IN VU Global volume update trigger 0 = (Default) No action 1 = Write 1 to trigger an update of all input volume/mute registers

# 6.4 HGC

### 6.4.1 CONTROL

#### Address: 0x0000 2000

| WO      | 158  | 7 | 6 | 5 | 4     | 3 | 2 | 1 | 0           |
|---------|------|---|---|---|-------|---|---|---|-------------|
|         | —    |   | — |   | ABORT |   | — |   | INIT_UPDATE |
| Default | 0x00 | 0 | 0 | 0 | 0     | 0 | 0 | 0 | 0           |

| Bits | Name        | Description                                                                                                                                                                                                                                              |
|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:5 | _           | Reserved                                                                                                                                                                                                                                                 |
| 4    | ABORT       | Abort gain updates. Write 1 to abort any pending gain updates. Note that any updates already in progress will complete as normal and are not aborted.<br>0 = (Default) No action<br>1 = Write 1 to abort gain updates                                    |
| 3:1  | _           | Reserved                                                                                                                                                                                                                                                 |
| 0    | INIT_UPDATE | Initialize gain settings. Write 1 to transmit the SPI bit patterns and initialize all gain settings. Note the zero-cross detection is not applied when initializing gain settings.<br>0 = (Default) No action<br>1 = Write 1 to initialize gain settings |

# 6.4.2 STATUS

### Address: 0x0000 2004

| Bits    |      | Name |   |   |   | Description |   |   |          |
|---------|------|------|---|---|---|-------------|---|---|----------|
| Default | 0x00 | 0    | 0 | 0 | 0 | 0           | 0 | 0 | 0        |
| [       | —    |      |   |   | — |             |   |   | BUSY_STS |
| RO      | 158  | 7    | 6 | 5 | 4 | 3           | 2 | 1 | 0        |

| DILS | Name     | Description                                                                                                       |
|------|----------|-------------------------------------------------------------------------------------------------------------------|
| 15:1 | —        | Reserved                                                                                                          |
| 0    | BUSY_STS | Busy status. Indicates gain updates are pending for one or more audio channels.<br>0 = (Default) Idle<br>1 = Busy |

# 6.4.3 GEN\_CONFIG

### Address: 0x0000 2010

| RW      | 158  | 7 | 6 | 5 | 4            | 3 | 2 | 1          | 0 |
|---------|------|---|---|---|--------------|---|---|------------|---|
|         | —    |   | — |   | STEP_RAMP_EN | — |   | ZC_TIMEOUT |   |
| Default | 0x00 | 0 | 0 | 0 | 1            | 0 | 1 | 1          | 1 |

| Bits | Name         | Description                                                                                                                                                                      |                                           |
|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| 15:5 | —            | Reserved                                                                                                                                                                         |                                           |
| 4    | STEP_RAMP_EN | Step ramp enable. Enables the digital gain to be used to compen<br>0 = Disabled<br>1 = (Default) Enabled                                                                         | sate for step changes in the analog gain. |
| 3    |              | Reserved                                                                                                                                                                         |                                           |
| 2:0  | ZC_TIMEOUT   | Timeout for zero-cross detection.         000 = 0 (OFF)       101 = 5         001-010 = Reserved       110 = 1         011 = 1 ms       111 = (         100 = 2 ms       111 = ( |                                           |



#### 6.4.4 PATH DELAY

| Address: | 020000 | 2014 |
|----------|--------|------|
|          |        | -    |

Address: 0x0000 2018

Address: 0x0000 201C

| 0.4.4   | F 4  | ~''''_' |      | <b>¬</b> I               |                  |     |   |   |                                                                                   |           |          |           |             | / (0 0) 0  |          |          |
|---------|------|---------|------|--------------------------|------------------|-----|---|---|-----------------------------------------------------------------------------------|-----------|----------|-----------|-------------|------------|----------|----------|
| RW      | 15   | 14      | 13   | 12                       | 11               | 10  | 9 | 8 | 7                                                                                 | 6         | 5        | 4         | 3           | 2          | 1        | 0        |
|         |      |         |      | TM_C                     | ELAY             |     |   |   |                                                                                   |           |          | DIG_VO    | L_DELAY     |            |          |          |
| Default | 0    | 0       | 0    | 0                        | 0                | 0   | 1 | 1 | 0                                                                                 | 0         | 0        | 0         | 0           | 1          | 0        | 0        |
| Bits    |      | Name    |      |                          |                  |     |   |   | De                                                                                | escriptio | n        |           |             |            |          |          |
| 15:8    | Т    | M_DELA  | Y    |                          |                  |     |   |   | elay from the analog-gain update to the start of the transient-mole (1/fs) units. |           |          |           |             |            | nasking  |          |
|         |      |         |      |                          | 0 samp<br>1 samp |     |   |   |                                                                                   | 0x        | :03 = (D | efault) 3 | samples     |            |          |          |
|         |      |         |      |                          | i bumpi          |     |   |   |                                                                                   | 0x        | FF = 25  | 5 sample  | es          |            |          |          |
| 7:0     | DIG_ | VOL_DE  | ELAY | Digital vo<br>delay is c |                  |     |   |   |                                                                                   | om the ar | nalog-ga | in update | e to the di | gital-volu | ume upda | ate. The |
|         |      |         |      |                          | 3 samp           |     |   |   |                                                                                   | 0x        | :04 = (D | efault) 7 | samples     |            |          |          |
|         |      | 0x01    |      |                          | 4 samp           | ies |   |   |                                                                                   | 0x        | FF = 25  | 8 sample  | es          |            |          |          |
|         |      |         |      |                          |                  |     |   |   |                                                                                   |           |          |           |             |            |          |          |

## 6.4.5 TM

| RW      | 15 | 14 | 13 | 12     | 11     | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0     |
|---------|----|----|----|--------|--------|----|---|---|---|---|---|---|---|---|---|-------|
|         |    |    |    | TM_HOI | D_TIME |    |   |   |   |   |   | — |   |   |   | TM_EN |
| Default | 0  | 0  | 0  | 0      | 0      | 1  | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0     |

| Bits | Name         |                                                        | Description                                                                |
|------|--------------|--------------------------------------------------------|----------------------------------------------------------------------------|
| 15:8 | TM_HOLD_TIME | Transient masking hold time. Conf sample (1/fs) units. | gures the duration of the transient masking. The delay is defined in audio |
|      |              | 0x00 = 0 samples<br>0x01 = 1 samples                   | 0x07 = (Default) 7 samples                                                 |
|      |              |                                                        | 0xFF = 255 samples                                                         |
| 7:1  |              | Reserved                                               |                                                                            |
| 0    | TM_EN        | Transient masking enable.                              |                                                                            |
|      |              | 0 = (Default) Disabled<br>1 = Enabled                  |                                                                            |

### 6.4.6 TM\_LD\_0

| RW      | 158  | 7 | 6 | 5 | 4 | 3 | 2 | 1            | 0            |
|---------|------|---|---|---|---|---|---|--------------|--------------|
|         | —    |   |   | _ | - |   |   | CH2_TM_LD_EN | CH1_TM_LD_EN |
| Default | 0x00 | 1 | 1 | 1 | 1 | 1 | 1 | 1            | 1            |

| Bits | Name         | Description                                                                               |
|------|--------------|-------------------------------------------------------------------------------------------|
| 15:2 | —            | Reserved                                                                                  |
| 1    | CH2_TM_LD_EN | Channel 2 transient masking level-detect enable.<br>0 = Disabled<br>1 = (Default) Enabled |
| 0    | CH1_TM_LD_EN | Channel 1 transient masking level-detect enable.<br>0 = Disabled<br>1 = (Default) Enabled |



| 6.4.7   | Т  | M_LD     | _1 |                                                             |                                                                                                 |                                          |    |          |            |                                  |                                                                                               |                                                             |                         | Addres     | s: 0x00    | 00 201E |
|---------|----|----------|----|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------|----|----------|------------|----------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------|------------|------------|---------|
| RW      | 15 | 14       | 13 | 12                                                          | 11                                                                                              | 10                                       | 9  | 8        | 7          | 6                                | 5                                                                                             | 4                                                           | 3                       | 2          | 1          | 0       |
|         |    | _        |    |                                                             | TN                                                                                              | 1_LD_THRE                                | SH |          |            | _                                |                                                                                               |                                                             |                         | TM_LD_TIME | -          |         |
| Default | 0  | 0        | 0  | 0                                                           | 1                                                                                               | 0                                        | 0  | 1        | 0          | 0                                | 0                                                                                             | 0                                                           | 1                       | 1          | 0          | 0       |
| Bits    |    | Name     |    |                                                             |                                                                                                 |                                          |    |          | De         | escriptio                        | n                                                                                             |                                                             |                         |            |            |         |
| 15:13   |    | _        |    | Reserve                                                     | d                                                                                               |                                          |    |          |            |                                  |                                                                                               |                                                             |                         |            |            |         |
|         |    |          |    | threshold<br>0x00-(<br>0x03 =<br>0x04 =<br>0x05 =<br>0x06 = | evels liste<br>d.<br>0x02 = Ri<br>= -20 dBl<br>= -26 dBl<br>= -32 dBl<br>= -38 dBl<br>= -38 dBl | eserved<br>-S<br>-S<br>-S<br>-S<br>-S    |    | imate RN | //S level  | 0x<br>0x<br>0x<br>0x<br>0x<br>0x | wave the $0E = -80$<br>0F = -90<br>10 = -90<br>11 = -10<br>12 = -11<br>13 = -11<br>14 = -0x1F | 6 dBFS<br>2 dBFS<br>8 dBFS<br>04 dBFS<br>10 dBFS<br>16 dBFS | 5                       | cted as ji | ust above  | e the   |
| 7:5     |    | —        |    | Reserve                                                     | d                                                                                               |                                          |    |          |            |                                  |                                                                                               |                                                             |                         |            |            |         |
| 4:0     | T  | M_LD_TIN | ΛE | 0x00-0<br>0x0A =<br>0x0B =<br>0x0C =                        | t masking<br>0x09 = R<br>= 1024 sa<br>= 2048 sa<br>= (Defauli<br>= 8192 sa                      | eserved<br>Imples<br>Imples<br>() 4096 s |    | e consta | ant. The t | 0x<br>0x<br>0x                   | stant is d<br>(0E = 16)<br>(0F = 32)<br>(10 = 65)<br>(11–0x1F                                 | 384 sam<br>768 sam<br>536 sam                               | iples<br>iples<br>iples | ample (1   | /fs) units |         |
| 6.4.8   | S  | SPI 0    |    |                                                             |                                                                                                 |                                          |    |          |            |                                  |                                                                                               |                                                             |                         | Addre      | ss: 0x00   | 00 2020 |

#### SPI\_0 6.4.8

RW 15...8 7 6 2 1 0 5 4 3 SCK\_DIV CPHA CPOL \_ \_ 0 0 0 0 0 0 0 Default 0x00 0

| Bits | Name    |                                                                                                                                                                                    | Description                                                                                                                                                                  |
|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | _       | Reserved                                                                                                                                                                           |                                                                                                                                                                              |
| 7:4  | SCK_DIV | 3                                                                                                                                                                                  | k frequency as a division of the system clock frequency.<br>m-clock frequency is 24.576 MHz. For 44.1 kHz-related sample rates,<br>Hz.                                       |
|      |         | 0x0 = (Default) Divide by 2<br>0x1 = Divide by 4<br>0x2 = Divide by 6<br>0x3 = Divide by 8<br>0x4 = Divide by 10<br>0x5 = Divide by 12<br>0x6 = Divide by 14<br>0x7 = Divide by 16 | 0x8 = Divide by 18<br>0x9 = Divide by 20<br>0xA = Divide by 22<br>0xB = Divide by 24<br>0xC = Divide by 26<br>0xD = Divide by 28<br>0xE = Divide by 30<br>0xF = Divide by 32 |
| 3:2  | _       | Reserved                                                                                                                                                                           |                                                                                                                                                                              |
| 1    | CPHA    | SPI clock phase select (CPHA)<br>0 = (Default) Negative SPI clock phase<br>1 = Positive SPI clock phase                                                                            |                                                                                                                                                                              |
| 0    | CPOL    | SPI clock polarity select (CPOL)<br>0 = (Default) Negative SPI clock polarity<br>1 = Positive SPI clock polarity                                                                   | /                                                                                                                                                                            |



| 6.4.9   | S   | PI_1    |      |                         |                                  |                        |                       |                       |                     |                         |                          |                                     |            | Addres     | s: 0x00   | 00 2022  |
|---------|-----|---------|------|-------------------------|----------------------------------|------------------------|-----------------------|-----------------------|---------------------|-------------------------|--------------------------|-------------------------------------|------------|------------|-----------|----------|
| RW      | 15  | 14      | 13   | 12                      | 11                               | 10                     | 9                     | 8                     | 7                   | 6                       | 5                        | 4                                   | 3          | 2          | 1         | 0        |
|         |     | _       | _    |                         |                                  | CS_IDL                 | E_DUR                 |                       |                     | CS_RISE                 | _DELAY                   |                                     |            | CS_FALL    | _DELAY    |          |
| Default | 0   | 0       | 0    | 0                       | 0                                | 0                      | 0                     | 0                     | 0                   | 0                       | 0                        | 0                                   | 0          | 0          | 0         | 0        |
| Bits    |     | Name    |      |                         |                                  |                        |                       |                       | D                   | escriptio               | n                        |                                     |            |            |           |          |
| 15:12   |     | _       |      | Reserved                | d                                |                        |                       |                       |                     |                         |                          |                                     |            |            |           |          |
| 11:8    | CS  | _IDLE_D | UR   | Minimum<br>defined ir   | n system                         | -clock cy              | cles.                 |                       |                     |                         |                          |                                     |            | •          |           |          |
|         |     |         |      | For 48 kH               | m-clock                          | period is              | 1/22.57               | he systei<br>'92 MHz. | n-clock             |                         |                          |                                     |            | Hz-relate  | ed sample | e rates, |
|         |     |         |      | 0x1 = 3                 | Default)<br>36 clock<br>40 clock |                        | cycles                |                       |                     | 0x                      | 9 = 128                  | lock cycl<br>clock cyc<br>clock cyc | cles       |            |           |          |
|         |     |         |      | 0x3 = 4                 | 44 clock                         | cvcles                 |                       |                       |                     | 0x                      | B = 224                  | clock cyc                           | cles       |            |           |          |
|         |     |         |      |                         | 48 clock<br>56 clock             |                        |                       |                       |                     | 0x                      | D = 416                  | clock cyc<br>clock cyc              | cles       |            |           |          |
|         |     |         |      |                         | 64 clock<br>80 clock             |                        |                       |                       |                     |                         |                          | clock cyc                           |            |            |           |          |
| 7:4     | CS_ | RISE_DE | LAY  | Chip Sele<br>transactio | ect (CS) i                       | rise delay             |                       |                       |                     | n time fro              |                          |                                     |            | S rising e | edge (end | d of SPI |
|         |     |         |      | For 48 kH<br>the syste  | -<br>-<br>z-relate               | d sample               | rates, t              | he systei             | n-clock             | •                       | 1/24.576                 | MHz. Fo                             | or 44.1 k  | Hz-relate  | ed sample | e rates, |
|         |     |         |      | 0x0 = (                 | (Default)                        | 2 clock c              |                       |                       |                     |                         |                          | lock cycl                           |            |            |           |          |
|         |     |         |      | 0x2 = 6                 | 4 clock c<br>6 clock c           | ycles                  |                       |                       |                     | 0x                      | A = 22 c                 | lock cycl<br>lock cycl              | es         |            |           |          |
|         |     |         |      |                         | 8 clock c<br>10 clock            |                        |                       |                       |                     | 0x<br>0x                | B = 24 c<br>C = 26 c     | lock cycl<br>lock cycl              | es<br>es   |            |           |          |
|         |     |         |      | 0x5 = 1                 | 12 clock<br>14 clock             | cvcles                 |                       |                       |                     | 0x                      | D = 28 c                 | lock cýcl<br>lock cycl              | es         |            |           |          |
|         |     |         |      |                         | 16 clock                         |                        |                       |                       |                     |                         |                          | lock cycl                           |            |            |           |          |
| 3:0     | CS_ | FALL_DE | ELAY | Chip Sele<br>first SCK  | ect (CS)<br>edge. T              | fall delay<br>he delay | . Config<br>is define | ures the<br>ed in sys | minimur<br>tem-cloc | n time fro<br>k cycles. | om CS fa                 | lling edg                           | e (start o | of SPI tra | nsaction  | ) to the |
|         |     |         |      | For 48 kH<br>the syste  | m-clock                          | period is              | 1/22.57               | '92 MHz.              |                     |                         |                          |                                     |            |            |           |          |
|         |     |         |      | The delaged represent   | ts the va                        | lue of SC              | K_DIV                 | field (0-1            |                     |                         | -                        |                                     |            | in the en  | umeratio  | 'n       |
|         |     |         |      |                         | (Default)<br>5+N cloc            | 3+N cloo               | k cycles              | S                     |                     |                         |                          | N clock c<br>N clock c              |            |            |           |          |
|         |     |         |      | 0x2 = 7                 | 7+N cloc                         | k cýcles               |                       |                       |                     | 0x                      | A = 23+1                 | N clock c                           | ycles      |            |           |          |
|         |     |         |      | 0x3 = 9<br>0x4 = 7      | 9+N cloc<br>11+N clo             | k cycles<br>ck cycles  | :                     |                       |                     | 0x<br>0x                | B = 25 + 1<br>C = 27 + 1 | N clock c<br>N clock c              | ycles      |            |           |          |
|         |     |         |      | 0x5 = 1                 | 13+N clo                         | ck cycles              | 5                     |                       |                     | 0x                      | D = 29+1                 | N clock c                           | ycles      |            |           |          |
|         |     |         |      |                         |                                  | ck cycles<br>ck cycles |                       |                       |                     |                         |                          | N clock c<br>N clock c              |            |            |           |          |
|         |     |         |      | 0.07 -                  |                                  | UK UYUIES              | <b>)</b>              |                       |                     | UX                      | I – 55 <del>-</del> 1    | N CIUCK C                           | yues       |            |           |          |

# 6.4.10 CH1\_CONFIG

### Address: 0x0000 2030

| •••••   | • • • • |   |   |   |   |            |           |   |   |  |
|---------|---------|---|---|---|---|------------|-----------|---|---|--|
| RW      | 158     | 7 | 6 | 5 | 4 | 3          | 2         | 1 | 0 |  |
|         | _       | - | _ |   |   | CH1_BIT_PA | TT_LENGTH |   |   |  |
| Default | 0x00    | 0 | 0 | 0 | 0 | 0          | 0         | 0 | 0 |  |

| Bits | Name                    | C                                                                                                                                   | Description                                |
|------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| 15:6 | —                       | Reserved                                                                                                                            |                                            |
| 5:0  | CH1_BIT_PATT_<br>LENGTH | Channel 1 bit-pattern length for SPI gain control<br>0x00 = (Default) 0 bits (device not present)<br>0x01 = 1 bits<br>0x02 = 2 bits | <br>0x20 = 32 bits<br>0x21–0x3F = Reserved |



Address: 0x0000 2050

Address: 0x0000 2054

Address: 0x0000 2060

#### 6.4.11 CH2\_CONFIG Address: 0x0000 2034 RW 15...8 7 6 5 4 3 2 1 0 CH2\_BIT\_PATT\_LENGTH Default 0x00 0 0 0 0 0 0 0 0 Description Bits Name 15:6 Reserved 5:0 CH2 BIT PATT Channel 2 bit-pattern length for SPI gain control LENGTH 0x00 = (Default) 0 bits (device not present) 0x01 = 1 bits 0x02 = 2 bits 0x20 = 32 bits 0x21-0x3F = Reserved

# 6.4.12 AUX1 CONFIG

|         |      | _                 |                                                                       |                                        |             |             |                             |    |   |
|---------|------|-------------------|-----------------------------------------------------------------------|----------------------------------------|-------------|-------------|-----------------------------|----|---|
| RW      | 158  | 7                 | 6                                                                     | 5                                      | 4           | 3           | 2                           | 1  | 0 |
|         | —    |                   | —                                                                     |                                        |             | AUX1_BIT_PA | TT_LENGTH                   |    |   |
| Default | 0x00 | 0                 | 0                                                                     | 0                                      | 0           | 0           | 0                           | 0  | 0 |
| Bits    | I    | Name              |                                                                       |                                        | Description |             |                             |    |   |
| 15:6    |      | _                 | Reserved                                                              |                                        |             |             |                             |    |   |
| 5:0     |      | BIT_PATT_<br>NGTH | Auxiliary 1 bit-pa<br>0x00 = (Defau<br>0x01 = 1 bits<br>0x02 = 2 bits | ttern length for<br>It) 0 bits (device |             |             | : 32 bits<br>)x3F = Reserve | ed |   |

### 6.4.13 AUX2\_CONFIG

|         |      | _                   |                                                                      |                                            |   |             |                             |    |   |
|---------|------|---------------------|----------------------------------------------------------------------|--------------------------------------------|---|-------------|-----------------------------|----|---|
| RW      | 158  | 7                   | 6                                                                    | 5                                          | 4 | 3           | 2                           | 1  | 0 |
|         | —    |                     | _                                                                    |                                            |   | AUX2_BIT_PA | ATT_LENGTH                  |    |   |
| Default | 0x00 | 0                   | 0                                                                    | 0                                          | 0 | 0           | 0                           | 0  | 0 |
| Bits    |      | Name                |                                                                      |                                            |   | Description |                             |    |   |
| 15:6    |      | —                   | Reserved                                                             |                                            |   |             |                             |    |   |
| 5:0     |      | _BIT_PATT_<br>ENGTH | Auxiliary 2 bit-p<br>0x00 = (Defau<br>0x01 = 1 bits<br>0x02 = 2 bits | attern length for s<br>ult) 0 bits (device |   |             | = 32 bits<br>0x3F = Reserve | ad |   |

## 6.4.14 CH1 BIT PATT 0

| •••••   | • •                      | ···-    | · · · | ···-•          |           |           |          |          |            |            |           |             |            |             |           |            |
|---------|--------------------------|---------|-------|----------------|-----------|-----------|----------|----------|------------|------------|-----------|-------------|------------|-------------|-----------|------------|
| RW      | 15                       | 14      | 13    | 12             | 11        | 10        | 9        | 8        | 7          | 6          | 5         | 4           | 3          | 2           | 1         | 0          |
|         |                          |         |       |                |           |           |          | CH1_BIT  | _PATT_0    |            |           |             |            |             |           |            |
| Default | 0                        | 0       | 0     | 0              | 0         | 0         | 0        | 0        | 0          | 0          | 0         | 0           | 0          | 0           | 0         | 0          |
| Bits    | Name         Description |         |       |                |           |           |          |          |            |            |           |             |            |             |           |            |
| 15:0    | CH1                      | BIT_PAT | T_0   | Channel        | 1 SPI bit | pattern f | or exter | nal gain | control, b | oits 17-32 | 2. Only u | sed if the  | e bit patt | ern is lor  | nger thar | 16 bits.   |
|         |                          |         |       | The contern is |           |           |          |          |            |            |           | bit for tra | Insmissio  | on is in th | e MSB.    | If the bit |

| 6.4.1   | 5 C | H1_BI   | Т_Р/ | ATT_1          |           |           |           |          |            |            |   |             |          | Addres      | ss: 0x00 | 00 2062   |
|---------|-----|---------|------|----------------|-----------|-----------|-----------|----------|------------|------------|---|-------------|----------|-------------|----------|-----------|
| RW      | 15  | 14      | 13   | 12             | 11        | 10        | 9         | 8        | 7          | 6          | 5 | 4           | 3        | 2           | 1        | 0         |
|         |     |         |      |                |           |           |           | CH1_BIT  | _PATT_1    |            |   |             |          |             |          |           |
| Default | 0   | 0       | 0    | 0              | 0         | 0         | 0         | 0        | 0          | 0          | 0 | 0           | 0        | 0           | 0        | 0         |
| Bits    |     | Name    |      |                |           |           |           |          | De         | scriptio   | n |             |          |             |          |           |
| 15:0    | CH1 | _BIT_PA | TT_1 | Channel        | 1 SPI bit | t pattern | for exter | nal gain | control, l | oits 1-16. |   |             |          |             |          |           |
|         |     |         |      | The contern is |           |           |           |          |            |            |   | bit for tra | nsmissio | on is in th | e MSB. I | f the bit |



Address: 0x0000 2066

Address: 0x0000 2068

Address: 0x0000 206A

| 6.4.1   | 6 C | H1_VC   | )L_0 | )              |                                                        |                        |   |          |        |           |                    |                                                |               | Addres   | ss: 0x00  | 00 2064 |
|---------|-----|---------|------|----------------|--------------------------------------------------------|------------------------|---|----------|--------|-----------|--------------------|------------------------------------------------|---------------|----------|-----------|---------|
| RW      | 15  | 14      | 13   | 12             | 11                                                     | 10                     | 9 | 8        | 7      | 6         | 5                  | 4                                              | 3             | 2        | 1         | 0       |
|         |     |         | —    |                |                                                        |                        |   |          |        | С         | H1_ANA_V           | OL                                             |               |          |           |         |
| Default | 0   | 0       | 0    | 0              | 0                                                      | 0                      | 0 | 0        | 0      | 0         | 0                  | 0                                              | 0             | 0        | 0         | 0       |
| Bits    |     | Name    |      |                |                                                        |                        |   |          | De     | escriptio | n                  |                                                |               |          |           |         |
| 15:11   |     | —       |      | Reserve        | d                                                      |                        |   |          |        |           |                    |                                                |               |          |           |         |
| 10:0    | СН  | 1_ANA_V | OL   | 0x001<br>0x002 | 1 analog<br>= (Defau<br>= 0.125<br>= 0.250<br>= 71.875 | ult) 0.000<br>dB<br>dB |   | ed value | must m | 0x<br>0x  | 240–0x8<br>5C0 = – | gain of th<br>5BF = Re<br>72.000 d<br>0.125 dE | eserved<br>IB | ated SPI | bit patte | ern.    |

# 6.4.17 CH1\_VOL\_1

|         | 15             | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4     | 3     | 2 | 1 | 0 |
|---------|----------------|----|----|----|----|----|---|---|---|---|---|-------|-------|---|---|---|
|         | CH1_<br>UPDATE |    |    |    | —  |    |   |   |   |   |   | CH1_D | G_VOL |   |   |   |
| Access  | WO             |    |    |    | _  |    |   |   |   |   |   | R     | W     |   |   |   |
| Default | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0     | 0     | 0 | 0 | 0 |

| Bits | Name        |                                                                                                                    | Description                                                                                         |
|------|-------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| 15   | CH1_UPDATE  | Channel 1 gain update. Write 1 to applied at the next scheduling opport                                            | bly the Channel 1 gain selection and SPI bit pattern. The gain update is unity, zero-cross aligned. |
| 14:8 | —           | Reserved                                                                                                           |                                                                                                     |
| 7:0  | CH1_DIG_VOL | Channel 1 digital gain.<br>0x00 = (Default) 0.000 dB<br>0x01 = 0.125 dB<br>0x02 = 0.250 dB<br><br>0x5F = 11.875 dB | 0x60-0x9F = Reserved<br>0xA0 = -12.000 dB<br><br>0xFF = -0.125 dB                                   |

## 6.4.18 CH2\_BIT\_PATT\_0

| •••••   | • • |         | · —· · | ···-•      |           |           |           |           |            |            |           |             |            |             |           |            |
|---------|-----|---------|--------|------------|-----------|-----------|-----------|-----------|------------|------------|-----------|-------------|------------|-------------|-----------|------------|
| RW      | 15  | 14      | 13     | 12         | 11        | 10        | 9         | 8         | 7          | 6          | 5         | 4           | 3          | 2           | 1         | 0          |
|         |     |         |        |            |           |           |           | CH2_BIT   | _PATT_0    |            |           |             |            |             |           |            |
| Default | 0   | 0       | 0      | 0          | 0         | 0         | 0         | 0         | 0          | 0          | 0         | 0           | 0          | 0           | 0         | 0          |
| Bits    |     | Name    |        |            |           |           |           |           | De         | scriptio   | n         |             |            |             |           |            |
| 15:0    | CH2 | _BIT_PA | TT_0   | Channel    | 2 SPI bit | t pattern | for exter | nal gain  | control, k | oits 17-32 | 2. Only u | sed if the  | e bit patt | ern is lor  | nger than | 16 bits.   |
|         |     |         |        | The conte  |           |           |           |           |            |            |           | bit for tra | nsmissio   | on is in th | ie MSB.   | If the bit |
|         |     |         |        | pattern is | shorter   | than 32   | bits, one | e or more | of the L   | SBs is ui  | nused.    |             |            |             |           |            |

# 6.4.19 CH2\_BIT\_PATT\_1

| RW      | 15  | 14     | 13   | 12      | 11       | 10          | 9         | 8         | 7       | 6         | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|-----|--------|------|---------|----------|-------------|-----------|-----------|---------|-----------|---|---|---|---|---|---|
|         |     |        |      |         |          |             |           | CH2_BIT   | _PATT_1 |           |   |   |   |   |   |   |
| Default | 0   | 0      | 0    | 0       | 0        | 0           | 0         | 0         | 0       | 0         | 0 | 0 | 0 | 0 | 0 | 0 |
| Bits    |     | Name   |      |         |          |             |           |           | De      | escriptio | n |   |   |   |   |   |
| 15.0    | CH2 | BIT PA | TT 1 | Channel | 2 SPI bi | t pattern t | for exter | rnal gain | control | bits 1-16 |   |   |   |   |   |   |

| 15:0 | CH2_BIT_PATT_1 | Channel 2 SPI bit pattern for external gain control, bits 1-16.                                                                                                                             |
|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                | The contents of the bit pattern must be left-aligned such that the first bit for transmission is in the MSB. If the bit pattern is shorter than 16 bits, one or more of the LSBs is unused. |
|      |                | pattern is shorter than to bits, one of more of the LSBs is unused.                                                                                                                         |



Address: 0x0000 206E

Address: 0x0000 20A0

Address: 0x0000 20A2

| 6.4.2   | 6.4.20 CH2_VOL_0 Address: 0x0000 206C                                                                                                                                                                                                                                                                                                              |                                             |    |    |    |    |   |   |   |   |          |    |   |   |   |   |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----|----|----|----|---|---|---|---|----------|----|---|---|---|---|
| RW      | 15                                                                                                                                                                                                                                                                                                                                                 | 14                                          | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5        | 4  | 3 | 2 | 1 | 0 |
|         |                                                                                                                                                                                                                                                                                                                                                    |                                             | —  |    |    |    |   |   |   | С | H2_ANA_V | OL |   |   |   |   |
| Default | 0                                                                                                                                                                                                                                                                                                                                                  | 0                                           | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0        | 0  | 0 | 0 | 0 | 0 |
| Bits    |                                                                                                                                                                                                                                                                                                                                                    | Name Description                            |    |    |    |    |   |   |   |   |          |    |   |   |   |   |
| 15:11   |                                                                                                                                                                                                                                                                                                                                                    | Manual     Description       —     Reserved |    |    |    |    |   |   |   |   |          |    |   |   |   |   |
| 10:0    | CH2_ANA_VOL       Channel 2 analog gain. The selected value must match the analog gain of the associated SPI bit pattern.         0x000 = (Default) 0.000 dB       0x240-0x5BF = Reserved         0x001 = 0.125 dB       0x5C0 = -72.000 dB         0x002 = 0.250 dB           0x7FF = -0.125 dB         0x23F = 71.875 dB       0x7FF = -0.125 dB |                                             |    |    |    |    |   |   |   |   |          |    |   |   |   |   |

# 6.4.21 CH2\_VOL\_1

|         | 15             | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4     | 3     | 2 | 1 | 0 |
|---------|----------------|----|----|----|----|----|---|---|---|---|---|-------|-------|---|---|---|
|         | CH2_<br>UPDATE |    |    |    | —  |    |   |   |   |   |   | CH2_D | G_VOL |   |   |   |
| Access  | WO             |    |    |    | _  |    |   |   |   |   |   | R     | W     |   |   |   |
| Default | 0              | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0     | 0     | 0 | 0 | 0 |

| Bits | Name        |                                                                                                                    | Description                                                                                         |  |  |  |  |  |  |  |  |  |  |  |
|------|-------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
| 15   | CH2_UPDATE  | Channel 2 gain update. Write 1 to applied at the next scheduling opport                                            | bly the Channel 2 gain selection and SPI bit pattern. The gain update is unity, zero-cross aligned. |  |  |  |  |  |  |  |  |  |  |  |
| 14:8 | _           | Reserved                                                                                                           |                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |
| 7:0  | CH2_DIG_VOL | Channel 2 digital gain.<br>0x00 = (Default) 0.000 dB<br>0x01 = 0.125 dB<br>0x02 = 0.250 dB<br><br>0x5F = 11.875 dB | 0x60-0x9F = Reserved<br>0xA0 = -12.000 dB<br><br>0xFF = -0.125 dB                                   |  |  |  |  |  |  |  |  |  |  |  |

## 6.4.22 AUX1\_BIT\_PATT\_0

| ••••    |                  |                                                                                                                                                                                             | ···-· | ····-· | •  |    |   |         |          |   |   |   |   |   |   |   |
|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|----|----|---|---------|----------|---|---|---|---|---|---|---|
| RW      | 15               | 14                                                                                                                                                                                          | 13    | 12     | 11 | 10 | 9 | 8       | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|         |                  |                                                                                                                                                                                             |       |        |    |    |   | AUX1_BI | [_PATT_0 |   |   |   |   |   |   |   |
| Default | 0                | 0                                                                                                                                                                                           | 0     | 0      | 0  | 0  | 0 | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bits    | Name Description |                                                                                                                                                                                             |       |        |    |    |   |         |          |   |   |   |   |   |   |   |
| 15:0    | AUX1             | _BIT_PA                                                                                                                                                                                     |       |        |    |    |   |         |          |   |   |   |   |   |   |   |
|         |                  | The contents of the bit pattern must be left-aligned such that the first bit for transmission is in the MSB. If the bit pattern is shorter than 32 bits, one or more of the LSBs is unused. |       |        |    |    |   |         |          |   |   |   |   |   |   |   |

# 6.4.23 AUX1\_BIT\_PATT\_1

| RW      | 15   | 14                                                                                | 13                                                                                                                                                                                          | 12 | 11 | 10 | 9 | 8       | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|---|---------|----------|---|---|---|---|---|---|---|
| Γ       |      |                                                                                   |                                                                                                                                                                                             |    |    |    |   | AUX1_BI | T_PATT_1 |   |   |   |   |   |   |   |
| Default | 0    | 0                                                                                 | 0                                                                                                                                                                                           | 0  | 0  | 0  | 0 | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bits    |      | Name     Description                                                              |                                                                                                                                                                                             |    |    |    |   |         |          |   |   |   |   |   |   |   |
| 15:0    | AUX1 | AUX1_BIT_PATT_1 Auxiliary 1 SPI bit pattern for external gain control, bits 1-16. |                                                                                                                                                                                             |    |    |    |   |         |          |   |   |   |   |   |   |   |
|         |      |                                                                                   | The contents of the bit pattern must be left-aligned such that the first bit for transmission is in the MSB. If the bit pattern is shorter than 16 bits, one or more of the LSBs is unused. |    |    |    |   |         |          |   |   |   |   |   |   |   |



### 6.4.24 AUX2 BIT PATT 0

| 6.4.2   | 4.24 AUX2_BIT_PATT_0 Address: 0x0000 20A4                                                                                                                                                   |    |    |    |    |    |   |         |          |   |   |   |   |   |   |   |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|----|---|---------|----------|---|---|---|---|---|---|---|
| RW      | 15                                                                                                                                                                                          | 14 | 13 | 12 | 11 | 10 | 9 | 8       | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|         |                                                                                                                                                                                             |    |    |    |    |    |   | AUX2_BI | T_PATT_0 |   |   |   |   |   |   |   |
| Default | 0                                                                                                                                                                                           | 0  | 0  | 0  | 0  | 0  | 0 | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bits    | Name Description                                                                                                                                                                            |    |    |    |    |    |   |         |          |   |   |   |   |   |   |   |
| 15:0    | AUX2_BIT_PATT_0 Auxiliary 2 SPI bit pattern for external gain control, bits 17-32. Only used if the bit pattern is longer than 16 bits.                                                     |    |    |    |    |    |   |         |          |   |   |   |   |   |   |   |
|         | The contents of the bit pattern must be left-aligned such that the first bit for transmission is in the MSB. If the bit pattern is shorter than 32 bits, one or more of the LSBs is unused. |    |    |    |    |    |   |         |          |   |   |   |   |   |   |   |

## 6.4.25 AUX2 BIT PATT 1

| ••••=   | • / ·                                                                                                                                                                                       | ···              |    | ····- | •  |    |   |         |          |   |   |   |   |   |   |   |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----|-------|----|----|---|---------|----------|---|---|---|---|---|---|---|
| RW      | 15                                                                                                                                                                                          | 14               | 13 | 12    | 11 | 10 | 9 | 8       | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|         |                                                                                                                                                                                             |                  |    |       |    |    |   | AUX2_BI | T_PATT_1 |   |   |   |   |   |   |   |
| Default | 0                                                                                                                                                                                           | 0                | 0  | 0     | 0  | 0  | 0 | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Bits    |                                                                                                                                                                                             | Name Description |    |       |    |    |   |         |          |   |   |   |   |   |   |   |
| 15:0    | AUX2_BIT_PATT_1 Auxiliary 2 SPI bit pattern for external gain control, bits 1-16.                                                                                                           |                  |    |       |    |    |   |         |          |   |   |   |   |   |   |   |
|         | The contents of the bit pattern must be left-aligned such that the first bit for transmission is in the MSB. If the bit pattern is shorter than 16 bits, one or more of the LSBs is unused. |                  |    |       |    |    |   |         |          |   |   |   |   |   |   |   |

# 6.5 PIN\_CONFIG

#### 6.5.1 PAD\_CLIP

### Address: 0x0000 3D1C

Address: 0x0000 20A6

| RW      | 15              | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7                   | 6                   | 5                   | 4 | 3                  | 2 | 1 | 0                         |
|---------|-----------------|----|----|----|----|----|---|---|---------------------|---------------------|---------------------|---|--------------------|---|---|---------------------------|
|         | CLIP_OP_<br>CFG |    |    |    | _  |    |   |   | CONFIG4_<br>CLIP_EN | CONFIG3_<br>CLIP_EN | CONFIG2_<br>CLIP_EN | _ | SPI_CS_<br>CLIP_EN | - | _ | ASP_<br>DOUT2_<br>CLIP_EN |
| Default | 0               | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0                   | 0                   | 0                   | 0 | 0                  | 0 | 0 | 0                         |

| Bits | Name            | Description                                            |
|------|-----------------|--------------------------------------------------------|
| 15   | CLIP_OP_CFG     | Clip-detect output configuration<br>0 = (Default) CMOS |
|      |                 | 1 = Open drain                                         |
| 14:8 | —               | Reserved                                               |
| 7    | CONFIG4_CLIP_EN | CONFIG4 pin function select                            |
|      |                 | 0 = (Default) HW config<br>1 = Clip-detect output      |
| 6    | CONFIG3_CLIP_EN | CONFIG3 pin function select                            |
|      |                 | 0 = (Default) HW config<br>1 = Clip-detect output      |
| 5    | CONFIG2_CLIP_EN | CONFIG2 pin function select                            |
|      |                 | 0 = (Default) HW config<br>1 = Clip-detect output      |
| 4    | —               | Reserved                                               |
| 3    | SPI_CS_CLIP_EN  | SPI_CS pin function select                             |
|      |                 | 0 = (Default) SPI_CS<br>1 = Clip-detect output         |
| 2:1  | _               | Reserved                                               |
| 0    |                 | ASP_DOUT2 pin function select                          |
|      | EN              | 0 = (Default) ASP_DOUT2<br>1 = Clip-detect output      |



| 6.5.2   | PA                                     | D_HGC_   | SPI                           |           |        |                 |                |                |                |          |                |               | Addres | ss: 0x00 | 00 3D20              |
|---------|----------------------------------------|----------|-------------------------------|-----------|--------|-----------------|----------------|----------------|----------------|----------|----------------|---------------|--------|----------|----------------------|
| RW      | 158                                    | 7        | 6                             |           | 5      |                 | 4              |                | 3              |          | 2              |               | 1      |          | 0                    |
| Γ       | _                                      |          |                               |           |        |                 | _              |                |                |          |                |               |        | HGC      | _SPI_EN              |
| Default | 0x00                                   | 0        | 0                             |           | 0      |                 | 0              |                | 0              |          | 0              |               | 0      |          | 0                    |
| Bits    |                                        | Name     |                               |           |        |                 |                | D              | escriptior     | า        |                |               |        |          |                      |
| 15:1    |                                        | _        | Reserved                      |           |        |                 |                |                |                |          |                |               |        |          |                      |
| 0       | HG                                     | C_SPI_EN | HGC pin f<br>pins             | unction s | elect. | Set this b      | it to ena      | ble the H      | IGC funct      | ion on t | the CON        | =IG2, CO      | NFIG3, | and CO   | NFIG4                |
| 6.5.3   | PA                                     | D_FN     |                               |           |        |                 |                |                |                |          |                |               | Addres | ss: 0x00 | 00 3D2               |
| RW      | 15                                     | 14 13    | 12                            | 11        | 10     | 9               | 8              | 7              | 6              | 5        | 4              | 3             | 2      | 1        | 0                    |
|         |                                        |          | _                             |           |        | CONFIG5_<br>FN  | CONFIG4_<br>FN | CONFIG3_<br>FN | CONFIG2_<br>FN | _        | SPI_SCK_<br>FN | SPI_CS_<br>FN | -      | _        | ASP_<br>DOUT2_<br>FN |
| Default | 0                                      | 0 0      | 0                             | 0         | 0      | 0               | 0              | 0              | 0              | 0        | 0              | 0             | 0      | 0        | 0                    |
| Bits    |                                        | Name     |                               |           |        |                 |                | D              | escriptior     | ı        |                |               |        |          |                      |
| 15:10   |                                        | _        | Reserved                      |           |        |                 |                |                |                |          |                |               |        |          |                      |
| 9       | CON                                    | NFIG5_FN | CONFIG5<br>0 = (Def<br>1 = GP | ault) HW  |        |                 |                |                |                |          |                |               |        |          |                      |
| 8       | CON                                    | NFIG4_FN | CONFIG4<br>0 = (Def<br>1 = GP | ault) HW  |        | lect<br>g/HGC_C | S              |                |                |          |                |               |        |          |                      |
| 7       | CON                                    | NFIG3_FN | CONFIG3<br>0 = (Def<br>1 = GP | ault) HW  |        | lect<br>g/HGC_S | DO             |                |                |          |                |               |        |          |                      |
| 6       | CON                                    | NFIG2_FN | СК                            |           |        |                 |                |                |                |          |                |               |        |          |                      |
| 5       |                                        | _        | Reserved                      |           |        |                 |                |                |                |          |                |               |        |          |                      |
| 4       | SPI_SCK_FN SPI_SCK pin function select |          |                               |           |        |                 |                |                |                |          |                |               |        |          |                      |

| 2:1 | —            | Reserved                                                                  |
|-----|--------------|---------------------------------------------------------------------------|
| 0   | ASP_DOUT2_FN | ASP_DOUT2 pin function select<br>0 = (Default) ASP_DOUT2<br>1 = GP output |
|     |              | •                                                                         |

0 = (Default) SPI\_SCK 1 = GP output

SPI\_CS pin function select 0 = (Default) SPI\_CS 1 = GP output

### 6.5.4 PAD\_LVL

SPI\_CS\_FN

3

#### Address: 0x0000 3D28

|         |    | _    |    |          |    |    |                 |                 |                 |                 |   |                 |                |   |   |                       |
|---------|----|------|----|----------|----|----|-----------------|-----------------|-----------------|-----------------|---|-----------------|----------------|---|---|-----------------------|
| RW      | 15 | 14   | 13 | 12       | 11 | 10 | 9               | 8               | 7               | 6               | 5 | 4               | 3              | 2 | 1 | 0                     |
|         |    |      |    | _        |    |    | CONFIG5_<br>LVL | CONFIG4_<br>LVL | CONFIG3_<br>LVL | CONFIG2_<br>LVL | _ | SPI_SCK_<br>LVL | SPI_CS_<br>LVL | - | _ | ASP_<br>DOUT2_<br>LVL |
| Default | 0  | 0    | 0  | 0        | 0  | 0  | 0               | 0               | 0               | 0               | 0 | 0               | 0              | 0 | 0 | 0                     |
| Bits    |    | Name |    |          |    |    |                 |                 | De              | escriptio       | n |                 |                |   |   |                       |
| 15:10   |    | _    |    | Reserved |    |    |                 |                 |                 |                 |   |                 |                |   |   |                       |
|         |    |      |    |          |    |    |                 |                 |                 |                 |   |                 |                |   |   |                       |

| 9 | CONFIG5_LVL | CONFIG5 output level. Sets the output level if CONFIG5 is configured as GP output.<br>0 = (Default) Logic 0<br>1 = Logic 1 |
|---|-------------|----------------------------------------------------------------------------------------------------------------------------|
| 8 | CONFIG4_LVL | CONFIG4 output level. Sets the output level if CONFIG4 is configured as GP output.<br>0 = (Default) Logic 0<br>1 = Logic 1 |



| Bits | Name          | Description                                                                                                                    |
|------|---------------|--------------------------------------------------------------------------------------------------------------------------------|
| 7    | CONFIG3_LVL   | CONFIG3 output level. Sets the output level if CONFIG3 is configured as GP output.<br>0 = (Default) Logic 0<br>1 = Logic 1     |
| 6    | CONFIG2_LVL   | CONFIG2 output level. Sets the output level if CONFIG2 is configured as GP output.<br>0 = (Default) Logic 0<br>1 = Logic 1     |
| 5    | —             | Reserved                                                                                                                       |
| 4    | SPI_SCK_LVL   | SPI_SCK output level. Sets the output level if SPI_SCK is configured as GP output.<br>0 = (Default) Logic 0<br>1 = Logic 1     |
| 3    | SPI_CS_LVL    | SPI_CS output level. Sets the output level if SPI_CS is configured as GP output.<br>0 = (Default) Logic 0<br>1 = Logic 1       |
| 2:1  | —             | Reserved                                                                                                                       |
| 0    | ASP_DOUT2_LVL | ASP_DOUT2 output level. Sets the output level if ASP_DOUT2 is configured as GP output.<br>0 = (Default) Logic 0<br>1 = Logic 1 |

# 6.6 CLIP\_DETECT

# 6.6.1 CLIP\_WARN

Address: 0x0000 3E1C

| RW      | 158  | 7 | 6 | 5 | 4 | 3 | 2             | 1             | 0 |
|---------|------|---|---|---|---|---|---------------|---------------|---|
|         |      |   |   | — |   |   | IN2_CLIP_WARN | IN1_CLIP_WARN | _ |
| Default | 0x00 | 0 | 0 | 0 | 0 | 0 | 0             | 0             | 0 |

| Bits | Name          | Description                                                                                                           |
|------|---------------|-----------------------------------------------------------------------------------------------------------------------|
| 15:3 | _             | Reserved                                                                                                              |
| 2    | IN2_CLIP_WARN | Channel 2 clip-detect indication. Rising edge triggered. Write 1 to clear.<br>0 = (Default) Normal<br>1 = Clip detect |
| 1    | IN1_CLIP_WARN | Channel 1 clip-detect indication. Rising edge triggered. Write 1 to clear.<br>0 = (Default) Normal<br>1 = Clip detect |
| 0    |               | Reserved                                                                                                              |



# 7 Performance Plots

## 7.1 ADC Filter Response

The ADC filter performance is described in this section. Note the group-delay plots represent the filter only—see Table 3-5 for full-path latency.

ADC Filter Response—Fast Roll-Off, 32 kHz Sample Rate



Figure 7-1. Passband Magnitude



Figure 7-3. Impulse Response—Linear Phase



Figure 7-5. Phase vs. Frequency



Figure 7-2. Stopband Magnitude



Figure 7-4. Impulse Response—Minimum Phase



Figure 7-6. Group Delay vs. Frequency



### ADC Filter Response—Fast Roll-Off, 48 kHz Sample Rate



Figure 7-7. Passband Magnitude



Figure 7-9. Impulse Response—Linear Phase



Figure 7-11. Phase vs. Frequency



Figure 7-8. Stopband Magnitude



Figure 7-10. Impulse Response—Minimum Phase



Figure 7-12. Group Delay vs. Frequency



### ADC Filter Response—Slow Roll-Off, 48 kHz Sample Rate



Figure 7-13. Passband Magnitude



Figure 7-15. Impulse Response—Linear Phase



Figure 7-17. Phase vs. Frequency



Figure 7-14. Stopband Magnitude



Figure 7-16. Impulse Response—Minimum Phase



Figure 7-18. Group Delay vs. Frequency



### ADC Filter Response—Fast Roll-Off, 96 kHz Sample Rate



Figure 7-19. Passband Magnitude



Figure 7-21. Impulse Response—Linear Phase



Figure 7-23. Phase vs. Frequency



Figure 7-20. Stopband Magnitude



Figure 7-22. Impulse Response—Minimum Phase



Figure 7-24. Group Delay vs. Frequency



### ADC Filter Response—Slow Roll-Off, 96 kHz Sample Rate



Figure 7-25. Passband Magnitude



Figure 7-27. Impulse Response—Linear Phase



Figure 7-29. Phase vs. Frequency



Figure 7-26. Stopband Magnitude



Figure 7-28. Impulse Response—Minimum Phase



Figure 7-30. Group Delay vs. Frequency



### ADC Filter Response—Fast Roll-Off, 192 kHz Sample Rate



Figure 7-31. Passband Magnitude



Figure 7-33. Impulse Response—Linear Phase



Figure 7-35. Phase vs. Frequency



Figure 7-32. Stopband Magnitude



Figure 7-34. Impulse Response—Minimum Phase



Figure 7-36. Group Delay vs. Frequency



### ADC Filter Response—Slow Roll-Off, 192 kHz Sample Rate



Figure 7-37. Passband Magnitude



Figure 7-39. Impulse Response—Linear Phase



Figure 7-41. Phase vs. Frequency



Figure 7-38. Stopband Magnitude



Figure 7-40. Impulse Response—Minimum Phase



Figure 7-42. Group Delay vs. Frequency



### ADC Filter Response—Fast Roll-Off, 384 kHz Sample Rate



Figure 7-43. Passband Magnitude



Figure 7-45. Impulse Response—Linear Phase



Figure 7-47. Phase vs. Frequency



Figure 7-44. Stopband Magnitude



Figure 7-46. Impulse Response—Minimum Phase



Figure 7-48. Group Delay vs. Frequency



### ADC Filter Response—Slow Roll-Off, 384 kHz Sample Rate



Figure 7-49. Passband Magnitude



Figure 7-51. Impulse Response—Linear Phase



Figure 7-53. Phase vs. Frequency



Figure 7-50. Stopband Magnitude



Figure 7-52. Impulse Response—Minimum Phase



Figure 7-54. Group Delay vs. Frequency



### ADC Filter Response—Fast Roll-Off, 768 kHz Sample Rate



Figure 7-55. Passband Magnitude



Figure 7-57. Impulse Response—Linear Phase



Figure 7-59. Phase vs. Frequency



Figure 7-56. Stopband Magnitude



Figure 7-58. Impulse Response—Minimum Phase



Figure 7-60. Group Delay vs. Frequency



### ADC Filter Response—Slow Roll-Off, 768 kHz Sample Rate



Figure 7-61. Passband Magnitude



Figure 7-63. Impulse Response—Linear Phase



Figure 7-65. Phase vs. Frequency



Figure 7-62. Stopband Magnitude



Figure 7-64. Impulse Response—Minimum Phase



Figure 7-66. Group Delay vs. Frequency



#### **Thermal Characteristics** 8

| Parameter                                                  | Symbol          | QFN   | Units |
|------------------------------------------------------------|-----------------|-------|-------|
| Junction-to-ambient thermal resistance                     | θ <sub>JA</sub> | 20.03 | °C/W  |
| Junction-to-board thermal resistance                       | θ <sub>JB</sub> | 7.75  | °C/W  |
| Junction-to-case (top) thermal resistance                  | θ <sub>JC</sub> | 45.5  | °C/W  |
| Junction-to-board thermal-characterization parameter       | Ψ <sub>JB</sub> | 7.38  | °C/W  |
| Junction-to-package-top thermal-characterization parameter | Ψ <sub>JT</sub> | 1.83  | °C/W  |

#### Table 8-1. Typical JEDEC Four-Layer, 2s2p Board Thermal Characteristics

Notes:

• Natural convection at the maximum recommended operating temperature T<sub>A</sub> (see Table 3-2)

• Four-layer, 2s2p PCB as specified by JESD51–9 and JESD51–11; dimensions: 101.5 x 114.5 x 1.6 mm

• Thermal parameters as defined by JESD51–12

# 9 Package Dimensions



|                   |       | SYMBOL | MIN     | NOM       | MAX  |  |
|-------------------|-------|--------|---------|-----------|------|--|
| TOTAL THICKNESS   | A     | 0.7    | 0.75    | 0.8       |      |  |
| STAND OFF         |       | A1     | 0       | 0.035     | 0.05 |  |
| MOLD THICKNESS    |       | A2     |         | 0.55      |      |  |
| L/F THICKNESS     |       | A3     |         | 0.203 REF |      |  |
| LEAD WIDTH        |       | b      | 0.15    | 0.2       | 0.25 |  |
| BODY SIZE         | Х     | D      |         | 6 BS      | С    |  |
| BUDT SIZE         | Y     | E      | 6 BSC   |           |      |  |
| LEAD PITCH        |       | е      | 0.4 BSC |           |      |  |
| EP SIZE           | х     | J      | 4.5     | 4.6       | 4.7  |  |
| EF SIZE           | Y     | к      | 4.5     | 4.6       | 4.7  |  |
| LEAD LENGTH       |       | L      | 0.35    | 0.4       | 0.45 |  |
| PACKAGE EDGE TOLE | RANCE | aaa    | 0.1     |           |      |  |
| MOLD FLATNESS     |       | bbb    | 0.1     |           |      |  |
| COPLANARITY       |       | ccc    | 0.08    |           |      |  |
| LEAD OFFSET       |       | ddd    | 0.1     |           |      |  |
| EXPOSED PAD OFFSE | eee   | 0.1    |         |           |      |  |
|                   |       |        |         |           |      |  |
|                   |       |        |         |           |      |  |
|                   |       |        |         |           |      |  |
|                   |       |        |         |           |      |  |
|                   |       |        |         |           |      |  |

NOTES

COPLANARITY APPLIES TO LEADS, CORNER LEADS AND DIE ATTACH PAD.
 TOTAL THICKNESS NOT INCLUDE SAW BURR.

Figure 9-1. QFN Package Drawing



# **10 Package Marking**



#### Top Side Brand Line 1: Part number

Line 2: Package mark Line 3: Country of origin (CO) Line 4: Encoded wafer/device ID Package Mark Fields CC = Cirrus Logic Index Code RR = Device revision code LL = Lot sequence code YY = Year of manufacture WW = Work week of manufacture

Figure 10-1. Package Marking

# **11 Ordering Information**

Table 11-1. Ordering Information

| Product | Description                          | Package    | RoHS<br>Compliant | Grade      | Temperature<br>Range | Container        | Orderable Part<br>Number |
|---------|--------------------------------------|------------|-------------------|------------|----------------------|------------------|--------------------------|
| CS5302P | High Performance<br>Stereo Audio ADC | 48-pin QFN | Yes               | Commercial | –40 to +85°C         | Tray             | CS5302P-DN               |
| CS5302P | High Performance<br>Stereo Audio ADC | 48-pin QFN | Yes               | Commercial | –40 to +85°C         | Tape and<br>Reel | CS5302P-DNR              |

# 12 References

 NXP Semiconductors, UM10204 Rev. 7, October 2021, *I2C-Bus Specification and User Manual*, http://www.nxp.com

# **13 Revision History**

Table 13-1. Revision History

| Revision | Changes                                                                                          |
|----------|--------------------------------------------------------------------------------------------------|
| A2       | Initial publication                                                                              |
| JUN 2023 |                                                                                                  |
| A3       | Added ADC_FILTN connection to GND (Fig. 2-1)                                                     |
| MAY 2024 | <ul> <li>Removed specific component recommendation for input-buffer op-amp (Fig. 2-1)</li> </ul> |
|          | <ul> <li>Noted measurement bandwidth for all specifications (Table 3-1)</li> </ul>               |
|          | Input impedance updated (Table 3-4)                                                              |
|          | Updated minimum SPI idle duration (Table 3-13)                                                   |
|          | Ordering information updated for automotive-grade parts (Section 11)                             |



#### Table 13-1. Revision History (Cont.)

| Revision | Changes                                                                                                              |
|----------|----------------------------------------------------------------------------------------------------------------------|
| A4       | Updated VDD_D reset threshold (Table 3-9)                                                                            |
| JUL 2024 | <ul> <li>Updated "fsb" references to "fs(base)" (Section 4.2, Section 4.4.1)</li> </ul>                              |
|          | <ul> <li>Removed constraint on duration of MCLK interruption (Section 4.4.1, Section 4.4.2)</li> </ul>               |
|          | Add clip-detect function (Section 4.5.3)                                                                             |
|          | <ul> <li>Fixed glitch behavior of HGC_CS if update all HGC bit patterns are zero length (Section 4.5.4.1)</li> </ul> |
|          | <ul> <li>Removed requirement to check HGC is idle before disabling ADCs (Section 4.5.1)</li> </ul>                   |
|          | <ul> <li>Removed restriction on updating HGC channels while ADCs are enabled (Section 4.5.4.3)</li> </ul>            |
|          | <ul> <li>Clarification of θ<sub>JC</sub> definition (Section 8)</li> </ul>                                           |
|          | Orderable part numbers updated (Section 11)                                                                          |
| A5       | Typical connections updated (Section 2)                                                                              |
| DEC 2024 | Thermal characteristics updated (Section 8)                                                                          |

**Important:** Please check www.cirrus.com or with your Cirrus Logic sales representative to confirm that you are using the latest revision of this document and to determine whether there are errata associated with this device.

### **Contacting Cirrus Logic Support**

For all product questions and inquiries, contact a Cirrus Logic Sales Representative. To find one nearest you, go to www.cirrus.com.

#### IMPORTANT NOTICE

"Advance" product information describes products that are in development and subject to substantial development changes. For the purposes of our terms and conditions of sale, "Preliminary" or "Advanced" datasheets are nonfinal datasheets that include, but are not limited to, datasheets marked as "Target", "Advance", "Product Preview", "Preliminary Technical Data" and/or "Preproduction." Products provided with any such datasheet are therefore subject to relevant terms and conditions associated with "Preliminary" or "Advanced" designations, as set out in our terms and conditions of sale, including but not limited to that Cirrus Logic expressly disclaims any warranties with respect to such products. The products and services of Cirrus Logic International (UK) Limited; Cirrus Logic, Inc.; and other companies in the Cirrus Logic group (collectively either "Cirrus Logic" or "Cirrus") are sold subject to Cirrus Logic's terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. Software is provided pursuant to applicable license terms. Cirrus Logic reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Cirrus Logic to verify that the information is current and complete. Testing and other quality control techniques are utilized to the extent Cirrus Logic deems necessary. Specific testing of all parameters of each device is not necessarily performed. In order to minimize insks associated with customer applications, substance or customer product design. The customer is solely responsible for its overall product design, end-use applications, and system security, including the specific manner in which it uses Cirrus Logic components. Certain uses or product design may require an intellectual property license from a third party. Features and operations described herein are

CIRRUS LOGIC PRODUCTS ARE NOT DESIGNED, TESTED, INTENDED OR WARRANTED FOR USE (1) WITH OR IN IMPLANTABLE PRODUCTS OR FDA/ MHRA CLASS III (OR EQUIVALENT CLASSIFICATION) MEDICAL DEVICES, OR (2) IN ANY PRODUCTS, APPLICATIONS OR SYSTEMS, INCLUDING WITHOUT LIMITATION LIFE-CRITICAL MEDICAL EQUIPMENT OR SAFETY OR SECURITY EQUIPMENT, WHERE MALFUNCTION OF THE PRODUCT COULD CAUSE PERSONAL INJURY, DEATH, SEVERE PROPERTY DAMAGE OR SEVERE ENVIRONMENTAL HARM. INCLUSION OF CIRRUS LOGIC PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS LOGIC DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS LOGIC PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS LOGIC PRODUCTS IN SUCH A MANNER, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS LOGIC, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

This document is the property of Cirrus Logic, and you may not use this document in connection with any legal analysis concerning Cirrus Logic products described herein. No license to any technology or intellectual property right of Cirrus Logic or any third party is granted herein, including but not limited to any patent right, copyright, mask work right, or other intellectual property rights. Any provision or publication of any third party's products or services does not constitute Cirrus Logic's approval, license, warranty or endorsement thereof. Cirrus Logic gives consent for copies to be made of the information contained herein only for use within your organization with respect to Cirrus Logic integrated circuits or other products of Cirrus Logic, and only if the reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices and conditions (including this notice). This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale. This document and its information is provided "AS IS" without warranty of any kind (express or implied). All statutory warranties and conditions are excluded to the fullest extent possible. No responsibility is assumed by Cirrus Logic for the use of information herein, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. Cirrus Logic, Cirrus Logic, Cirrus Logic, logo design, and SoundClear are among the trademarks of Cirrus Logic. Other brand and product names may be trademarks or service marks of their respective owners.

Copyright © 2022–2024 Cirrus Logic, Inc. and Cirrus Logic International Semiconductor Ltd. All rights reserved.

SPI is a trademark of Motorola.