

# CY7C1019CV33

# 1-Mbit (128 K × 8) Static RAM

### Features

- Temperature Ranges
   □ Industrial: -40 °C to 85 °C
   □ Automotive-A: -40 °C to 85 °C
- Pin and Function compatible with CY7C1019BV33
- High Speed □ t<sub>AA</sub> = 10 ns
- CMOS for optimum Speed and Power
- Data Retention at 2.0 V
- Center Power/Ground Pinout
- Automatic Power Down when deselected
- Easy Memory Expansion with CE and OE Options
- Available in Pb-free 32-pin TSOP II package

### **Functional Description**

The CY7C1019CV33 is a high performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tristate drivers. This device has an automatic power down feature that significantly reduces power consumption when deselected.

Writing to the device is accomplished by taking Chip Enable ( $\overline{CE}$ ) and Write Enable ( $\overline{WE}$ ) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>16</sub>).

<u>Rea</u>ding from the device is accomplished by taking Chip Enable  $\overline{(CE)}$  and Output Enable  $\overline{(OE)}$  LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins ( $I/O_0$  through  $I/O_7$ ) are placed in a high impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a write operation (CE LOW, and WE LOW).

For a complete list of related documentation, click here.





**Cypress Semiconductor Corporation** Document Number: 38-05130 Rev. \*O 198 Champion Court



# CY7C1019CV33

### Contents

| Selection Guide             | 3 |
|-----------------------------|---|
| Pin Configuration           |   |
| Maximum Ratings             |   |
| Operating Range             |   |
| Electrical Characteristics  |   |
| Capacitance                 |   |
| Thermal Resistance          |   |
| AC Test Loads and Waveforms |   |
| Switching Characteristics   |   |
| Switching Waveforms         |   |
| Truth Table                 |   |
| Ordering Information        |   |
| Ordering Code Definitions   |   |
|                             | • |

| Package Diagram                         | . 10 |
|-----------------------------------------|------|
| Acronyms                                |      |
| Document Conventions                    |      |
| Units of Measure                        | . 11 |
| Document History Page                   | . 12 |
| Sales, Solutions, and Legal Information | . 14 |
| Worldwide Sales and Design Support      | . 14 |
| Products                                | . 14 |
| PSoC® Solutions                         | . 14 |
| Cypress Developer Community             | . 14 |
| Technical Support                       |      |



# **Selection Guide**

| Description               | -10 (Industrial/<br>Automotive-A) | Unit |
|---------------------------|-----------------------------------|------|
| Maximum Access Time       | 10                                | ns   |
| Maximum Operating Current | 80                                | mA   |
| Maximum Standby Current   | 5                                 | mA   |

# Pin Configuration

Figure 1. 32-pin TSOP II pinout (Top View) <sup>[1]</sup>



# **Maximum Ratings**

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested.

| Storage Temperature65 °C to +150 °C                                            |
|--------------------------------------------------------------------------------|
| Ambient Temperature<br>with Power Applied–55 °C to +125 °C                     |
| Supply Voltage on $V_{CC}$ to Relative GND $^{[2]}$ –0.5 V to +4.6 V           |
| DC Voltage Applied to Outputs in High Z State $^{[2]}$ 0.5 V to V_{CC} + 0.5 V |
| DC Input Voltage $^{[2]}$ –0.5 V to V $_{\rm CC}$ + 0.5 V                      |

| Current into Outputs (LOW)     |         |
|--------------------------------|---------|
| Static Discharge Voltage       |         |
| (per MIL-STD-883, Method 3015) | >2001 V |
| Latch up Current               | >200 mA |

### **Operating Range**

| Range        | Ambient Temperature | V <sub>CC</sub> |
|--------------|---------------------|-----------------|
| Commercial   | 0 °C to +70 °C      | $3.3~V\pm10\%$  |
| Industrial   | –40 °C to +85 °C    | $3.3~V\pm10\%$  |
| Automotive-A | –40 °C to +85 °C    | $3.3~V\pm10\%$  |

### **Electrical Characteristics**

Over the Operating Range

| Parameter        | Description                                      | Test Conditions                                                                                                                                                                                          | -10 (Indust | Unit                  |      |
|------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------|------|
| Parameter        |                                                  | Test conditions                                                                                                                                                                                          | Min         | Max                   | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                              | $V_{CC}$ = Min, $I_{OH}$ = -4.0 mA                                                                                                                                                                       | 2.4         | -                     | V    |
| V <sub>OL</sub>  | Output LOW Voltage                               | $V_{CC}$ = Min, $I_{OL}$ = 8.0 mA                                                                                                                                                                        | -           | 0.4                   | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                               |                                                                                                                                                                                                          | 2.0         | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[2]</sup>                 |                                                                                                                                                                                                          | -0.3        | 0.8                   | V    |
| I <sub>IX</sub>  | Input Leakage Current                            | $GND \leq V_1 \leq V_{CC}$                                                                                                                                                                               | -1          | +1                    | μA   |
| I <sub>OZ</sub>  | Output Leakage Current                           | $GND \leq V_I \leq V_{CC}$ , Output Disabled                                                                                                                                                             | -1          | +1                    | μA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply Current         | $V_{CC}$ = Max, $I_{OUT}$ = 0 mA, f = $f_{MAX}$ = 1/ $t_{RC}$                                                                                                                                            | -           | 80                    | mA   |
| I <sub>SB1</sub> | Automatic CE Power down<br>Current – TTL Inputs  | $ \begin{array}{l} \text{Max } V_{CC}, \ \overline{CE} \geq V_{IH}, \\ V_{IN} \geq V_{IH} \ \text{or} \ V_{IN} \leq V_{IL}, \ f = f_{MAX} \end{array} $                                                  | -           | 15                    | mA   |
| I <sub>SB2</sub> | Automatic CE Power down<br>Current – CMOS Inputs | $ \begin{array}{l} \mbox{Max V}_{CC}, \ \overline{CE} \geq V_{CC} - 0.3 \ \mbox{V}, \\ \mbox{V}_{IN} \geq V_{CC} - 0.3 \ \mbox{V}, \ \mbox{or } V_{IN} \leq 0.3 \ \mbox{V}, \ \mbox{f} = 0 \end{array} $ | -           | 5                     | mA   |



### Capacitance

| Parameter <sup>[3]</sup> | 3] Description Test Conditions |                                                            | Max | Unit |
|--------------------------|--------------------------------|------------------------------------------------------------|-----|------|
| C <sub>IN</sub>          | Input capacitance              | T <sub>A</sub> = 25 °C, f = 1 MHz, V <sub>CC</sub> = 5.0 V | 8   | pF   |
| C <sub>OUT</sub>         | Output capacitance             |                                                            | 8   | pF   |

### **Thermal Resistance**

| Parameter <sup>[3]</sup> | Description                                 | Test Conditions                                                         | 32-pin TSOP II | Unit |
|--------------------------|---------------------------------------------|-------------------------------------------------------------------------|----------------|------|
| $\Theta_{JA}$            | Thermal resistance<br>(junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 68.61          | °C/W |
| Θ <sup>JC</sup>          | Thermal resistance<br>(junction to case)    |                                                                         | 20.59          | °C/W |

### **AC Test Loads and Waveforms**





Notes
3. Tested initially and after any design or process changes that may affect these parameters.
4. AC characteristics (except High Z) for all speeds are tested using the Thevenin load shown in section (a) in Figure 2. High Z characteristics are tested for all speeds using the test load shown in section (c) in Figure 2.



### **Switching Characteristics**

Over the Operating Range

| Parameter <sup>[5]</sup>       | Description                         |     | -10 (Industrial/<br>Automotive-A) |    |
|--------------------------------|-------------------------------------|-----|-----------------------------------|----|
|                                |                                     | Min | Max                               |    |
| Read Cycle                     |                                     |     |                                   |    |
| t <sub>RC</sub>                | Read Cycle Time                     | 10  | -                                 | ns |
| t <sub>AA</sub>                | Address to Data Valid               | -   | 10                                | ns |
| t <sub>OHA</sub>               | Data Hold from Address Change       | 3   | -                                 | ns |
| t <sub>ACE</sub>               | CE LOW to Data Valid                | -   | 10                                | ns |
| t <sub>DOE</sub>               | OE LOW to Data Valid                | -   | 5                                 | ns |
| t <sub>LZOE</sub>              | OE LOW to Low Z <sup>[6]</sup>      | 0   | -                                 | ns |
| t <sub>HZOE</sub>              | OE HIGH to High Z <sup>[6, 7]</sup> | -   | 5                                 | ns |
| t <sub>LZCE</sub>              | CE LOW to Low Z <sup>[6]</sup>      | 3   | -                                 | ns |
| t <sub>HZCE</sub>              | CE HIGH to High Z <sup>[6, 7]</sup> | -   | 5                                 | ns |
| t <sub>PU</sub> <sup>[8]</sup> | CE LOW to Power Up                  | 0   | -                                 | ns |
| t <sub>PD</sub> <sup>[8]</sup> | CE HIGH to Power Down               | -   | 10                                | ns |
| Write Cycle <sup>[9,</sup>     | 10]                                 |     |                                   |    |
| t <sub>WC</sub>                | Write Cycle Time                    | 10  | _                                 | ns |
| t <sub>SCE</sub>               | CE LOW to Write End                 | 8   | _                                 | ns |
| t <sub>AW</sub>                | Address Setup to Write End          | 8   | _                                 | ns |
| t <sub>HA</sub>                | Address Hold from Write End         | 0   | _                                 | ns |
| t <sub>SA</sub>                | Address Setup to Write Start        | 0   | _                                 | ns |
| t <sub>PWE</sub>               | WE Pulse Width                      | 7   | _                                 | ns |
| t <sub>SD</sub>                | Data Setup to Write End             |     | _                                 | ns |
| t <sub>HD</sub>                | Data Hold from Write End            | 0   | _                                 | ns |
| t <sub>LZWE</sub>              | WE HIGH to Low Z <sup>[6]</sup>     | 3   | _                                 | ns |
| t <sub>HZWE</sub>              | WE LOW to High Z <sup>[6, 7]</sup>  | -   | 5                                 | ns |

Notes

Notes
5. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V.
6. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
7. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (d) of Figure 2 on page 5. Transition is measured ±500 mV from steady-state voltage.
8. This parameter is guaranteed by design and is not tested.
9. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. CE and WE must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the write.

10. The minimum write cycle time for Write Cycle No. 3 (WE Controlled, OE LOW) should be equal to the sum of tHZWE and tsp.



**Switching Waveforms** 



#### Notes

Notes

Device is continuously selected. OE, CE = V<sub>IL</sub>.
We is HIGH for read cycle.

Address valid prior to or coincident with CE transition LOW.

Data I/O is high impedance if OE = V<sub>IL</sub>.

If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state.



### Switching Waveforms (continued)



Figure 6. Write Cycle No. 2 (WE Controlled, OE HIGH During Write) [16, 17]

Figure 7. Write Cycle No. 3 (WE Controlled,  $\overline{\text{OE}}$  LOW) [17, 18]



#### Notes

- 16. Data I/O is high impedance if  $\overline{OE} = V_{|H}$ . 17. If  $\overline{CE}$  goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. 18. The minimum write cycle pulse width should be equal to the sum of tsD and tHzWE.
- 19. During this period the I/Os are in the output state and input signals should not be applied.



### **Truth Table**

| CE | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode                       | Power                      |
|----|----|----|------------------------------------|----------------------------|----------------------------|
| н  | Х  | Х  | High Z                             | Power Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | Data Out                           | Read                       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Data In                            | Write                      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High Z                             | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

### **Ordering Information**

| Speed<br>(ns) | Ordering Code       | Package<br>Diagram | Package Type             | Operating<br>Range |
|---------------|---------------------|--------------------|--------------------------|--------------------|
| 10            | CY7C1019CV33-10ZXA  | 51-85095           | 32-pin TSOP II (Pb-free) | Automotive-A       |
|               | CY7C1019CV33-10ZXAT | 51-85095           | 32-pin TSOP II (Pb-free) |                    |

## Ordering Code Definitions





# Package Diagram

Figure 8. 32-pin TSOP II (20.95 × 11.76 × 1.0 mm) ZS32 Package Outline, 51-85095



51-85095 \*D



## Acronyms

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor |
| CE      | Chip Enable                             |
| I/O     | Input/Output                            |
| OE      | Output Enable                           |
| SRAM    | Static Random Access Memory             |
| TSOP    | Thin Small Outline Package              |
| TTL     | Transistor-Transistor Logic             |
| WE      | Write Enable                            |

### **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| MHz    | megahertz       |
| μA     | microampere     |
| mA     | milliampere     |
| mm     | millimeter      |
| ms     | millisecond     |
| ns     | nanosecond      |
| %      | percent         |
| pF     | picofarad       |
| V      | volt            |
| W      | watt            |



## **Document History Page**

| Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 109245  | 12/16/01           | HGK                | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                       |
| *A   | 113431  | 04/10/02           | NSL                | Updated AC Test Loads and Waveforms:<br>AC Test Loads split based on speed.                                                                                                                                                                                                                                                                                                                                           |
| *B   | 115047  | 08/01/02           | HGK                | Added TSOP II Package related information in all instances across the document.<br>Added Industrial Temperature related information in all instances across th document.<br>Improved I <sub>CC</sub> limits in all instances across the document.                                                                                                                                                                     |
| *C   | 119796  | 10/11/02           | DFP                | Updated Selection Guide (Changed value of maximum standby current fror 5 nA to 5 mA).                                                                                                                                                                                                                                                                                                                                 |
| *D   | 123030  | 12/17/02           | DFP                | Updated Truth Table (To reflect single Chip Enable option).                                                                                                                                                                                                                                                                                                                                                           |
| *E   | 419983  | See ECN            | NXR                | Added 48-ball VFBGA Package related information in all instances across th document.<br>Updated Ordering Information:<br>Added lead-free parts.<br>Replaced "Package Name" with "Package Diagram" in column heading and updated details in the column.                                                                                                                                                                |
| *F   | 493543  | See ECN            | NXR                | Removed 8 ns speed bin related information in all instances across the document.<br>Updated Pin Configuration:<br>Added Note 1 and referred the same note in Figure 1.<br>Updated Electrical Characteristics:<br>Changed the description of I <sub>IX</sub> parameter from "Input Load Current" to "Input<br>Leakage Current".<br>Removed I <sub>OS</sub> parameter and its details.<br>Updated Ordering Information. |
| *G   | 2761448 | 09/09/2009         | VKN                | Added Automotive-A Temperature Range related information in all instance across the document.                                                                                                                                                                                                                                                                                                                         |
| *H   | 2897691 | 03/23/2010         | RAME               | Updated Ordering Information.<br>Updated Package Diagram.                                                                                                                                                                                                                                                                                                                                                             |
| *    | 3057593 | 10/13/2010         | PRAS               | Updated Ordering Information and added Ordering Code Definitions.<br>Updated Package Diagram.                                                                                                                                                                                                                                                                                                                         |
| *J   | 3072834 | 11/11/2010         | PRAS               | Updated Ordering Information:<br>Removed obsolete parts.<br>Updated Package Diagram.                                                                                                                                                                                                                                                                                                                                  |
| *K   | 3277371 | 06/08/2011         | AJU                | Updated Features.<br>Updated Selection Guide (Removed -12 (Industrial) and -15 (Industrial)<br>columns).<br>Updated Electrical Characteristics (Removed -12 (Industrial) and -15<br>(Industrial) columns).<br>Updated Switching Characteristics (Removed -12 (Industrial) and -15<br>(Industrial) columns).<br>Updated Package Diagram.<br>Updated to new template.                                                   |
| *L   | 4146968 | 10/04/2013         | VINI               | Updated to new template.<br>Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                 |



# Document History Page (continued)

|  |  | Document Title: | CY7C1019CV33, 1-MI | bit (128 K × 8 | ) Static RAM |
|--|--|-----------------|--------------------|----------------|--------------|
|--|--|-----------------|--------------------|----------------|--------------|

| Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                        |
|------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *M   | 4578508 | 11/24/2014         | VINI               | Updated Functional Description:<br>Added "For a complete list of related documentation, click here." at the end<br>Updated Switching Characteristics:<br>Added Note 10 and referred the same note in "Write Cycle".<br>Updated Switching Waveforms:<br>Added Note 18 and referred the same note in Figure 7. |
| *N   | 4802185 | 06/18/2015         | NILE               | Updated Package Diagram:<br>spec 51-85095 – Changed revision from *B to *D.<br>Updated to new template.                                                                                                                                                                                                      |
| *0   | 5017466 | 11/17/2015         | VINI               | Added Thermal Resistance.<br>Completing Sunset Review.                                                                                                                                                                                                                                                       |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Automotive               | cypress.com/go/automotive |
|--------------------------|---------------------------|
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
| Memory                   | cypress.com/go/memory     |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |

### **PSoC<sup>®</sup> Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Community | Forums | Blogs | Video | Training

Technical Support cypress.com/go/support

© Cypress Semiconductor Corporation, 2001-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 38-05130 Rev. \*O

Revised November 17, 2015

All products and company names mentioned in this document may be the trademarks of their respective holders.