# 128-Macrocell MAX<sup>TM</sup> EPLDs #### **Features** #### CY7C342 - 128 macrocells in 8 LABs - 8 dedicated inputs, 52 bidirectional I/O pins - Programmable interconnect - Available in 68-pin HLCC, PLCC, and PGA #### CY7C345 - 128 macrocells in 8 LABs - 8 dedicated inputs, 28 bidirectional I/O pins - 256 expander product terms - Programmable interconnect array - Available in 44-pin HLCC or PLCC ### **Functional Description** The CY7C342 and CY7C345 are Erasable Programmable Logic Devices (EPLDs) in which CMOS EPROM cells are used to configure logic functions within the devices. The MAX architecture is 100% user configurable. allowing the devices to accommodate a variety of independent logic functions. The 128 macrocells in the CY7C342 are divided into 8 Logic Array Blocks (LABs), 16 per LAB. There are 256 expander product terms, 32 per LAB, to be used and shared by the macrocells within each LAB. Each LAB is interconnected with a programmable interconnect array, allowing all signals to be routed throughout the chip. The speed and density of the CY7C342 allows it to be used in a wide range of applications, from replacement of large amounts of 7400 series TTL logic, to complex controllers and multi-function chips. With greater than 25 times the functionality of 20-pin PLDs, the CY7C342 allows the replacement of over 50 TTL devices. By replacing large amounts of logic, the CY7C342 reduces board space, part count, and increases system reliability. The CY7C345 packs the same LSI density of the CY7C342 into a smaller, 40-pin DIP or 44-pin HLCC package. Designed for applications in which large amounts of logic must be packed into a very small area, the CY7C345 is ideally suited for applications which require large amounts of buried logic. It has the same number of macrocells and expanders as the CY7C342, and a programmable interconnect array to allow communications between the LABs. Each LAB has an I/O block, with LABs A, D, E and H having four bidirectional tri-stateable I/O pins, and the rest having three I/O pins. Like all other EPLDs in the MAX family, these I/O pins support dual feedback. In this way any macrocells may be buried, with only the output of macrocells needed off-chip connected to I/O pins. MAX and MAX + PLUS are trademarks of Altera Corporation. ### **Selection Guide** | | | 7C342-30<br>7C345-30 | 7C342-35<br>7C345-35 | 7C342-40<br>7C345-40 | |--------------------------|------------|----------------------|----------------------|----------------------| | Maximum Access Time (ns) | | 30 | 35 | 40 | | Maximum Operating | Commercial | 310 | 310 | | | Current (mA) | Military | | 320 | 320 | | Maximum Standby | Commercial | 200 | 200 | | | Current (mA) | Military | | 240 | 240 | ### **Pin Configurations** **PGA** 0175-4 ### Logic Array Blocks There are eight logic array blocks in the CY7C342 and CY7C345. Each LAB consists of a macrocell array containing 16 macrocells, an expander product term array containing 32 expanders, and an I/O block. The LAB is fed by the programmable interconnect array and the dedicated input bus. All macrocell feedbacks go to the macrocell array, the expander array, and the programmable interconnect array. Expanders feed themselves and the macrocell array. All I/O feedbacks go to the programmable interconnect array so that they may be accessed by macrocells in other LABs as well as the macrocells in the LAB in which they are situated. Externally, the CY7C342 provides eight dedicated inputs, one of which may be used as a system clock. There are 52 I/O pins which may be individually configured for input, output, or bidirectional data flow. 0175-6 The CY7C345 is internally identical to the CY7C342, but is packaged in a 40-pin DIP or 44-pin J-lead package. It has 8 dedicated inputs, and pin #31 may be used as a system clock. There are 28 I/O pins which may be individually configured for input, output, or bidirectional flow. Figure 3. CY7C342/CY7C345 Internal Timing Model #### 0175-7 #### Programmable Interconnect Array The Programmable Interconnect Array (PIA) solves interconnect limitations by routing only the signals needed by each logic array block. The inputs to the PIA are the outputs of every macrocell within the device and the I/O pin feedback of every pin on the device. Unlike masked or programmable gate arrays, which induce variable delay dependent on routing, the PIA has a fixed delay. This eliminates undesired skews among logic signals, which may cause glitches in internal or external logic. The fixed delay, regardless of programmable interconnect array configuration, simplifies design by assuring that internal signal skews or races are avoided. The result is ease of design implementation, often in a single pass, without the multiple internal logic placement and routing iterations required for a programmable gate array to achieve design timing objectives. ### **Timing Delays** Timing delays within the CY7C342 and CY7C345 may be easily determined using MAX+PLUSTM software or by the model shown in Figure 3. The CY7C342 and CY7C345 have fixed internal delays, allowing the user to determine the worst case timing delays for any design. For complete timing information the MAX+PLUS software provides a timing simulator. ### **Design Recommendations** Operation of the devices described herein with conditions above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure to absolute maximum ratings conditions for extended periods of time may affect device reliability. The CY7C342 and CY7C345 contain circuitry to protect device pins from high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages. For proper operation, input and output pins must be constrained to the range GND $\leq (V_{IN} \, \text{or} \, V_{OUT}) \leq V_{CC}.$ Unused inputs must always be tied to an appropriate logic level (either $V_{CC} \, \text{or} \, \text{GND}).$ Each set of $V_{CC} \, \text{and} \, \text{GND}$ pins must be connected together directly at the device. Power supply decoupling capacitors of at least 0.2 $\mu F$ must be connected between $V_{CC} \, \text{and} \, \text{GND}.$ For the most effective decoupling, each $V_{CC} \, \text{pin}$ should be separately decoupled to GND, directly at the device. Decoupling capacitors should have good frequency response, such as monolithic ceramic types. ### **Design Security** The CY7C342 and CY7C345 contain a programmable design security feature that controls the access to the data programmed into the device. If this programmable feature is used, a propriety design implemented in the device cannot be copied or retrieved. This enables a high level of design control to be obtained since programmed data within EPROM cells is invisible. The bit that controls this function, along with all other program data, may be reset simply by erasing the device. Figure 4. ICC vs fMAX Figure 5. Output Drive Current The CY7C342 and CY7C345 are fully functionally tested and guaranteed through complete testing of each programmable EPROM bit and all internal logic elements thus ensuring 100% programming yield. The erasable nature of these devices allows test programs to be used and erased during early stages of the production flow. The devices also contain on-board logic test circuitry to allow verification of function and AC specification once encapsulated in non-windowed packages. ### **Timing Considerations** Unless otherwise stated, propagation delays do not include expanders. When using expanders add the maximum expander delay texp to the overall delay. Similarly, there is an additional tpiA delay for an input from an I/O pin when compared to a signal from a straight input pin. When calculating synchronous frequencies, use $t_{S_1}$ if all inputs are on dedicated input pins. The parameter $t_{S_2}$ should be used if data is applied at an I/O pin. If $t_{S_2}$ is greater than $t_{CO_1}$ , $1/t_{S_2}$ becomes the limiting frequency in the data path mode unless $1/(t_{WH} + t_{WL})$ is less than $1/t_{S_2}$ . When expander logic is used in the data path, add the appropriate maximum expander delay, $t_{\rm EXP}$ to $t_{\rm S1}$ . Determine which of $1/(t_{\rm WH}+t_{\rm WL})$ , $1/t_{\rm CO_1}$ , or $1/(t_{\rm EXP}+t_{\rm S1})$ is the lowest frequency. The lowest of these frequencies is the maximum data path frequency for the synchronous configuration. When calculating external asynchronous frequencies, use $t_{AS_1}$ if all inputs are on the dedicated input pins. If any data is applied to an I/O pin, $t_{AS_2}$ must be used as the required set up time. If $(t_{AS_2}+t_{AH})$ is greater than $t_{ACO_1}$ , $1/(t_{AS_2}+t_{AH})$ becomes the limiting frequency in the data path mode unless $1/(t_{AWH}+t_{AWL})$ is less than $1/(t_{AS_2}+t_{AH})$ . When expander logic is used in the data path, add the appropriate maximum expander delay, $t_{\rm EXP}$ to $t_{\rm AS_1}$ . Determine which of $1/(t_{\rm AWH}+t_{\rm AWL})$ , $1/t_{\rm ACO_1}$ , or $1/(t_{\rm EXP}+t_{\rm AS_1})$ is the lowest frequency. The lowest of these frequencies is the maximum data path frequency for the asynchronous configuration. The parameter toH indicates the system compatibility of this device when driving other synchronous logic with positive input hold times, which is controlled by the same synchronous clock. If toH is greater than the minimum required input hold time of the subsequent synchronous logic, then the devices are guaranteed to function properly with a common synchronous clock under worst-case environmental and supply voltage conditions. The parameter t<sub>AOH</sub> indicates the system compatibility of this device when driving subsequent registered logic with a positive hold time and using the same clock as the CY7C342. In general, if $t_{AOH}$ is greater than the minimum required input hold time of the subsequent logic (synchronous or asynchronous) then the devices are guaranteed to function properly under worst-case environmental and supply voltage conditions, provided the clock signal source is the same. This also applies if expander logic is used in the clock signal path of the driving device, but not for the driven device. This is due to the expander logic in the second device's clock signal path adding an additional delay ( $t_{EXP}$ ) causing the output data from the preceding device to change prior to the arrival of the clock signal at the following device's register. 0175-9 0175-8 DC Program Voltage..... -2.0V to +13.5V ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ..... $-65^{\circ}$ C to $+150^{\circ}$ C Ambient Temperature with Power Applied ......0°C to +70°C Maximum Junction Temperature (Under Bias) .......150°C Supply Voltage to Ground Potential $\dots -2.0V$ to +7.0VDC V<sub>CC</sub> or GND Current .....500 mA DC Output Current, per Pin ..... -25 mA to +25 mA ## **Operating Range** | Range | Ambient<br>Temperature | v <sub>cc</sub> | |------------|------------------------|-----------------| | Commercial | 0°C to +70°C | 5V ±5% | | Industrial | -40°C to +85°C | 5V ± 10% | | Military | -55°C to +125°C (Case) | 5V ± 10% | ### DC Input Voltage [1] $\dots -2.0V$ to +7.0VElectrical Characteristics Over the Operating Range<sup>[2]</sup> | Parameters | Description | Test Conditions | Min. | Max. | Units | | |-----------------|---------------------------------|--------------------------------------------------------------|--------------------------------|------|-------|----| | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -4.0 \text{ mA}$ | | 2.4 | | v | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC} = Min., I_{OL} = 8 mA$ | | | 0.45 | V | | $v_{IH}$ | Input HIGH Level | | | | | V | | $v_{IL}$ | Input LOW Level | | | | | V | | I <sub>IX</sub> | Input Current | $GND \le V_{IN} \le V_{CC}$ | -10 | + 10 | μΑ | | | I <sub>OZ</sub> | Output Leakage Current | $V_O = V_{CC} \text{ or GND}$ | | | + 40 | μΑ | | I <sub>OS</sub> | Output Short<br>Circuit Current | $V_{CC} = Max., V_{OUT} = GND$ | $V_{CC} = Max., V_{OUT} = GND$ | | -90 | mA | | too | Power Supply | $V_I = V_{CC}$ or GND (No Load) | Commercial | | 200 | mA | | $I_{CC_1}$ | Current (Standby) | Wilitary | | | 240 | mA | | Ico | Power Supply | V <sub>I</sub> = V <sub>CC</sub> or GND (No Load) Commercial | | | 310 | mA | | $I_{CC_2}$ | Current <sup>[3]</sup> | $f = 1.0 \mathrm{MHz^{[3]}}$ | Military | | 320 | mA | ### Capacitance<sup>[4]</sup> | Parameters | Description | Test Conditions | Max. | Units | |------------------|--------------------|---------------------------------------|------|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 2V, f = 1.0 MHz$ | 10 | рF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 2.0V, f = 1.0 \text{ MHz}$ | 12 | P1 | - Minimum DC input is -0.3V. During transitions, the inputs may undershoot to -2.0V for periods less than 20 ns. - 2. Typical values are for $T_A = 25^{\circ}C$ and $V_{CC} = 5V$ . - This parameter is measured with device programmed as a 16-bit counter in each LAB. This parameter is tested periodically by sampling production material. - 4. Figure 1a test load used for all parameters except teR and teA. Figure 1b test load used for ter and ter. All external timing parameters are measured referenced to external pins of the device. ### AC Test Loads and Waveforms [4] Figure 1a Figure 1b THÉVENIN EQUIVALENT (Commercial/Military) Equivalent to: ### **Input Pulses** 3.0V 90% 90% 10% 0175-11 Figure 2 External Synchronous Switching Characteristics [4] Over Operating Range | Parameters | Description | | CY7C342-30<br>CY7C345-30 | | CY7C342-35<br>CY7C345-35 | | CY7C342-40<br>CY7C345-40 | | Unit | | |------------------|---------------------------------------------------------------|-------|--------------------------|------|--------------------------|------|--------------------------------------------------|--------------|-------|--| | | | | Min. | Max. | Min. | Max. | Min. | Max. | 1 | | | + | Dedicated Input to Combinatorial | Com'l | | 30 | | 35 | | | | | | tPD1 | Output Delay <sup>[5]</sup> | Mil | | | | 35 | | 40 | 40 ns | | | | I/O Input to Combinatorial | Com'l | | 45 | | 55 | | | | | | t <sub>PD2</sub> | Output Delay[6] | Mil | | | | 55 | | 65 | ns | | | | Dedicated Input to Combinatorial | Com'l | | 44 | | 55 | | | | | | $t_{PD_3}$ | Output Delay with Expander Delay <sup>[7]</sup> | Mil | | | | 55 | | 65 | ns | | | | I/O Input to Combinatorial | Com'l | | 60 | | 75 | | | | | | tPD4 | Output Delay with Expander Delay <sup>[8]</sup> | Mil | | | | 75 | | 90 | ns | | | | T O T . I . D . [5] | Com'l | | 30 | | 35 | | | | | | tEA | Input to Output Enable Delay <sup>[5]</sup> | Mil | | | | 35 | | 40 | ns | | | | | Com'l | | 30 | | 35 | | | | | | tER | Input to Output Disable Delay <sup>[5]</sup> | Mil | | | | 35 | | 40 | ns | | | | Synchronous Clock Input to | Com'l | | 16 | | 20 | | | | | | tco <sub>1</sub> | Output Delay | Mil | - | | | 20 | | 23 | ns | | | | Synchronous Clock to Local | Com'l | | 35 | | 42 | | 25 | | | | t <sub>CO2</sub> | Feedback to Combinatorial Output <sup>[9]</sup> | Mil | | | | 42 | | 50 | 50 ns | | | | Dedicated Input or Feedback Setup Time | Com'l | 22 | | 25 | | | ns | | | | $t_{S_1}$ | to Synchronous Clock Input <sup>[5, 10]</sup> | Mil | | | 25 | | 28 | | | | | | I/O Input Setup Time to Synchronous | Com'l | 39 | | 45 | | - | | | | | $t_{S_2}$ | Clock Input <sup>[5]</sup> | Mil | | | 45 | | 52 | | ns | | | | Input Hold Time from Synchronous | Com'l | 0 | | 0 | | | - | +- | | | tH | Clock Input <sup>[5]</sup> | Mil | | | 0 | | 0 | | ns | | | | | Com'l | 10 | | 12.5 | | - | | | | | twH | Synchronous Clock Input High Time | Mil | | | 12.5 | | 15 | | ns | | | | | Com'l | 10 | | 12.5 | | 100 | | | | | tWL | Synchronous Clock Input Low Time | Mil | | | 12.5 | | 15 | | ns | | | | (2) | Com'l | 30 | | 35 | | | | | | | t <sub>RW</sub> | Asynchronous Clear Width <sup>[5]</sup> | Mil | 30 | | 35 | | 40 | | ns | | | | | Com'l | 30 | | 35 | | +0 | | | | | trr | Asynchronous Clear Recovery Time <sup>[5]</sup> | Mil | 30 | | 35 | | 40 | | ns | | | | Asynchronous Clear to Registered | Com'l | | 30 | 33 | 35 | 40 | | | | | tRO | Output Delay[5] | Mil | <u> </u> | 30 | - | 35 | <b></b> | 40 | ns | | | | | Com'l | 30 | | 35 | | | 40 | | | | tpw | Asynchronous Preset Width <sup>[5]</sup> | Mil | 30 | | 35 | | 40 | | ns | | | | | Com'l | 30 | | 35 | | 10 | <del> </del> | ├─ | | | tpR | Asynchronous Preset Recovery Time <sup>[5]</sup> | Mil | 30 | | 35 | | 40 | | ns | | | | A A D D A D A | _ | | 30 | 33 | 25 | 40 | - | - | | | tPO | Asynchronous Preset to Registered Output Delay <sup>[5]</sup> | Com'l | | 30 | | 35 | <del> </del> | 40 | ns ns | | | | | Mil | | | | | | 40 | | | | t <sub>CF</sub> | Synchronous Clock to Local<br>Feedback Input <sup>[11]</sup> | Com'l | | 3 | ļ | 6 | - | | ns | | | | | Mil | - 20 | | 45 | 6 | <del> </del> | 9 | + | | | | External Synchronous Clock Period | Com'l | 38 | | 45 | | L | I | ns | | ### External Synchronous Switching Characteristics [4] Over Operating Range (Continued) | Parameters | Parameters Description | | CY7C342-30<br>CY7C345-30 | | CY7C342-35<br>CY7C345-35 | | CY7C342-40<br>CY7C345-40 | | Units | |-------------------|--------------------------------------------------------------------------------|-------|--------------------------|-----------|--------------------------|------|--------------------------|------|--------| | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | $f_{MAX_1}$ | External Feedback Maximum Frequency | Com'l | 26.3 | | 22.2 | | | | MHz | | 'MAX1 | $(1/(t_{CO_1} + t_{S_1}))^{[12]}$ | Mil | | | 22.2 | | 19.6 | | 141112 | | freeze | Internal Local Feedback Maximum Frequency, | Com'l | 40.0 | | 32.2 | | | | — MHz | | f <sub>MAX2</sub> | lesser of $1/(t_{S_1} + t_{CF})$ or $(1/t_{CO_1})^{[13]}$ | Mil | | - <u></u> | 32.2 | | 28.5 | | | | freeze | Data Path Maximum Frequency, least of | Com'l | 45.4 | | 40.0 | | | | MHz | | f <sub>MAX3</sub> | $(1/(t_{WL} + t_{WH})), (1/(t_{S_1} + t_{H})) \text{ or } (1/t_{CO_1})^{[14]}$ | Mil | | | 40.0 | | 33.3 | | 141112 | | 6 | Maximum Register Toggle Frequency | Com'l | 50.0 | | 40.0 | | | | MHz | | fMAX4 | $(1/(t_{WL} + t_{WH})^{[15]})$ | Mil | | | 40.0 | | 33.3 | | 141112 | | | Output Data Stable Time from | Com'l | 3 | | 3 | | | | ns | | tон | Synchronous Clock Input <sup>[16]</sup> | Mil | | | 3 | | 3 | | 113 | #### Notes: - 5. This specification is a measure of the delay from input signal applied to a dedicated input, (68-pin PLCC input pin 1, 2, 32, 34, 35, 66, or 68) to combinatorial output on any output pin. This delay assumes no expander terms are used to form the logic function. - When this note is applied to any parameter specification it indicates that the signal (data, asynchronous clock, asynchronous cloer, and/or asynchronous preset) is applied to a dedicated input only and no signal path (either clock or data) employs expander logic. If an input signal is applied to an I/O pin an additional delay equal to tpIA should be added to the comparable delay for a dedicated input. If expanders are used add the maximum expander delay tEXP to the overall delay for the comparable delay without expanders. - 6. This specification is a measure of the delay from input signal applied to an I/O macrocell pin to any output. This delay assumes no expander terms are used to form the logic function. - applied to a dedicated input, (68-pin PLCC input pin 1, 2, 32, 34, 35, 36, 66, or 68) to combinatorial output on any output pin. This delay assumes expander terms are used to form the logic function and includes the worst-case expander logic delay for one pass through the expander logic. - 8. This specification is a measure of the delay from an input signal applied to an I/O macrocell pin to any output. This delay assumes expander terms are used to form the logic function and includes the worst case expander logic delay for one pass through the expander logic. This parameter is tested periodically by sampling production material. - 9. This specification is a measure of the delay from synchronous register clock to internal feedback of the register output signal to the input of the LAB logic array and then to a combinatorial output. This delay assumes no expanders are used, register is synchronously clocked and all feedback is within the same LAB. This parameter is tested periodically by sampling production material. - If data is applied to an I/O input for capture by a macrocell register, the I/O pin input set-up time minimums should be observed. These parameters are ts<sub>2</sub> for synchronous operation and t<sub>AS2</sub> for asynchronous operation. - 11. This specification is a measure of the delay associated with the internal register feedback path. This is the delay from synchronous clock to LAB logic array input. This delay plus the register set-up time, ts<sub>1</sub>, is the minimum internal period for an internal synchronous state machine configuration. This delay is for feedback within the same LAB. This parameter is tested periodically by sampling production material. - 12. This specification indicates the guaranteed maximum frequency, in synchronous mode, at which a state machine configuration with external feedback can operate. It is assumed that all data inputs and feedback signals are applied to dedicated inputs. All feedback is assumed to be local originating within the same LAB. - 13. This specification indicates the guaranteed maximum frequency at which a state machine with internal only feedback can operate. If register output states must also control external points, this frequency can still be observed as long as this frequency is less than 1/t<sub>CO1</sub>. - 14. This frequency indicates the maximum frequency at which the device may operate in data path mode (dedicated input pin to output pin). This assumes data input signals are applied to dedicated input pins and no expander logic is used. If any of the data inputs are I/O pins, 153 is the appropriate ts for calculation. - 15. This specification indicates the guaranteed maximum frequency, in synchronous mode, at which an individual output or buried register can be cycled by a clock signal applied to the dedicated clock input pin. - 16. This parameter indicates the minimum time after a synchronous register clock input that the previous register output data is maintained on the output pin. ### External Asynchronous Switching Characteristics [4] Over Operating Range | Parameters | Description | | | 342-30<br>345-30 | CY7C342-35<br>CY7C345-35 | | CY7C342-40<br>CY7C345-40 | | Units | |--------------------|--------------------------------------------------------------------|-------|------|------------------|--------------------------|------|--------------------------|------|-------| | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | tuco | Asynchronous Clock Input to | | | 30 | | 35 | | | ns | | t <sub>ACO1</sub> | Output Delay <sup>[5]</sup> | Mil | | | | 35 | | 45 | ] "" | | t <sub>ACO2</sub> | Asynchronous Clock Input to Local | | | | ns | | | | | | 'ACO2 | Feedback to Combinatorial Output <sup>[17]</sup> | Mil | | | | 55 | | 64 | 11.5 | | t <sub>AS1</sub> | Dedicated Input or Feedback Setup Time to | Com'l | 10 | | 10 | | | | ns | | | Asynchronous Clock Input <sup>[5]</sup> | Mil | | | 10 | | 10 | | 113 | | t <sub>AS2</sub> | I/O Input Setup Time to Asynchronous | Com'l | 27 | | 30 | | | | ns | | | Clock Input <sup>[5]</sup> | Mil | | | 30 | | _33 | | 113 | | t <sub>AH</sub> | Input Hold Time from Asynchronous | Com'l | 15 | | 15 | | | | ns | | An | Clock Input <sup>[5]</sup> | Mil | | | 15 | | 15 | | | | tawh | Asynchronous Clock Input High Time[3] | Com'l | 25 | | 30 | | | | ns | | -AWII | | Mil | | | 30 | | 35 | | 110 | | t <sub>AWL</sub> | Asynchronous Clock Input Low Time <sup>[5]</sup> | Com'l | 25 | | 30 | | | | ns | | | | Mil | | | 30 | | 35 | | 113 | | t <sub>ACF</sub> | Asynchronous Clock to Local | Com'l | | 18 | | 22 | | | ns | | ACF | Feedback Input[18] | Mil | | | | 22 | | 26 | | | tAP | External Asynchronous Clock Period | Com'l | 50 | | 60 | | | | ns | | ·Ar | $(t_{ACO_1} + t_{AS_1})$ or $(t_{AWH} + t_{AWL})$ | Mil | | | 60 | | 70 | | | | f <sub>MAXA1</sub> | External Feedback Maximum Frequency in | Com'l | 20 | | 16.6 | | | | MHz | | ·MAXAI | Asynchronous Mode (1/t <sub>AP</sub> ) <sup>[19]</sup> | Mil | | | 16.6 | | 14.2 | | | | f <sub>MAXA2</sub> | Maximum Internal Asynchronous | Com'l | 20 | | 16.6 | | | | MHz | | -MAAA2 | Frequency[22] | Mil | | | 16.6 | | 14.2 | | | | f <sub>MAXA3</sub> | Data Path Maximum Frequency in | Com'l | 20 | | 16.6 | | | | MHz | | -MAXA3 | Asynchronous Mode <sup>[21]</sup> | Mil | | | 16.6 | | 14.2 | | | | fMAXA4 | Maximum Asynchronous Register Toggle | Com'l | 20 | | 16.6 | | | | MHz | | -maaaa | Frequency 1/(t <sub>AWH</sub> + t <sub>AWL</sub> ) <sup>[20]</sup> | Mil | | | 16.6 | | 14.2 | | | | †AOH | Output Data Stable Time from | Com'l | 15 | | 15 | | | | ns | | AOII | Asynchronous Clock Input <sup>[23]</sup> | Mil | | | 15 | | 15 | | 115 | #### Notes: - 17. This specification is a measure of the delay from an asynchronous register clock input to internal feedback of the register output signal to the input of the LAB logic array and then to a combinatorial output. This delay assumes no expanders are used in the logic of combinatorial output or the asynchronous clock input. The clock signal is applied to the dedicated clock input pin and all feedback is within a single LAB. This parameter is tested periodically by sampling production material. - 18. This specification is a measure of the delay associated with the internal register feedback path for an asynchronous clock to LAB logic array input. This delay plus the asynchronous register setup time, tast, is the minimum internal period for an internal asynchronously clocked state machine configuration. This delay is for feedback within the same LAB, assumes no expander logic in the clock path and assumes that the clock input signal is applied to a dedicated input pin. This parameter is tested periodically by sampling production material. - 19. This specification indicates the guaranteed maximum frequency at which an asynchronously clocked state machine configuration with external feedback can operate. It is assumed that all data inputs, clock inputs, and feedback signals are applied to dedicated inputs and that no expander logic is employed in the clock signal path or data path. - 20. This specification indicates the guaranteed maximum frequency at which an individual output or buried register can be cycled in asynchronously clocked mode by a clock signal applied to an external dedicated input pin. - 21. This frequency is the maximum frequency at which the device may operate in the asynchronously clocked data path mode. This specification is determined by the least of 1/(t<sub>AWH</sub> + t<sub>AWL</sub>), 1/(t<sub>AS1</sub> + t<sub>AH</sub>) or 1/t<sub>ACO1</sub>. It asssumes data and clock input signals are applied to dedicated input pins and no expander logic is used. - 22. This specification indicates the guaranteed maximum frequency at which an asynchronously clocked state machine with internal only feedback can operate. This parameter is determined by the lesser of (1/(t<sub>ACF</sub> + t<sub>AS</sub>)) or (1/(t<sub>AWH</sub> + t<sub>AWL</sub>)). If register output states must also control external points, this frequency can still be observed as long as this frequency is less than 1/t<sub>ACO1</sub>. - This specification assumes no expander logic is utilized, all data inputs and clock inputs are applied to dedicated inputs, and all state feedback is within a single LAB. This parameter is tested periodically by sampling production material. - 23. This parameter indicates the minimum time that the previous register output data is maintained on the output after an asynchronous register clock input applied to an external dedicated input pin. ### **Switching Waveforms** ### **External Combinatorial** **External Synchronous** 0175-14 ### **External Asynchronous** 0175~15 Internal Switching Characteristics [1] Over Operating Range | Parameters | Description | | | 342-30<br>345-30 | | 342-35<br>345-35 | | | | |------------------|------------------------------------|-------|------|------------------|------|------------------|------|------|-------| | | | | Min. | Max. | Min. | Max. | Min. | Max. | 1 | | tin | Dedicated Input Pad and | Com'l | | 7 | | 9 | | | ns | | IIN | Buffer Delay | Mil | | | | 9 | | 11 | l lis | | tio | I/O Input Pad and Buffer Delay | Com'l | | 6 | | 9 | | | ns | | 40 | 170 Input Fad and Bullet Delay | Mil | | | | 9 | | 12 | 1 115 | | texp | Expander Array Delay | Com'l | | 14 | | 20 | | | ns | | LEXP | Expander Array Delay | Mil | | | | 20 | | 25 | 1 113 | | tLAD . | Logic Array Data Delay | Com'l | | 14 | | 16 | | | ns | | ·LAD | Logic Attray Data Delay | Mil | | | | 16 | | 18 | 113 | | †LAC | Logic Array Control Delay | Com'l | | 12 | | 13 | | | ns | | -LAC | Logic Milay Control Belley | Mil | | | | 13 | | 14 | 113 | | top | Output Buffer and Pad Delay[24] | Com'l | | 5 | | 6 | | | ns | | OD | Culput Bullet and Fad Belay | Mil | | | | 6 | | 7 | 113 | | tZX | Output Buffer Enable Delay[25] | Com'l | | - 11 | | 13 | | | ns | | | Output Butter Enable Belay | Mil | | | | 13 | | 15 | " | | t <sub>XZ</sub> | Output Buffer Disable Delay[26] | Com'l | | 11 | | 13 | | | ns | | ·AZ | Output Bullet Bisable Belay | Mil | | | | 13 | l | 15 | 113 | | t <sub>RSU</sub> | Register Setup Time Relative to | Com'l | 8 | | 10 | | | | ns | | | Clock Signal at Register | Mil | | | 10 | | 12 | | | | trh | Register Hold Time Relative to | Com'l | 8 | | 10 | | | | ns | | 'KH | Clock Signal at Register | Mil | | | 10 | | 12 | | 113 | | tLATCH | Flow Through Latch Delay | Com'l | | 4 | | 4 | | | ns | | LAICH | Tiow Timough Laten Delay | Mil | | | | 4 | | 4 | 113 | | tRD | Register Delay | Com'l | | 2 | | 2 | | | ns | | (KD | Register Delay | Mil | | | | 2 | | 2 | ] " | | tCOMB | Transparent Mode Delay[27] | Com'l | | 4 | | 4 | | | ns | | СОМВ | Transparent Wode Delay | Mil | | | | 4 | | 4 | 113 | | tCH | Clock High Time | Com'l | 10 | | 12.5 | | | | ns | | Сп | Clock Tight Time | Mil | | | 12.5 | | 15 | | 113 | | tCL | Clock Low Time | Com'l | 10 | | 12.5 | | | | ns | | -CL | Clock Low Time | Mil | | | 12.5 | · | 15 | | 115 | | tIC | Asynchronous Clock Logic Delay | Com'l | | 16 | | 18 | | | ns | | · ic | Asylicinolous Clock Edgic Belay | Mil | | | | 18 | | 20 | 113 | | tics | Synchronous Clock Delay | Com'l | | 2 | | 3 | | | ns | | -103 | Syllen on the Stock Delay | Mil | | | | 3 | | 4 | | | tFD | Feedback Delay | Com'l | | 1 | | 2 | | | ns | | ירט | - Colour Domy | Mil | | | | 2 | | 3 | | | tpre | Asynchronous Register | Com'l | | 6 | | 7 | | | ns | | · I KE | Preset Time | Mil | | | | 7 | | 8 | | | tCLR | Asynchronous Register | Com'l | | 6 | | 7 | | | ns | | -CLK | Clear Time | Mil | | | | 7 | | 8 | | | tpcw | Asynchronous Preset and | Com'l | 6 | | 7 | | | | ns ns | | -104 | Clear Pulse Width | Mil | | | 7 | | 8 | | ns | | tPCR | Asynchronous Preset and Clear | Com'l | 6 | | 7 | | | | ns | | -1 CK | Recovery Time | Mil | | | 7 | | 8 | | | | <sup>t</sup> PIA | Programmable Interconnect Com'l 16 | 20 | | | ns | | | | | | -1 1M | Array Delay Time | Mil | | | | 20 | I | 24 | | #### Notes: <sup>24.</sup> $t_{OD}$ is specified with $C_L=35~pF$ . 25. $t_{ZX}$ is specified with $C_L=35~pF$ . Sample tested only for an output change of 500 mV. <sup>26.</sup> $t_{XZ}$ is specified with $C_L=5~pF$ . 27. This specification guarantees the maximum combinatorial delay associated with the macrocell register bypass when the macrocell is configured for combinatorial operation. ### Switching Waveforms (Continued) #### Internal Combinatorial ### **Internal Asynchronous** ### **Internal Synchronous** 0175-18 ### Switching Waveforms (Continued) ### Internal Synchronous ### **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Type | Operating<br>Range | |---------------|---------------|-----------------|--------------------| | 30 | СҮ7С342-30НС | H81 | Commercial | | | CY7C342-30JC | J81 | | | | CY7C342-30RC | R68 | | | | CY7C342-30GC | G68 | | | 35 | CY7C342-35HC | H81 | Commercial | | | CY7C342-35JC | J81 | | | | CY7C342-35RC | R68 | | | | CY7C342-35GC | G68 | | | | СҮ7С342-35НМВ | H81 | Military | | | CY7C342-35RMB | R68 | | | 40 | CY7C342-40HC | H81 | Commercial | | | CY7C342-40JC | J81 | | | | CY7C342-40RC | R68 | | | | CY7C342-40GC | G68 | | | | СҮ7С342-40НМВ | H81 | Military | | | CY7C342-40RMB | R68 | | | Speed<br>(ns) | Ordering Code | Package<br>Type | Operating<br>Range | |---------------|---------------|-----------------|--------------------| | 30 | CY7C345-30HC | H67 | Commercial | | | CY7C345-30JC | J67 | | | 35 | CY7C345-35HC | H67 | Commercial | | | CY7C345-35JC | J67 | | | | CY7C345-35HMB | H67 | Military | | 40 | CY7C345-40HC | H67 | Commercial | | | CY7C345-40JC | J67 | | | | CY7C345-40HMB | H67 | Military |