

# 82562EX 10/100 Mbps Platform LAN Connect (PLC)

**Networking Silicon** 

#### **Datasheet**

#### **Product Features**

- IEEE 802.3 10BASE-T/100BASE-TX compliant physical layer interface
- IEEE 802.3u Auto-Negotiation support
- Digital Adaptive Equalization control
- Link status interrupt capability
- XOR tree mode support
- 3-port LED support (speed, link and activity)
- 10BASE-T auto-polarity correction
- LAN Connect interface
- 82540EM layout compatible
- Alert on LAN Functionality

- Diagnostic loopback mode
- 1:1 transmit transformer ratio support
- Low power (less than 300 mW in active transmit mode)
- Reduced power in "unplugged mode" (less than 50 mW)
- Automatic detection of "unplugged mode"
- 3.3 V device
- Thin BGA 15mm<sup>2</sup> package
- 82562EZ without Alert on LAN support available



Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel® products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The 82562EX may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com.

Copyright © 2004, Intel Corporation

\* Other product and corporate names may be trademarks of other companies and are used only for explanation and to the owners' benefit, without intent to infringe.

ii Datasheet



# Revision History

| Revision | Revision Date | Description                                                           |
|----------|---------------|-----------------------------------------------------------------------|
| 1.0      | April 2002    | Initial release based on 82562EZ Datasheet                            |
| 1.1      | July 2002     | Revised Table 15 - Pin Assignments from Rev. 1.3 to Rev. 2.0          |
| 1.2      | November 2003 | Removed confidential status                                           |
| 1.3      | November 2004 | Updated signal names to match design guides and reference schematics. |

#### 82562EX — Networking Silicon



Note: This page left intentionally blank.

iv Datasheet



| 1.0 | Introd  | luction                                           | 1  |
|-----|---------|---------------------------------------------------|----|
|     | 1.1     | Overview                                          | 1  |
|     | 1.2     | Scope                                             | 1  |
|     | 1.3     | Features                                          | 1  |
|     | 1.4     | Reference Documents                               | 2  |
| 2.0 | 82562   | 2EX Architectural Overview                        | 3  |
| 3.0 | 82562   | 2EX Signal Descriptions                           | 5  |
|     | 3.1     | Signal Type Definitions                           | 5  |
|     | 3.2     | Twisted Pair Ethernet (TPE) Pins                  |    |
|     | 3.3     | External Bias Pins                                | 5  |
|     | 3.4     | Clock Pins                                        | 6  |
|     | 3.5     | Platform LAN Connect Interface Pins               | 6  |
|     | 3.6     | LED Pins                                          | 7  |
|     | 3.7     | Miscellaneous Control Pins                        | 7  |
|     | 3.8     | Power and Ground Connections                      | 8  |
| 4.0 | Alertii | ng Functionality                                  | 9  |
|     | 4.1     | 4.1 Supported Alerts                              | 10 |
|     |         | 4.1.1 ICH4 Input Signal, INTRUDER# (Cover Tamper) |    |
|     |         | 4.1.2 Thermal Event                               |    |
|     |         | 4.1.3 CPU Dead on Arrival                         |    |
|     |         | 4.1.4 Operating System Hang                       |    |
|     |         | 4.1.5 BIOS Error Reporting                        |    |
|     |         | 4.1.6 Heartbeats                                  | 11 |
|     | 4.2     | BIOS Requirements                                 | 11 |
|     | 4.3     | EEPROM Requirements                               | 11 |
| 5.0 | Physi   | cal Layer Interface Functionality                 | 13 |
|     | 5.1     | 100BASE-TX Mode                                   | 13 |
|     |         | 5.1.1 100BASE-TX Transmit Blocks                  | 13 |
|     |         | 5.1.2 100BASE-TX Receive Blocks                   | 15 |
|     | 5.2     | 10BASE-T Mode                                     |    |
|     |         | 5.2.1 10BASE-T Transmit Blocks                    | 16 |
|     |         | 5.2.2 10BASE-T Receive Blocks                     | 16 |
|     | 5.3     | Analog References                                 |    |
|     | 5.4     | Dynamic Reduced Power & Auto Plugging Detection   |    |
|     |         | 5.4.1 Auto Plugging Detection                     |    |
|     |         | 5.4.2 Dynamic Reduced Power                       | 18 |
|     |         | 5.4.3 Configuration                               |    |
|     | 5.5     | Reset                                             |    |
|     | 5.6     | LAN Connect Interface                             |    |
|     |         | 5.6.1 LAN Connect Clock                           |    |
|     |         | 5.6.2 LAN Connect Reset                           |    |
|     | 5.7     | LED Functionality                                 | 19 |

#### 82562EX — Networking Silicon



| 6.0 | Platfo            | rm LAN Co                                                                                                            | nnect Registers                                                                                                                                                                                                       | 21                                     |
|-----|-------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| 6.0 | 6.1<br>6.2<br>6.3 | Medium 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Medium Medium 6.3.1 6.3.2 6.3.3 6.3.4 6.3.5 6.3.6 6.3.7 6.3.8 6.3.9 | Dependent Interface Registers 0 through 7                                                                                                                                                                             | 21 22 23 23 24 24 25 25 26 27 27 27 27 |
|     |                   |                                                                                                                      | Transmit Jabber Detect Counter Bit Definitions                                                                                                                                                                        |                                        |
| 7.0 | Voltaç            | ge and Tem                                                                                                           | nperature Specifications                                                                                                                                                                                              | 29                                     |
|     | 7.1<br>7.2        | DC Char<br>7.2.1<br>7.2.2<br>7.2.3<br>7.2.4<br>7.2.5                                                                 | Maximum Ratings racteristics X1 Clock DC Specifications LAN Connect Interface DC Specifications LED DC Specifications 10BASE-T Voltage and Current DC Specifications 100BASE-TX Voltage and Current DC Specifications | 29<br>30<br>30<br>30                   |
| 8.0 |                   | •                                                                                                                    | nout Information                                                                                                                                                                                                      |                                        |
|     | 8.1<br>8.2        |                                                                                                                      | e Informationnformation                                                                                                                                                                                               |                                        |



### 1.0 Introduction

#### 1.1 Overview

The 82562EX is a highly-integrated Platform LAN Connect device designed for 10 or 100 Mbps Ethernet systems. It is based on the IEEE 10BASE-T and 100BASE-TX standards. The IEEE 802.3u standard for 100BASE-TX defines networking over two pairs of Category 5 unshielded twisted pair cable or Type 1 shielded twisted pair cable.

The 82562EX complies with the IEEE 802.3u Auto-Negotiation standard and the IEEE 802.3x Full Duplex Flow Control standard. The 82562EX also includes a PHY interface compliant to the current platform LAN connect interface.

### 1.2 Scope

This document contains datasheet information for the 82562EZ Platform LAN Connect device, including signal descriptions, DC and AC specifications, packaging data, and pinout information.

#### 1.3 Features

- IEEE 802.3 10BASE-T/100BASE-TX compliant physical layer interface
- IEEE 802.3u Auto-Negotiation support
- Digital Adaptive Equalization control
- Link status interrupt capability
- XOR Tree mode support for board testing
- 3-port LED support (speed, link and activity)
- 10BASE-T auto-polarity correction
- Platform LAN connect interface support
- 82540EM layout compatible
- Diagnostic loopback mode
- 1:1 transmit transformer ratio support
- Low power (less than 300 mW in active transmit mode)
- Reduced power in "unplugged mode" (less than 50 mW)
- Automatic detection of "unplugged mode"
- 3.3 V device
- Thin Ball Grid Array (BGA) 15mm<sup>2</sup> package
- Alert on LAN functionality



#### 1.4 Reference Documents

- IEEE 802.3 Standard for Local and Metropolitan Area Networks, Institute of Electrical and Electronics Engineers
- 82555 10/100 Mbps LAN Physical Layer Interface Datasheet, Intel Corporation
- LAN Connect Interface Specification, Intel Corporation
- 82562EZ(EX)/82551QM & 82540EM Combined Footprint LOM Design Guide, AP-434, Intel Corporation
- 82562EZ(EX)/82547GI(EI) Dual Footprint Design Guide, AP-440, Intel Corporation
- 82540EP/82541(PI/GI/EI) & 82562EZ(EX) Dual Footprint Design Guide, AP-444, Intel Corporation
- 82562EZ(EX)/82551ER(IT) & 82541ER Combined Footprint LOM Design Guide, AP-456, Intel Corporation



### 2.0 82562EX Architectural Overview

The 82562EX is a highly integrated Platform LAN Connect device that combines a 10BASE-T and 100BASE-TX physical layer interfaces. The 82562EX supports a single interface fully compliant with the IEEE 802.3 standard. Figure 1 provides a block diagram of the 82562EX architecture.

Figure 1. 82562EX Block Diagram



Four pins, test Enable (TESTEN), Test Clock (ISOL\_TCK), Test Input (ISOL\_TI), and Test Execute (ISOL\_EX), define the general operation of the device. Table 1 shows the pin settings for the different modes of operation.

Table 1. 82562EX Hardware Configuration

| Mode of Operation                | TESTEN | ISOL_TCK | ISOL_TI | ISOL_<br>EXEC | Comments                                                       |
|----------------------------------|--------|----------|---------|---------------|----------------------------------------------------------------|
| Normal operating mode            | 0      | 0        | 0       | 0             | The ISOL_TCK, ISOL_TI, and ISOL_EXEC pins can remain floating. |
| Isolate mode (Tri-state and full | 0      | 1        | 1       | 1             | The device is in tri-state and power-down mode.                |
| power-down mode)                 | 1      | 1        | 1       | 1             | The device is in tri-state and the fully powered down.         |
| XOR Tree                         | 1      | 0        | 0       | 0             | The XOR Tree is used for board testing and tri-state mode.     |

NOTE: Combinations not shown in Table 1 are reserved and should not be used.

#### 82562EX — Networking Silicon



*Note:* This page intentionally left blank.



# 3.0 82562EX Signal Descriptions

# 3.1 Signal Type Definitions

| Туре | Name                      | Description                                                                              |
|------|---------------------------|------------------------------------------------------------------------------------------|
| I    | Input                     | Input pin to the 82562EX.                                                                |
| 0    | Output                    | Output pin from the 82562EX.                                                             |
| I/O  | Input/Output              | Multiplexed input and output pin to and from the 82562EX.                                |
| MLT  | Multi-level<br>analog I/O | Multi-level analog pin used for input and output.                                        |
| В    | Bias                      | Bias pin used for ground connection through a resistor or an external voltage reference. |
| DPS  | Digital Power<br>Supply   | Digital power or ground pin for the 82562EX.                                             |
| APS  | Analog Power<br>Supply    | Analog power or ground pin for the 82562EX.                                              |

# 3.2 Twisted Pair Ethernet (TPE) Pins

| Pin Name   | Туре | Description                                                                                                                                                                                                                                                                                                                            |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDP<br>TDN | MLT  | <b>Transmit Differential Pair.</b> The transmit differential pair sends serial bit streams to the unshielded twisted pair (UTP) cable. The differential pair is a two-level signal in 10BASE-T (Manchester) mode and a three-level signal in 100BASE-TX mode (MLT-3). These signals directly interface with the isolation transformer. |
| RDP<br>RDN | MLT  | Receive Differential Pair. The receive differential pair receive the serial bit stream from an unshielded twisted pair (UTP) cable. The differential pair is a two-level signal in 10BASE-T mode (Manchester) or a three-level signal in 100BASE-TX mode (MLT-3). These signals directly interface with an isolation transformer.      |

#### 3.3 External Bias Pins

| Pin Name | Туре | Description                                                                                                  |
|----------|------|--------------------------------------------------------------------------------------------------------------|
| RBIAS10  | В    | Bias Reference Resistor 10. This pin should be connected to a 619 $\Omega$ pull-down resistor. <sup>a</sup>  |
| RBIAS100 | В    | Bias reference Resistor 100. This pin should be connected to a 649 $\Omega$ pull-down resistor. <sup>b</sup> |

a.  $\,$  619  $\Omega$  for RBIAS10 is only a recommended value and should be fine tuned for various designs.

b.  $649 \Omega$  for RBIAS100 is only a recommended value and should be fine tuned for various designs.



# 3.4 Clock Pins

| Pin Name | Туре | Description                                                                                                                                                                                                    |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X1       | I    | Crystal Input Clock. X1 and X2 can be driven by an external 25 MHz crystal of 30 ppm. Otherwise, X1 is driven by an external metal-oxide semiconductor (MOS) level 25 MHz oscillator when X2 is left floating. |
| X2       | 0    | Crystal Output Clock. X1 and X2 can be driven by an external 25 MHz crystal of 30 ppm.                                                                                                                         |

# 3.5 Platform LAN Connect Interface Pins

| Pin Name  | Туре | Description                                                                                                                                                                                                                                                                                                                       |
|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JCLK      | 0    | LAN Connect Clock. The LAN Connect Clock is driven by the 82562EX on two frequencies depending on operation speed. When the 82562EX is in 100BASE-TX mode, JCLK drives a 50 MHz clock. Otherwise, JCLK drives a 5 MHz clock for 10BASE-T. The JCLK does not stop during normal operation.                                         |
| JRSTSYNC  | I    | Reset/Synchronize. This is a multiplexed pin and is driven by the Media Access Control (MAC) layer device. Its functions are:                                                                                                                                                                                                     |
|           |      | Reset. When this pin is asserted beyond one LAN Connect clock period, the 82562EX uses this signal Reset. To ensure reset of the 82562EX, the Reset signal should remain active for at least 500 µseconds.                                                                                                                        |
|           |      | Synchronize. When this pin is activated synchronously, for only one LAN Connect clock period, it is used to synchronize the MAC and PHY on LAN Connect word boundaries.                                                                                                                                                           |
| JTXD[2:0] | I    | LAN Connect Transmit Data. The LAN Connect transmit pins are used to transfer data from the MAC device to the 82562EX. These pins are used to move transmitted data and real time control and management data. They also transmit out of band control data from the MAC to the PHY. The pins should be fully synchronous to JCLK. |
| JRXD[2:0] | 0    | LAN Connect Receive Data. The LAN Connect receive pins are used to transfer data from the 82562EX to the MAC device. These pins are used to move received data and real time control and management data. They also move out of band control data from the PHY to the MAC. These pins are synchronous to JCLK.                    |



# 3.6 LED Pins

| Pin Name | Туре | Description                                                                                                                                                                                                                                                        |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LILED#   | 0    | Link Integrity LED. The LED is active low and the Link Integrity LED pin indicates link status in either 10BASE-T or 100BASE-TX mode. If a link is present in either mode, the LILED is asserted.                                                                  |
| ACTLED#  | 0    | Activity LED. The LED is active low and the Activity LED signal indicates either receive or transmit activity. When no activity is present, the LED is off. The Activity LED will flicker when activity is present. The flicker rate depends on the activity load. |
|          |      | The individual address LED control bit (Word A hexadecimal, bit 4) in the ICH4 EEPROM can select the ACTLED# behavior. It controls the Activity LED (ACTLED#) functionality in Wake on LAN (WOL) mode.                                                             |
|          |      | 0 = In WOL mode, the ACTLED# is activated by the transmission and reception of broadcast and individual address match packets.                                                                                                                                     |
|          |      | 1 = In WOL mode, the ACTLED# is activated by the transmission and reception of individual address match packets only.                                                                                                                                              |
|          |      | This bit is configured by the OEM and is activated by a transmission and reception of individual address match packets.                                                                                                                                            |
| SPDLED#  | 0    | <b>Speed LED.</b> The LED is active low and the Speed LED signal indicates the speed of operation, either 10 Mbps or 100 Mbps. The Speed LED is on during 100BASE-TX operation and off in 10BASE-T mode.                                                           |

# 3.7 Miscellaneous Control Pins

| Pin Name  | Туре | Description                                                                                                                                                                                                                                 |
|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADV10     | I    | Advertise 10 Mbps Only. The Advertise 10 Mbps Only signal is asserted high, and the 82562EX advertises only 10BASE-T technology during Auto-Negotiation processes in this state. Otherwise, the 82562EX advertises all of its technologies. |
|           |      | Note: ADV10 has an internal pull-down resistor.                                                                                                                                                                                             |
| ISOL_TCK  | I    | <b>Test Clock</b> . The Test Clock signal sets the device into asynchronous test mode in conjunction with the Test Input, Test Execute and Test Enable pins (refer to Table 1, "82562EX Hardware Configuration").                           |
|           |      | In the manufacturing test mode, it acts as the test clock.                                                                                                                                                                                  |
|           |      | Note: ISOL_TCK has an internal pull-down resistor.                                                                                                                                                                                          |
| ISOL_TI   | I    | <b>Test Input.</b> The Test Input signal sets the device into asynchronous test mode in conjunction with the Test Clock, Test Execute and Test Enable pins (refer to Table 1, "82562EX Hardware Configuration").                            |
|           |      | In the manufacturing test mode, it acts as the test data input pin.                                                                                                                                                                         |
|           |      | Note: ISOL_TI has an internal pull-down resistor.                                                                                                                                                                                           |
| ISOL_EXEC | I    | <b>Test Execute.</b> The Test Execute signal sets the device into asynchronous test mode in conjunction with the Test Clock, Test Input, and Test Enable pins (refer to Table 1, "82562EX Hardware Configuration").                         |
|           |      | In the manufacturing test mode, it places the command that was entered through the TI pin in the instruction register.                                                                                                                      |
|           |      | Note: ISOL_EXEC has an internal pull-down resistor.                                                                                                                                                                                         |
| TOUT      | 0    | <b>Test Output.</b> The Test Output pin is used for Boundary XOR scan output. In the manufacturing test mode, it acts as the test output port.                                                                                              |
| TESTEN    | I    | <b>Test Enable.</b> The Test Enable pin is used to enable test mode and should be pulled down to V <sub>SS</sub> to allow XOR Tree test mode.                                                                                               |



# 3.8 Power and Ground Connections

| Pin Name | Туре | Description                                                                                  |
|----------|------|----------------------------------------------------------------------------------------------|
| VCC      | DPS  | <b>Digital 3.3 V Power.</b> These pins should be connected to the main digital power supply. |
| VSS      | DPS  | Digital Ground. These pins should be connected to the main digital ground.                   |



# 4.0 Alerting Functionality

The 82562EX PLC is designed to provide basic level manageability technology known as Alert on LAN\*. This functionality is exclusive to the 82562EX. The 82562EX uses the same package as the 82562EZ PLC. Thus, pin count and power consumption are the same, and the devices are also pin compatible.

Alert on LAN technology is supported by Intel solutions in four distinct configurations:

- The 82559 and Alert on LAN 2 ASIC. These two components make the second generation of Alert on LAN technology (known as Alert on LAN 2) and introduced the concept of "receive" capabilities. Alert on LAN 2 solutions have the ability to receive incoming packets and act accordingly based on its content.
- 82559 and I/O Control Hub 1 (ICH1). The next generation of alerting technologies (called basic Alert on LAN) introduced a higher level of integration in both the chipset and LAN controller. The devices used, the 82559 and ICH1, communicate through a System Management Bus (SMB) like interface (SMB link).
- 82562EX and I/O Control Hub 4 (ICH4). This is the latest generation of the alerting technology. The ICH4
  device integrates a LAN controller and alerting capabilities to enable the 82562EX PLC of providing basic
  Alert on LAN functionality.
- 82550 or future LAN controller. IP Security, Alert on LAN 2 and LAN functionality are integrated into one component. This single device solution relieves board space constraints.

Table 2 below shows a comparison of features between several Alert on LAN solutions:

Table 2. Alert on LAN Solutions and Features

| Feature                    | 82550 or<br>future LAN<br>Controller  | 82562EX and ICH4   | 82559 and<br>ICH1 | 82559 and<br>Alert on LAN<br>2 ASIC |
|----------------------------|---------------------------------------|--------------------|-------------------|-------------------------------------|
| CPU dead on arrival        | Yes with ICH                          | Yes                | Yes               | Yes with ICH                        |
| Intruder detection         | Yes                                   | Yes                | Yes               | Yes                                 |
| Temperature event          | Yes                                   | Yes                | Yes               | Yes                                 |
| CPU missing                | Yes                                   | N/A                | N/A               | 2                                   |
| Link loss                  | Yes                                   | No                 | No                | Yes                                 |
| Number of GPIO inputs      | 0                                     | 0                  | 0                 | 6                                   |
| Heartbeat                  | Yes                                   | Yes                | Yes               | Yes                                 |
| Watchdog timer             | Yes                                   | Yes                | Yes               | Yes                                 |
| Software message size      | 2 bytes                               | 2 bytes            | 2 bytes           | 2 bytes                             |
| Event acknowledge          | Yes                                   | No                 | No                | Yes (3 pin)                         |
| Presence pong              | Yes                                   | No                 | No                | Yes (3 pin)                         |
| Advanced receive functions | Yes                                   | No                 | No                | Yes (3 pin)                         |
| SMB polling                | Yes                                   | No                 | No                | Yes                                 |
| Host interface             | SMB                                   | LCI                | PCI               | SMB                                 |
| Packet storage             | 82550 (or<br>future device)<br>EEPROM | ICH4 LAN<br>EEPROM | 82559<br>EEPROM   | Alert on LAN<br>2 ASIC<br>EEPROM    |
| Polarity configurable      | Yes                                   | No                 | No                | Yes                                 |
| Event maskable             | Yes                                   | No                 | No                | Yes                                 |



Table 2. Alert on LAN Solutions and Features

| Feature      | 82550 or<br>future LAN<br>Controller | 82562EX and ICH4 | 82559 and<br>ICH1 | 82559 and<br>Alert on LAN<br>2 ASIC |
|--------------|--------------------------------------|------------------|-------------------|-------------------------------------|
| SNMP packets | Yes                                  | No               | No                | Yes                                 |

#### 4.1 Supported Alerts

The 82562EX, when used in conjunction with the I/O Control Hub 4 (ICH4) device, provides a complete Alert on LAN solution that includes:

- · Cover tamper alert
- Thermal event alert
- CPU Dead on Arrival (DOA) alert
- Operating System (OS) hang alert
- · BIOS error reporting
- Heartbeat

#### 4.1.1 ICH4 Input Signal, INTRUDER# (Cover Tamper)

The ICH4 has an input signal, INTRUDER#, that can be attached to a switch activated by the opening of a system's case. This input has a 2 Real Time Clock (RTC) debounce. If the Intruder signal is asserted (after the debouncer), the Intruder Detection (INTRD\_DET) bit is set in the Total Cost of Ownership (TCO) Status register. The Intruder Selection (INTRD\_SEL) bits in the TCO Count register enable the ICH4 to cause a the System Management Interrupt signal (SMI#) to be asserted or interrupt. The BIOS or interrupt handler transitions to the S5 power state by writing to the Sleep Enable (SLP\_EN) bit. Software can directly read the status of the INTRUDER# signal by clearing and reading the INTRD\_DET bit. This allows the signal to be used as a general purpose input if the intruder function is not required.

Note: The INTRD\_DET bit is also located in the ICH4's RTC well. It is set and cleared synchronously with the RTC. When software attempts to clear the INTRD\_DET bit (write a 1b to the bit location), there may be a 2 RTC (about 65 ms) delay before the bit is actually cleared. INTRUDER# should be asserted for a minimum of 1 ms in order to guarantee that the INTRD\_DET bit is set.

Note: If the Intruder signal is still active when software attempts to clear the INTRD\_DET bit, the bit remains set and an SMI is generated immediately. The SMI handler can clear the INTRD\_SEL bits to avoid further SMIs. However, if the Intruder signal becomes inactive and then active again, no further SMIs will be generated because the INTRD\_SEL bits force SMI# to be de-asserted.

#### 4.1.2 Thermal Event

An external thermal sensor asserting the thermal signal (THRM# pin) on the ICH4 device triggers this event. An LM75 or ADM1024 are common sensors used for this function.



#### 4.1.3 CPU Dead on Arrival

The CPU Dead on Arrival (DOA) feature detects if the CPU fails to execute the first instruction properly after the system is powered on. If a failure is detected, the ICH4 must send out an alert to the remote management console through the 82562EX.

#### 4.1.4 Operating System Hang

An Operating System (OS) hang is detected when the Alert on LAN software does not refresh the watchdog timer at the specified time. The watchdog timer needs to be refreshed to avoid expiration and cause an alert on the network.

#### 4.1.5 BIOS Error Reporting

Alert on LAN technology allows a system to send alerts regarding BIOS level errors or status to a remote management console in real time as the events occur. This is one of the most flexible features of Alert on LAN technology. The BIOS can be customized to include any number of Power On Self Test (POST) code hooks that help troubleshoot a problematic system from a remote management console.

#### 4.1.6 Heartbeats

Heartbeats are used to notify a remote management console the system is still present on the network. The heartbeat also functions as a periodic status indicator for monitoring and security purposes. A heartbeat packet contains system health information useful for tracking and identifying a system at risk.

# 4.2 BIOS Requirements

To enable the 82562EX Alert on LAN capability, changes are required in the system BIOS. The Alert on LAN 2 Software Developer's Manual, Revision 2.2 (OR-2020), which may be obtained through your local Intel representative, provides detailed information for the required BIOS modifications. General BIOS requirements include:

- System Management BIOS (SMBIOS) 2.3 compliant
- ICH initialization code for Alert on LAN support (Alert on LAN 2 Software Developer's Manual, Revision 2.2)
- Addition of Type 128 structure for 82562EX support
- Addition of Type 7 structure for PCI slot upgrade support

# 4.3 **EEPROM** Requirements

The 82562EX requires a 256-word EEPROM for storage of the alert envelope in addition to the usual information found in the 64-word EEPROM. Detailed information for EEPROM requirements and content is available in the I/O Control Hub 3EEPROM Map and Programming Information Application Note.

#### 82562EX — Networking Silicon



Note: This page is intentionally left blank.



# 5.0 Physical Layer Interface Functionality

The 82562EX is designed to work in Data Terminating Equipment (DTE) mode only. It supports a direct glueless interface to all components that comply with the LAN Connect specification. The following figure shows how the 82562EX PLC can be used in a 10/100 Mbps Ethernet switch design.

Figure 2. 82562EX 10/100 Mbps Ethernet Solution



#### 5.1 100BASE-TX Mode

#### 5.1.1 100BASE-TX Transmit Blocks

The transmit subsection of the 82562EX accepts 3 bit wide data from the LAN Connect unit. Another subsection passes data unconditionally to the 4B/5B encoder.

The 4B/5B encoder accepts nibble-wide data (4 bits) from the CSMA unit and compiles it into 5-bit-wide parallel symbols. These symbols are scrambled and serialized into a 125 Mbps bit stream, converted by the analog transmit driver into a MLT-3 waveform format, and transmitted onto the Unshielded Twisted Pair (UTP) or Shielded Twisted Pair (STP) wire.

#### 5.1.1.1 100BASE-TX 4B/5B Encoder

The 4B/5B encoder complies with the IEEE 802.3u 100BASE-TX standard. Four bits are encoded according to the transmit 4B/5B lookup table. The lookup table matches a 5-bit code to each 4-bit code. The table below illustrates the 4B/5B encoding scheme associated with the given symbol.

Table 3. 4B/5B Encoder

| Symbol | 5B Symbol Code | 4B Nibble Code |
|--------|----------------|----------------|
| 0      | 11110          | 0000           |
| 1      | 01001          | 0001           |
| 2      | 10100          | 0010           |
| 3      | 10101          | 0011           |
| 4      | 01010          | 0100           |
| 5      | 01011          | 0101           |



| Symbol | 5B Symbol Code | 4B Nibble Code                            |
|--------|----------------|-------------------------------------------|
| 6      | 01110          | 0110                                      |
| 7      | 01111          | 0111                                      |
| 8      | 10010          | 1000                                      |
| 9      | 10011          | 1001                                      |
| А      | 10110          | 1010                                      |
| В      | 10111          | 1011                                      |
| С      | 11010          | 1100                                      |
| D      | 11011          | 1101                                      |
| Е      | 11100          | 1110                                      |
| F      | 11101          | 1111                                      |
| I      | 11111          | Inter Packet Idle Symbol (No 4B)          |
| J      | 11000          | 1st Start of Packet Symbol 0101           |
| К      | 10001          | 2nd Start of Packet Symbol 0101           |
| Т      | 01101          | 1st End of Packet Symbol                  |
| R      | 00111          | 2nd End of Packet Symbol and Flow Control |
| V      | 00000          | INVALID                                   |
| V      | 00001          | INVALID                                   |
| V      | 00010          | INVALID                                   |
| V      | 00011          | INVALID                                   |
| Н      | 00100          | INVALID                                   |
| V      | 00101          | INVALID                                   |
| V      | 00110          | INVALID                                   |
| V      | 01000          | INVALID                                   |
| V      | 01100          | INVALID                                   |
| V      | 10000          | Flow Control S                            |
| V      | 11001          | INVALID                                   |

#### 5.1.1.2 100BASE-TX Scrambler and MLT-3 Encoder

Data is scrambled in 100BASE-TX in order to reduce electromagnetic emissions during long transmissions of high-frequency data codes. The scrambler logic accepts 5 bits from the 4B/5B encoder block and presents the scrambled data to the MLT-3 encoder. The 82562EX implements the 11-bit stream cipher scrambler as adopted by the ANSI XT3T9.5 committee for UTP operation. The cipher equation used is:

 $X[n] = X[n-11] + X[n-9] \pmod{2}$ 



The MLT-3 encoder receives the scrambled Non-Return to Zero (NRZ) data stream from the scrambler and encodes the stream into MLT-3 for presentation to the driver. MLT-3 is similar to NRZ1 coding, but three levels are output instead of two. The three output levels are positive, negative and zero. When an NRZ "0" arrives at the input of the encoder, the last output level is maintained (either positive, negative or zero). When an NRZ "1" arrives at the input of the encoder, the output steps to the next level. The order of steps is negative-zero-positive-zero which continues periodically. Refer to IEEE 802.3 Specification for further details.

#### 5.1.1.3 100BASE-TX Transmit Framing

The 82562EX does not differentiate between the fields of the MAC frame containing preamble, start of frame delimiter, data and Cyclic Redundancy Check (CRC). The 82562EX encodes the first byte of the preamble as the "JK" symbol, encodes all other pieces of data according to the 4B/5B lookup table, and adds the "TR" code after the end of the packet. The 82562EX scrambles and serializes the data into a 125 Mbps stream, encodes it as MLT-3, and drives it onto the wire.

#### 5.1.1.4 Transmit Driver

The transmit differential lines are implemented with a digital slope controlled current driver that meets Twisted Pair Physical Media Device (TP-PMD) specifications. Current is sunk from the isolation transformer by the transmit differential pins. The conceptual transmit differential waveform for 100 Mbps is illustrated in the following figure.

Figure 3. Conceptual Transmit Differential Waveform



The magnetics module external to the 82562EX converts  $I_{TDP}$  and  $I_{TDN}$  to 2.0  $V_{PP}$  as required by the TP-PMD specification. The same magnetics used for 100BASE-TX mode can also work in 10BASE-T mode.

#### 5.1.2 100BASE-TX Receive Blocks

The receive subsection of the 82562EX accepts 100BASE-TX MLT-3 data on the receive differential pair. Due to the advanced digital signal processing design techniques employed, the 82562EX will accurately receive valid data from Category 5 (CAT5) UTP and Type 1 STP cable of length well in excess of 100 meters.

#### 5.1.2.1 Adaptive Equalizer

The distorted MLT-3 signal at the end of the wire is restored by the equalizer. The equalizer performs adaptation based on the shape of the received signal, equalizing the signal to meet superior data dependent jitter performance.

#### 5.1.2.2 Receive Clock and Data Recovery

The clock recovery circuit uses advanced digital signal processing technology to compensate for various signal jitter causes. The circuit recovers the 125 MHz clock and data and presents the data to the MLT-3 decoder.



#### 5.1.2.3 MLT-3 Decoder, Descrambler, and Receive Digital Section

The 82562EX first decodes the MLT-3 data, and then the descrambler reproduces the 5B symbols originated in the transmitter. The descrambling is based on synchronization to the transmission of the 11-bit Linear Feedback Shift Register (LFSR) during an idle phase. The data is decoded at the 4B/5B decoder. After the 4B symbols are obtained, the 82562EX outputs the receive data to the CSMA unit.

In 100BASE-TX mode, the 82562EX can detect errors in receive data in a number of ways. Any of the following conditions is considered an error:

- Link integrity fails in the middle of frame reception.
- The start of stream delimiter "JK" symbol is not fully detected after idle.
- An invalid symbol is detected at the 4B/5B decoder.
- Idle is detected in the middle of a frame (before "TR" is detected).

#### 5.2 10BASE-T Mode

#### 5.2.1 10BASE-T Transmit Blocks

#### 5.2.1.1 10BASE-T Manchester Encoder

After the 2.5 MHz clocked data is serialized in a 10 Mbps serial stream, the 20 MHz clock performs the Manchester encoding. The Manchester code always has a mid-bit transition. The boundary transition occurs only when the data is the same from bit to bit. For example, if the value is 11b, then the change is from low to high within the boundary.

#### 5.2.1.2 10BASE-T Driver and Filter

Since 10BASE-T and 100BASE-TX have different filtration needs, both filters are implemented inside the chip. The 82562EX supports both technologies through one pair of transmit differential pins and by externally sharing the same magnetics.

In 10 Mbps mode the line drivers use a pre-distortion algorithm to improve jitter tolerance. The line drivers reduce their drive level during the second half of "wide" (100 ns) Manchester pulses and maintain a full drive level during all narrow (50 ns) pulses and the first half of the wide pulses. This reduces line overcharging during wide pulses, a major source of jitter.

#### 5.2.2 10BASE-T Receive Blocks

#### 5.2.2.1 10BASE-T Manchester Decoder

The 82562EX performs Manchester decoding and timing recovery in 10BASE-T mode. The Manchester encoded data stream is decoded from the receive differential pair. This data is transferred to the controller at 2.5 MHz/nibble. The high-performance circuitry of the 82562EX exceeds the IEEE 802.3 jitter requirements.



#### 5.2.2.2 10BASE-T Twisted Pair Ethernet (TPE) Receive Buffer and Filter

In 10 Mbps mode, data is expected to be received on the receive differential pair after passing through isolation transformers. The filter is implemented inside the 82562EX for supporting single magnetics that are shared with the 100BASE-TX side. The input differential voltage range for the Twisted Pair Ethernet (TPE) receiver is greater than 585 mV and less than 3.1 V. The TPE receive buffer distinguishes valid receive data, link test pulses, and the idle condition, according to the requirements of the 10BASE-T standard.

The following line activity is determined to be inactive and is rejected as invalid data:

- Differential pulses of peak magnitude less than 300 mV.
- Continuous sinusoids with a differential amplitude less than 6.2 V<sub>PP</sub> and frequency less than 2 MHz.
- Sine waves of a single cycle duration starting with 0° or 180° phase that have a differential amplitude less than 6.2 V<sub>PP</sub> and a frequency of at least 2 MHz and not more than 16 MHz. These single-cycle sine waves are discarded only if they are preceded by 4 bit times (400 ns) of silence.

All other activity is determined to be either data, link test pulses, Auto-Negotiation fast link pulses, or the idle condition.

#### 5.3 Analog References

The 82562EX has two inputs, RBIAS100 and RBIAS10, that require external resistor connections to set biases for its internal analog section. The input pins are sensitive to the resistor value and experimentation is required to determine the correct values for any given layout. Resistors of 1% tolerance should be used.

Figure 4. Analog References





#### 5.4 Dynamic Reduced Power & Auto Plugging Detection

The 82562EX can be configured to support a dynamic reduced power mode. This mode reduces power consumption of the 82562EX when LAN activity is not present. The reduced power mode decreases power consumption from 300 mW to about 50 mW and is based on automatic detection of cable plugging. If the 82562EX is configured to support dynamic power reduction, it enters the reduced power mode whenever a cable is not connected to the device. In reduced power mode, the 82562EX shuts off the link circuits, except the circuit used for the automatic plugging detection. On the LAN Connect side, the entire interface remains active, including full access to all MII Management Interface (MMI) registers. In this mode, the 82562EX switches to the 10 Mbps speed interface (5 MHz for LAN Connect). Thus, the reduced power mode is fully transparent to driver.

#### 5.4.1 Auto Plugging Detection

The 82562EX senses the link all the time. If it detects loss of any link activity for more than 6.6 seconds, it indicates to the Media Access Controller (MAC) an "unplugged state" by resetting the SQL LAN Connect control bit. If the 82562EX is in reduced power mode and link activity is detected, the 82562EX notifies the MAC (in less than 1 second) that it is in a "plugged state" by setting the SQL LAN Connect control bit. Link activity detection is based on energy detection.

#### 5.4.2 Dynamic Reduced Power

The 82562EX can be configured to support dynamic reduced power. In the dynamic reduced power mode, the 82562EX transitions to reduced power mode when an unplugged state is detected. The 82562EX will only return to full power if the reduced power bit on the LAN Connect is reset and a plugged state is detected. However, if the 82562EX is not configured to support dynamic reduced power, the 82562EX operates according to the LAN Connect power-down bit (in other words, the 82562EX will operate in reduced power mode only if the LAN Connect power-down bit is set).

#### 5.4.3 Configuration

The dynamic reduced power mode is configured through bit 13 of register 16. The default value is disabled (0). The status of the 82562EX can be read through bits 10:9 of register 16. When the 82562EX is in reduced power mode, these two bits are set to 1b.

Table 4. Register 16 (10 Hexadecimal): PLC Status, Control and Address Data

| Bit | Name                       | Description                                              | Read/Write |
|-----|----------------------------|----------------------------------------------------------|------------|
| 13  | Dynamic Reduced Power Down | 0 = Automatic reduced power down enabled                 | Read/Write |
|     |                            | 1 = Automatic reduced power down disabled (default)      |            |
| 10  | 100BASE-TX Power Down      | The 100BASE-TX Power Down bit indicates the power state. | Read Only  |
|     |                            | 0 = Normal operation (default)                           |            |
|     |                            | 1 = Power down                                           |            |
| 9   | 10BASE-T Power Down        | The 10BASE-T Power Down bit indicates the power state.   | Read Only  |
|     |                            | 0 = Normal operation (default)                           |            |
|     |                            | 1 = Power down                                           |            |



The 82562EX can enter a reduced power state manually through bit 11 of register 0. This bit is ORed with the LAN Connect power down bit, which allows the 82562EX to enter a reduced power state.

Table 5. Register 0: Control Data

| Bit | Name               |     | Description                                             | Read/Write |
|-----|--------------------|-----|---------------------------------------------------------|------------|
| 11  | Reduced Power Down | 0 = | Reduced power down disabled (normal operation; default) | Read/Write |
|     |                    | 1 = | Reduced power down enabled                              |            |

#### 5.5 Reset

When 82562EX's Reset signal (JRSTSYNC) is asserted for at least 500 µseconds, all internal circuits are reset. The 82562EX can also be reset through the MII management register reset bit (register 0, bit 15).

#### 5.6 LAN Connect Interface

The 82562EX supports the LAN connect interface as specified in the LAN Connect Interface Specification. The LAN Connect is the I/O Control Hub 4(ICH4) interface to the 82562EX. The 8-pin interface incorporates all MII and MII management functionality and includes the reset functionality as well.

#### 5.6.1 LAN Connect Clock

The 82562EX drives a 50 MHz or 5 MHz clock to the MAC depending on the selected technology (100BASE-TX or 10BASE-T, respectively). The 82562EX does not stop the LAN Connect clock for any reason. During reduced power mode, the 82562EX drives a 5 MHz clock.

#### 5.6.2 LAN Connect Reset

To determine the type of signal on the PLC Reset/Synchronization pin, the 82562EX filters out pulses that are less than 200 nanoseconds. To reset the 82562EX, the pulse should be longer than 500 µseconds.

# 5.7 LED Functionality

Table 6. LED Functionality

| LED Driver | Function   | Description                                                                                                              |
|------------|------------|--------------------------------------------------------------------------------------------------------------------------|
| ACTLED#    | Activity   | The driver blinks at a rate related to the utilization. The blinking occurs during transmission or reception of a frame. |
| SPDLED#    | Speed      | The driver is low for 100BASE-TX operation and high for 10BASE-T mode.                                                   |
| LILED#     | Link valid | The driver is low when a valid link is present.                                                                          |

#### 82562EX — Networking Silicon



Note: This page is intentionally left blank.



# 6.0 Platform LAN Connect Registers

The following subsections describe PHY registers that are accessible through the LAN Connect management frame protocol.

Acronyms mentioned in the registers are defined as follows:

SC: Self cleared.RO: Read only.RW: Read/Write.

E: EEPROM setting affects content.

LL: Latch low. LH: Latch high.

# 6.1 Medium Dependent Interface Registers 0 through 7

#### 6.1.1 Register 0: Control Register Bit Definitions

| Bit(s) | Name                       | Description                                                                                                                                                                                                                                                                                                                                                                                                 | Default | R/W      |
|--------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|
| 15     | Reset                      | This bit sets the status and control register of the PHY to their default states and is self-clearing. The PHY returns a value of one until the reset process has completed and accepts a read or write transaction.  0 = Normal operation  1 = PHY Reset                                                                                                                                                   | 0       | RW<br>SC |
| 14     | Loopback                   | This bit enables loopback of transmit data nibbles to the receive data path. The PHY receive circuitry is isolated from the network.  Note that this may cause the descrambler to lose synchronization and produce 560 nanoseconds of "dead time."  Note also that the loopback configuration bit takes priority over the Loopback MDI bit.  0 = Loopback disabled (normal operation)  1 = Loopback enabled | 0       | RW       |
| 13     | Speed Selection            | This bit is valid on read and controls speed when Auto-Negotiation is disabled.  0 = 10 Mbps  1 = 100 Mbps                                                                                                                                                                                                                                                                                                  | 1       | RW       |
| 12     | Auto-Negotiation<br>Enable | This bit enables Auto-Negotiation. Bits 13 and 8, Speed Selection and Duplex Mode, respectively, are ignored when Auto-Negotiation is enabled.  0 = Auto-Negotiation disabled  1 = Auto-Negotiation enabled                                                                                                                                                                                                 | 1       | RW       |
| 11     | Reduced Power<br>Down      | This bit sets the PHY into a low power mode.  0 = Power down disabled (normal operation)  1 = Power down enabled                                                                                                                                                                                                                                                                                            | 0       | RW       |



| Bit(s) | Name                         | Description                                                                                                                                                                                                                                                                                            | Default | R/W       |
|--------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------|
| 10     | Isolate                      | This bit allows the PHY to isolate the medium independent interface. The PHY is disconnected from the LAN Connect block on both the transmit and receive side.  0 = Normal operation  1 = Isolates internal medium independent interface                                                               | 0       | RW        |
| 9      | Restart Auto-<br>Negotiation | This bit restarts the Auto-Negotiation process and is self-clearing.  0 = Normal operation  1 = Restart Auto-Negotiation process                                                                                                                                                                       | 0       | RW<br>SC  |
| 8      | Duplex Mode                  | This bit controls the duplex mode when Auto-Negotiation is disabled. When Auto-Negotiation is enabled this bit is read only and always equals 1b.  When the PHY is placed in Loopback mode, the behavior of the PHY shall not be affected by the status of this bit.  0 = Half Duplex  1 = Full Duplex | 0       | RW/<br>RO |
| 7      | Collision Test               | This bit is not used in the 82562EX and has a default value of 1b. (If it is used in other devices, it forces a collision in response to the assertion of the transmit enable signal.)                                                                                                                 | 1       | RW        |
| 6:0    | Reserved                     | These bits are reserved and should be set to 0000000b.                                                                                                                                                                                                                                                 | 0       | RW        |

# 6.1.2 Register 1: Status Register Bit Definitions

| Bit(s) | Name                                           | Description                                                                                                                                                                                                                | Default | R/W |
|--------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|
| 15     | Reserved                                       | This bit is reserved and should be set to 0b.                                                                                                                                                                              | 0       | RO  |
| 14     | 100BASE-TX<br>Full-duplex                      | This bit enables 100BASE-TX full-duplex operation and is dependent on ADV10. If ADV10 is active, the default value is 0.  0 = PHY unable to perform full-duplex 100BASE-TX  1 = PHY able to perform full-duplex 100BASE-TX | 1       | RO  |
| 13     | 100 Mbps Half-<br>duplex                       | This bit enables 100BASE-TX half-duplex operation and is dependent on ADV10. If ADV10 is active, the default value is 0.  0 = PHY unable to perform half-duplex 100BASE-TX  1 = PHY able to perform half-duplex 100BASE-TX | 1       | RO  |
| 12     | 10 Mbps Full-<br>duplex                        | This bit enables 10BASE-T full duplex operation.  0 = PHY unable to perform full-duplex 10BASE-T  1 = PHY able to perform full-duplex 10BASE-T                                                                             | 1       | RO  |
| 11     | 10 Mbps Half-<br>duplex                        | This bit enables 10BASE-T half-duplex operation.  0 = PHY unable to perform half-duplex 10BASE-T  1 = PHY able to perform half-duplex 10BASE-T                                                                             | 1       | RO  |
| 10:7   | Reserved                                       | These bits are reserved and should be set to 0000b.                                                                                                                                                                        | 0       | RO  |
| 6      | Management<br>Frames Pream-<br>ble Suppression | This bit allows the 82562EX to receive management frames with suppressed preamble.  0 = PHY will not accept management frames with preamble suppressed  1 = PHY will accept management frames with preamble suppressed     | 0       | RO  |



| Bit(s) | Name                         | Description                                                                                                                                              | Default | R/W      |
|--------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|
| 5      | Auto-Negotiation<br>Complete | This bit reflects status of the Auto-Negotiation process.                                                                                                | 0       | RO       |
|        |                              | 0 = Auto-Negotiation process has not completed 1 = Auto-Negotiation process completed                                                                    |         |          |
| 4      | Remote Fault                 | 0 = No remote fault condition detected 1 = Remote fault condition detected                                                                               | 0       | RO       |
| 3      | Auto-Negotiation<br>Ability  | This bit reflects the PHY's Auto-Negotiation ability status.  0 = PHY is unable to perform Auto-Negotiation  1 = PHY is able to perform Auto-Negotiation | 1       | RO       |
| 2      | Link Status                  | This bit reflects link status.  0 = Invalid link detected  1 = Valid link established                                                                    | 0       | RO<br>LL |
| 1      | Jabber Detect                | This bit is used only in 10BASE-T mode.  0 = No jabber condition detected  1 = Jabber condition detected                                                 | 0       | RO<br>LH |
| 0      | Extended Capability          | This bit enables the extended register capabilities.  0 = Extended register capabilities disabled  1 = Extended register capabilities enabled            | 1       | RO       |

# 6.1.3 Register 2: PHY Identifier Register Bit Definitions

| Bit(s) | Name               | Description             | Default | R/W |
|--------|--------------------|-------------------------|---------|-----|
| 15:0   | PHY ID (high byte) | Value: 02A8 hexadecimal |         | RO  |

#### 6.1.4 Register 3: PHY Identifier Register Bit Definitions

| Bit(s) | Name              | Description             | Default | R/W |
|--------|-------------------|-------------------------|---------|-----|
| 15:0   | PHY ID (low byte) | Value: 0320 hexadecimal |         | RO  |

### 6.1.5 Register 4: Auto-Negotiation Advertisement Register Bit Definitions

| Bit(s) | Name                     | Description                                                                                                                               | Default  | R/W |
|--------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|
| 15     | Next Page                | This bit is a constant 0, transmit primary capability data page.                                                                          | 0        | RO  |
| 14     | Reserved                 | This bit is reserved and should be set to 0b.                                                                                             | 0        | RO  |
| 13     | Remote Fault             | 0 = No remote fault<br>1 = Indicate link partner's remote fault                                                                           | 0        | RW  |
| 12:5   | Technology Ability Field | Technology Ability Field is an 8-bit field containing information indicating supported technologies specific to the selector field value. | 00101111 | RW  |



| Bit(s) | Name           | Description                                                                                                                                                                      | Default | R/W |
|--------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|
| 4:0    | Selector Field | The Selector Field is a 5-bit field identifying the type of message to be sent by Auto-Negotiation. This field is read only and contains a value of 00001b, IEEE Standard 802.3. | 00001   | RO  |

# 6.1.6 Register 5: Auto-Negotiation Link Partner Ability Register Bit Definitions

| Bit(s) | Name                          | Description                                                                                                                      | Default | R/W |
|--------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------|-----|
| 15     | Next Page                     | This bit reflects the PHY's link partner's Next Page ability.                                                                    | 1       | RO  |
| 14     | Acknowledge                   | This bit is used to indicate that the 82562EX has successfully received its link partner's Auto-Negotiation advertising ability. |         | RO  |
| 13     | Remote Fault                  | This bit reflects the PHY's link partner's Remote Fault condition.                                                               |         | RO  |
| 12:5   | Technology Abil-<br>ity Field | This bit reflects the PHY's link partner's Technology Ability Field.                                                             |         | RO  |
| 4:0    | Selector Field                | This bit reflects the PHY's link partner's Selector Field.                                                                       |         | RO  |

### 6.1.7 Register 6: Auto-Negotiation Expansion Register Bit Definitions

| Bit(s) | Name                                   | Description                                                                                                                                             | Default | R/W            |
|--------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------|
| 15:5   | Reserved                               | These bits are reserved and should be set to 0.                                                                                                         | 0       | RO             |
| 4      | Parallel Detection Fault               | This bit clears itself on read.  0 = No fault detected via parallel detection  1 = Fault detected via parallel detection (multiple link fault occurred) | 0       | RO<br>SC<br>LH |
| 3      | Link Partner Next<br>Page Able         | 0 = Link Partner is not Next Page able 1 = Link Partner is Next Page able                                                                               | 0       | RO             |
| 2      | Next Page Able                         | 0 = Local drive is not Next Page able<br>1 = Local drive is Next Page able                                                                              | 0       | RO             |
| 1      | Page Received                          | This bit clears itself on read.  0 = New Page not received  1 = New Page received                                                                       | 0       | RO<br>SC<br>LH |
| 0      | Link Partner Auto-<br>Negotiation Able | 0 = Link Partner is not Auto-Negotiation able 1 = Link Partner is Auto-Negotiation able                                                                 | 0       | RO             |

# 6.2 Medium Dependent Interface Registers 8 through 15

Registers 8 through 15 are reserved for IEEE.



# 6.3 Medium Dependent Interface Registers 16 through 31

# 6.3.1 Register 16: PHY Status and Control Register Bit Definitions

| Bit(s) | Name                                             | Description                                                                                                                            | Default | R/W |
|--------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------|-----|
| 15:14  | Reserved                                         | These bits are reserved and should be set to 00b.                                                                                      | 00      | RW  |
| 13     | Reduced Power<br>Down Disable                    | This bit disables the automatic reduced power down.  0 = Enable automatic reduced power down  1 = Disable automatic reduced power down | 1       | RW  |
| 12     | Reserved                                         | This bit is reserved and should be set to 0b.                                                                                          | 0       | RW  |
| 11     | Receive De-Seri-<br>alizer In-Sync<br>Indication | This bit indicates status of the 100BASE-TX Receive De-Serializer In-Sync.                                                             |         | RO  |
| 10     | 100BASE-TX<br>Power-Down                         | This bit indicates the power state of 100BASE-TX PHY unit.  0 = Normal operation  1 = Power-down                                       | 1       | RO  |
| 9      | 10BASE-T<br>Power-Down                           | This bit indicates the power state of 10BASE-T PHY unit.  0 = Normal operation  1 = Power-Down                                         | 1       | RO  |
| 8      | Polarity                                         | This bit indicates 10BASE-T polarity.  0 = Normal polarity  1 = Reverse polarity                                                       |         | RO  |
| 7      | Reserved                                         | This bit is reserved and should be set to 0b.                                                                                          | 0       | RO  |
| 6:2    | PHY Address                                      | These bits contain the sampled PHY address.                                                                                            |         | RO  |
| 1      | Speed                                            | This bit indicates the Auto-Negotiation result.  0 = 10 Mbps  1 = 100 Mbps                                                             |         | RO  |
| 0      | Duplex Mode                                      | This bit indicates the Auto-Negotiation result.  0 = Half-duplex  1 = Full-duplex                                                      |         | RO  |

# 6.3.2 Register 17: PHY Unit Special Control Bit Definitions

| Bit(s) | Name                         | Description                                           | Default | R/W |
|--------|------------------------------|-------------------------------------------------------|---------|-----|
| 15     | Scrambler By-<br>pass        | 0 = Normal operations<br>1 = By-pass scrambler        | 0       | RW  |
| 14     | By-pass 4B/5B                | 0 = Normal operation<br>1 = 4 bit to 5 bit by-pass    | 0       | RW  |
| 13     | Force Transmit H-<br>Pattern | 0 = Normal operation<br>1 = Force transmit H-pattern  | 0       | RW  |
| 12     | Force 34 Transmit<br>Pattern | 0 = Normal operation<br>1 = Force 34 transmit pattern | 0       | RW  |



| Bit(s) | Name                          | Description                                                                                                              | Default | R/W |
|--------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------|-----|
| 11     | Valid Link                    | 0 = Normal operation<br>1 = 100BASE-TX valid link                                                                        | 0       | RW  |
| 10     | Symbol Error<br>Enable        | 0 = Normal operation<br>1 = Symbol error output is enabled                                                               | 0       | RW  |
| 9      | Carrier Sense<br>Disable      | This bit controls the receive 100 carrier sense disable function.  0 = Carrier sense enabled  1 = Carrier sense disabled | 0       | RW  |
| 8      | Disable Dynamic<br>Power-Down | 0 = Dynamic Power-Down enabled<br>1 = Dynamic Power-Down disabled                                                        | 0       | RW  |
| 7      | Auto-Negotiation<br>Loopback  | 0 = Auto-Negotiation normal mode<br>1 = Auto-Negotiation loopback                                                        | 0       | RW  |
| 6      | MDI Tri-State                 | 0 = Normal operation<br>1 = MDI Tri-state (transmit driver tri-states)                                                   | 0       | RW  |
| 5      | Force Polarity                | 0 = Normal polarity<br>1 = Reversed polarity                                                                             | 0       | RW  |
| 4      | Auto Polarity Disable         | 0 = Normal polarity operation<br>1 = Auto Polarity disabled                                                              | 0       | RW  |
| 3      | Squelch Disable               | 0 = Normal squelch operation<br>1 = 10BASE-T squelch test disable                                                        | 0       | RW  |
| 2      | Extended<br>Squelch           | 1 = 10BASE-T Extended Squelch control enabled<br>0 = 10BASE-T Extended Squelch control disabled                          | 0       | RW  |
| 1      | Link Integrity Dis-<br>able   | 0 = Normal Link Integrity operation<br>1 = Link disabled                                                                 | 0       | RW  |
| 0      | Jabber Function<br>Disable    | 0 = Normal Jabber operation<br>1 = Jabber disabled                                                                       | 0       | RW  |

# 6.3.3 Register 18: PHY Address Register

| Bit(s) | Name        | Description                                                | Default | R/W |
|--------|-------------|------------------------------------------------------------|---------|-----|
| 15:5   | Reserved    | These bits are reserved and should be set to a constant 0. | 0       | RO  |
| 4:0    | PHY Address | These bits are set to the PHY's address.                   | 00001   | RO  |

# 6.3.4 Register 19: 100BASE-TX Receive False Carrier Counter Bit Definitions

| Bit(s) | Name                     | Description                                        | Default | R/W      |
|--------|--------------------------|----------------------------------------------------|---------|----------|
| 15:0   | Receive False<br>Carrier | These bits are used for the false carrier counter. |         | RO<br>SC |



### 6.3.5 Register 20: 100BASE-TX Receive Disconnect Counter Bit Definitions

| Bit(s) | Name             | Description                                                                                                                               | Default | R/W      |
|--------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|
| 15:0   | Disconnect Event | This field contains a 16-bit counter that increments for each disconnect event. The counter stops when it is full and self-clears on read |         | RO<br>SC |

# 6.3.6 Register 21: 100BASE-TX Receive Error Frame Counter Bit Definitions

| Bit(s) | Name                   | Description                                                                                                                                                                                                                      | Default | R/W      |
|--------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|
| 15:0   | Receive Error<br>Frame | This field contains a 16-bit counter that increments once per frame for any receive error condition (such as a symbol error or premature end of frame) in that frame. The counter stops when it is full and self-clears on read. | ł       | RO<br>SC |

### 6.3.7 Register 22: Receive Symbol Error Counter Bit Definitions

| Bit(s) | Name                    | Description                                                                                                                                                                                                         | Default | R/W      |
|--------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|
| 15:0   | Symbol Error<br>Counter | This field contains a 16-bit counter that increments for each symbol error. The counter stops when it is full and self-clears on read.  In a frame with a bad symbol, each sequential six bad symbols count as one. |         | RO<br>SC |

# 6.3.8 Register 23: 100BASE-TX Receive Premature End of Frame Error Counter Bit Definitions

| Bit(s) | Name                   | Description                                                                                                                                            | Default | R/W      |
|--------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|
| 15:0   | Premature End of Frame | This field contains a 16-bit counter that increments for each premature end of frame event. The counter stops when it is full and self-clears on read. |         | RO<br>SC |

# 6.3.9 Register 24: 10BASE-T Receive End of Frame Error Counter Bit Definitions

| Bit(s) | Name                    | Description                                                                                                                      | Default | R/W      |
|--------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------|----------|
| 15:0   | End of Frame<br>Counter | This is a 16-bit counter that increments for each end of frame event. The counter stops when it is full and self-clears on read. | -       | RO<br>SC |



# 6.3.10 Register 25: 10BASE-T Transmit Jabber Detect Counter Bit Definitions

| Bit(s) | Name                     | Description                                                                                                                                  | Default | R/W      |
|--------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|
| 15:0   | Jabber Detect<br>Counter | This is a 16-bit counter that increments for each jab-<br>ber detection event. The counter stops when it is full<br>and self-clears on read. |         | RO<br>SC |

# 6.3.11 Register 27: PHY Unit Special Control Bit Definitions

| Bit(s) | Name                                    |                                                                                                                                                     | Des                                                                                                 | scription                                       | Default | R/W |
|--------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------|---------|-----|
| 15:6   | Reserved                                | These bits are reserved and should be set to a constant 0.                                                                                          |                                                                                                     |                                                 | 0       | RO  |
| 5      | Switch Probe<br>Mapping                 | This bit switches the mapping on the LEDs. The LED mapping is described below in bits 2:0, LED Switch Control. This bit should always be set to 0b. |                                                                                                     |                                                 | 0       | RW  |
| 4      | Reserved                                | This bit is re                                                                                                                                      | eserved and                                                                                         | 0                                               | RO      |     |
| 3      | 100BASE-TX<br>Receive Jabber<br>Disable |                                                                                                                                                     | This bit enables the carrier sense disconnection while the PHY is in jabber mode at 100 Mbps speed. |                                                 |         | RW  |
| 2:0    | LED Switch Control                      | Value<br>000<br>001<br>010<br>011<br>100<br>101<br>110<br>111                                                                                       | ACTLED#<br>Activity<br>Speed<br>Speed<br>Activity<br>Off<br>Off<br>On                               | LILED# Link Collision Link Collision Off On Off | 000     | RW  |



# 7.0 Voltage and Temperature Specifications

### 7.1 Absolute Maximum Ratings

Maximum ratings are listed below:

| Case Temperature under Bias                    | 0° C to 135° C            |
|------------------------------------------------|---------------------------|
| Storage Temperature                            | 65° C to 150° C           |
| Supply Voltage with respect to V <sub>SS</sub> | 0.5 V to 3.45 V           |
| Output Voltages                                | 0.50 V to 3.45 V          |
| Input Voltages                                 | V <sub>CC</sub> to 3.45 V |

Stresses above the listed absolute maximum ratings may cause permanent damage to the 82562EX device. This is a stress rating only and functional operations of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### 7.2 DC Characteristics

#### Table 7. General DC Specifications

| Symbol          | Parameter      | Condition                           | Min | Typical | Max  | Units | Notes |
|-----------------|----------------|-------------------------------------|-----|---------|------|-------|-------|
| V <sub>CC</sub> | Supply Voltage |                                     | 3.0 | 3.3     | 3.45 | V     |       |
| Т               | Temperature    | Minimum/Maximum Case<br>Temperature | 0   |         | 85   | С     |       |
|                 | Power          | 10/100Mbps (transmitter on)         |     | 300     |      | mW    |       |
| Р               | Consumption    | Reduce Power                        |     | 50      |      | mW    |       |
|                 |                | Auto-Negotiation*                   |     | 200     |      | mW    |       |

#### 7.2.1 X1 Clock DC Specifications

#### Table 8. X1 Clock DC Specifications

| Symbol            | Parameter                 | Condition                             | Min | Typical | Max | Units | Notes |
|-------------------|---------------------------|---------------------------------------|-----|---------|-----|-------|-------|
| V <sub>IL</sub>   | Input Low Voltage         |                                       |     |         | 0.8 | V     |       |
| V <sub>IH</sub>   | Input High<br>Voltage     |                                       | 2.0 |         |     | V     |       |
| I <sub>ILIH</sub> | Input Leakage<br>Currents | 0 < V <sub>IN</sub> < V <sub>CC</sub> |     |         | ±10 | μΑ    |       |
| Cı                | Input<br>Capacitance      |                                       |     |         | 8   | pF    | 1     |

#### NOTES:

<sup>1.</sup> This characteristic is only characterized, not tested. It is valid for digital pins only.



### 7.2.2 LAN Connect Interface DC Specifications

Table 9. LAN Connect Interface DC Specifications

| Symbol           | Parameter                      | Condition                              | Min                 | Typical | Max                    | Units | Notes |
|------------------|--------------------------------|----------------------------------------|---------------------|---------|------------------------|-------|-------|
| V <sub>CCJ</sub> | Input/Output<br>Supply Voltage |                                        | 3.0                 |         | 3.45                   | V     |       |
| V <sub>IL</sub>  | Input Low Voltage              |                                        | -0.5                |         | 0.3V <sub>CCJ</sub>    | V     |       |
| V <sub>IH</sub>  | Input High<br>Voltage          |                                        | 0.6V <sub>CCJ</sub> |         | V <sub>CCJ</sub> + 0.5 | V     |       |
| I <sub>IL</sub>  | Input Leakage<br>Current       | 0 < V <sub>IN</sub> < V <sub>CCJ</sub> |                     |         | ±10                    | μΑ    |       |
| V <sub>OL</sub>  | Output Low<br>Voltage          | I <sub>OUT</sub> = 1500 μA             |                     |         | 0.1V <sub>CCJ</sub>    | V     |       |
| V <sub>OH</sub>  | Output High<br>Voltage         | I <sub>OUT</sub> = -500 μA             | 0.9V <sub>CCJ</sub> |         |                        | V     |       |
| C <sub>IN</sub>  | Input Pin<br>Capacitance       |                                        |                     |         | 8                      | pF    | 1     |

#### NOTES:

#### 7.2.3 LED DC Specifications

Table 10. LED DC Specifications

| Symbol             | Parameter              | Condition                 | Min | Typical | Max | Units | Notes |
|--------------------|------------------------|---------------------------|-----|---------|-----|-------|-------|
| V <sub>OLLED</sub> | Output Low<br>Voltage  | I <sub>OUT</sub> = 10 mA  |     |         | 0.7 | V     |       |
| V <sub>OHLED</sub> | Output High<br>Voltage | I <sub>OUT</sub> = -10 mA | 2.4 |         |     | ٧     |       |

#### 7.2.4 10BASE-T Voltage and Current DC Specifications

Table 11. 10BASE-T Transmitter

| Symbol            | Parameter                           | Condition              | Min | Typical | Max | Units | Notes |
|-------------------|-------------------------------------|------------------------|-----|---------|-----|-------|-------|
| V <sub>OD10</sub> | Output Differential<br>Peak Voltage | R <sub>L</sub> = 100 Ω | 2.2 |         | 2.8 | ٧     | 1     |

 $\textbf{NOTES:} \textbf{Current is measured between the transmit differential pins (TDP and TDN) at 3.3 \, \text{V}.}$ 

<sup>1.</sup> This characteristic is only characterized, not tested. It is valid for digital pins only.

<sup>1.</sup>  $R_L$  is the resistive load measured across the transmit differential pins, TDP and TDN.



Table 12. 10BASE-T Receiver

| Symbol             | Parameter                                    | Condition          | Min | Typical           | Max  | Units | Notes |
|--------------------|----------------------------------------------|--------------------|-----|-------------------|------|-------|-------|
| R <sub>ID10</sub>  | Input Differential<br>Resistance             | DC                 | 10  |                   |      | ΚΩ    | 1     |
| V <sub>IDA10</sub> | Input Differential<br>Accept Peak<br>Voltage | 5 MHz ≤ f ≤ 10 MHz | 585 |                   | 3100 | mV    |       |
| V <sub>IDR10</sub> | Input Differential<br>Reject Peak<br>Voltage | 5 MHz ≤ f ≤ 10 MHz |     |                   | 300  | mV    |       |
| V <sub>ICM10</sub> | Input Common<br>Mode Voltage                 |                    |     | V <sub>CC/2</sub> |      | V     |       |

#### NOTES:

### 7.2.5 100BASE-TX Voltage and Current DC Specifications

#### Table 13. 100BASE-TX Transmitter

| Symbol             | Parameter                           | Condition              | Min  | Typical | Max  | Units | Notes |
|--------------------|-------------------------------------|------------------------|------|---------|------|-------|-------|
| V <sub>OD100</sub> | Output Differential<br>Peak Voltage | R <sub>L</sub> = 100 Ω | 0.95 | 1.0     | 1.05 | ٧     | 1     |

NOTES: Current is measured between the transmit differential pins (TDP and TDN) at 3.3 V.

Table 14. 100BASE-TX Receiver

| Symbol              | Parameter                                    | Condition | Min | Typical           | Max  | Units | Notes |
|---------------------|----------------------------------------------|-----------|-----|-------------------|------|-------|-------|
| R <sub>ID100</sub>  | Input Differential<br>Resistance             | DC        | 10  |                   |      | ΚΩ    | 1     |
| V <sub>IDA100</sub> | Input Differential<br>Accept Peak<br>Voltage |           | 500 |                   | 1200 | mV    |       |
| V <sub>IDR100</sub> | Input Differential<br>Reject Peak<br>Voltage |           |     |                   | 100  | mV    |       |
| V <sub>ICM100</sub> | Input Common<br>Mode Voltage                 |           |     | V <sub>CC/2</sub> |      | V     |       |

#### NOTES:

<sup>1.</sup> The input differential resistance is measured across the receive differential pins, RDP and RDN.

<sup>1.</sup>  $R_L$  is the resistive load measured across the transmit differential pins, TDP and TDN.

<sup>1.</sup> The input differential resistance is measured across the receive differential pins, RDP and RDN.

#### 82562EX — Networking Silicon



*Note:* This page intentionally left blank.



# 8.0 Package and Pinout Information

# 8.1 Package Information

The 82562EX is a 196 Ball Grid Array (BGA) package. The package dimensions are shown in Figure 5. More information on Intel device packaging is available in the Intel Packaging Handbook, which is available from the Intel Developer website.

Figure 5. Dimension Diagram for the 82562EX 196-pin BGA



NOTE: All dimensions are in millimeters.



# 8.2 Pinout Information

**Note:** The power (VCC) and ground (VSS) pins have not been finalized and are subject to change. Do not finalize a design with this information. Revised information will be published when the product is available.

Table 15. 82562EX Pin Assignments

| Pin<br>Number | Pin Name |  |
|---------------|----------|---------------|----------|---------------|----------|---------------|----------|--|
| A1            | NC       | E1            | VCC      | J1            | 1 NC     |               | VSS      |  |
| A2            | NC       | E2            | VSS      | J2            | NC       | N2            | NC       |  |
| А3            | VCC      | E3            | NC       | J3            | NC       | N3            | NC       |  |
| A4            | NC       | E4            | VSS      | J4            | NC       | N4            | NC       |  |
| A5            | NC       | E5            | VSS      | J5            | VCCR     | N5            | NC       |  |
| A6            | NC       | E6            | VSS      | J6            | VCC      | N6            | VCC      |  |
| A7            | VCC      | E7            | VSS      | J7            | VCC      | N7            | NC       |  |
| A8            | NC       | E8            | VSS      | J8            | VCC      | N8            | VCC      |  |
| A9            | NC       | E9            | VSS      | J9            | VCC      | N9            | NC       |  |
| A10           | NC       | E10           | VSS      | J10           | VCC      | N10           | NC       |  |
| A11           | VCCT     | E11           | VCCT     | J11           | VCC      | N11           | NC       |  |
| A12           | LILED#   | E12           | VCCT     | J12           | NC       | N12           | VSSP     |  |
| A13           | TESTEN   | E13           | RDP      | J13           | NC       | N13           | JRXD[1]  |  |
| A14           | NC       | E14           | RDN      | J14           | X2       | N14           | JCLK     |  |
| B1            | NC       | F1            | NC       | K1            | NC       | P1            | NC       |  |
| B2            | NC       | F2            | NC       | K2            | VSS      | P2            | VCC      |  |
| В3            | VSS      | F3            | NC       | K3            | VCC      | P3            | NC       |  |
| B4            | NC       | F4            | VSS      | K4            | VCC      | P4            | NC       |  |
| B5            | NC       | F5            | VSS      | K5            | VCC      | P5            | NC       |  |
| B6            | NC       | F6            | VSS      | K6            | VCC      | P6            | NC       |  |
| В7            | VSS      | F7            | VSS      | K7            | VCC      | P7            | NC       |  |
| B8            | NC       | F8            | VSS      | K8            | VCC      | P8            | VSS      |  |
| B9            | NC       | F9            | VSS      | K9            | VCC      | P9            | NC       |  |
| B10           | NC       | F10           | VSS      | K10           | VCC      | P10           | NC       |  |
| B11           | SPDLED#  | F11           | VSS      | K11           | VCC      | P11           | NC       |  |
| B12           | TOUT     | F12           | NC       | K12           | VSS      | P12           | VCC      |  |
| B13           | RBIAS100 | F13           | NC       | K13           | VCC      | P13           | JRXD[0]  |  |
| B14           | RBIAS10  | F14           | NC       | K14           | X1       | P14           | NC       |  |
| C1            | NC       | G1            | NC       | L1            | NC       |               |          |  |
| C2            | NC       | G2            | NC       | L2            | NC       |               |          |  |
| C3            | NC       | G3            | NC       | L3            | NC       |               |          |  |
| C4            | NC       | G4            | NC       | L4            | VCC      |               |          |  |



Table 15. 82562EX Pin Assignments

| Pin<br>Number | Pin Name  | Pin<br>Number | Pin Name | Pin<br>Number | Pin Name | Pin<br>Number | Pin Name |
|---------------|-----------|---------------|----------|---------------|----------|---------------|----------|
| C5            | NC        | G5            | VCCR     | L5            | L5 VCC   |               |          |
| C6            | NC        | G6            | VCC      | L6            | VSS      |               |          |
| C7            | NC        | G7            | VSS      | L7            | ADV10    |               |          |
| C8            | NC        | G8            | VSS      | L8            | NC       |               |          |
| C9            | NC        | G9            | VSS      | L9            | VCC      |               |          |
| C10           | VSS       | G10           | VSS      | L10           | VCC      |               |          |
| C11           | ACTLED#   | G11           | VSS      | L11           | VSS      |               |          |
| C12           | VSSA      | G12           | NC       | L12           | NC       |               |          |
| C13           | TDP       | G13           | VCC      | L13           | JTXD[1]  |               |          |
| C14           | TDN       | G14           | VSS      | L14           | JTXD[2]  |               |          |
| D1            | NC        | H1            | NC       | M1            | NC       |               |          |
| D2            | NC        | H2            | NC       | M2            | NC       |               |          |
| D3            | NC        | НЗ            | NC       | М3            | NC       |               |          |
| D4            | VSS       | H4            | NC       | M4            | NC       |               |          |
| D5            | VSS       | H5            | VCCR     | M5            | NC       |               |          |
| D6            | VSS       | H6            | VCC      | M6            | VSS      |               |          |
| D7            | VSS       | H7            | VCC      | M7            | NC       |               |          |
| D8            | VSS       | H8            | VCC      | M8            | NC       |               |          |
| D9            | NC        | H9            | VSS      | M9            | NC       |               |          |
| D10           | ISOL_EXEC | H10           | VSS      | M10           | NC       |               |          |
| D11           | NC        | H11           | VCC      | M11           | NC       |               |          |
| D12           | ISOL_TI   | H12           | NC       | M12           | JRXD[2]  |               |          |
| D13           | VSSA      | H13           | NC       | M13           | JRSTSYNC |               |          |
| D14           | ISOL_TCK  | H14           | NC       | M14           | JTXD[0]  |               | _        |



Figure 6. 82562EX Pin Out Diagram (Thru-the-Top View)

|    | Α      | В        | С       | D         | E    | F   | G    | н    | J    | к   | L       | М        | N       | Р       |
|----|--------|----------|---------|-----------|------|-----|------|------|------|-----|---------|----------|---------|---------|
| 1  | NC     | NC       | NC      | NC        | VCC  | NC  | NC   | NC   | NC   | NC  | NC      | NC       | VSS     | NC      |
| 2  | NC     | NC       | NC      | NC        | VSS  | NC  | NC   | NC   | NC   | VSS | NC      | NC       | NC      | VCC     |
| 3  | VCC    | VSS      | NC      | NC        | NC   | NC  | NC   | NC   | NC   | VCC | NC      | NC       | NC      | NC      |
| 4  | NC     | NC       | NC      | VSS       | VSS  | VSS | NC   | NC   | NC   | VCC | VCC     | NC       | NC      | NC      |
| 5  | NC     | NC       | NC      | VSS       | VSS  | VSS | VCCR | VCCR | VCCR | VCC | VCC     | NC       | NC      | NC      |
| 6  | NC     | NC       | NC      | VSS       | VSS  | VSS | VCC  | VCC  | VCC  | VCC | VSS     | VSS      | VCC     | NC      |
| 7  | VCC    | VSS      | NC      | VSS       | VSS  | VSS | VSS  | VCC  | VCC  | VCC | ADV10   | NC       | NC      | NC      |
| 8  | NC     | NC       | NC      | VSS       | VSS  | VSS | VSS  | VCC  | VCC  | VCC | NC      | NC       | VCC     | VSS     |
| 9  | NC     | NC       | NC      | NC        | VSS  | VSS | VSS  | VSS  | VCC  | VCC | vcc     | NC       | NC      | NC      |
| 10 | NC     | NC       | VSS     | ISOL_EXEC | VSS  | VSS | VSS  | VSS  | VCC  | VCC | VCC     | NC       | NC      | NC      |
| 11 | VCCT   | SPDLED#  | ACTLED# | NC        | VCCT | VSS | VSS  | VCC  | VCC  | VCC | VSS     | NC       | NC      | NC      |
| 12 | LILED# | TOUT     | VSSA    | ISOL_TI   | VCCT | NC  | NC   | NC   | NC   | VSS | NC      | JRXD[2]  | VSSP    | VCC     |
| 13 | TESTEN | RBIAS100 | TDP     | VSSA      | RDP  | NC  | NC   | NC   | NC   | VCC | JTXD[1] | JRSTSYNC | JRXD[1] | JRXD[0] |
| 14 | NC     | RBIAS10  | TDN     | ISOL_TCK  | RDN  | NC  | NC   | NC   | X2   | X1  | JTXD[2] | JTXD[0]  | JCLK    | NC      |