## Dual 12-bit DAC, up to 125 Msps

Rev. 2 — 27 January 2012

**Product data sheet** 

### 1. General description

The DAC1201D125 is a dual-port, high-speed, 2-channel CMOS Digital-to-Analog Converter (DAC), optimized for high dynamic performance with low power dissipation. Supporting an update rate of up to 125 Msps, the DAC1201D125 is suitable for Direct IF applications.

Separate write inputs allow data to be written to the two DAC ports independently of one another. Two separate clocks control the update rate of each DAC port.

The DAC1201D125 can interface two separate data ports or one single interleaved high-speed data port. In Interleaved mode, the input data stream is demultiplexed into its original I and Q data and latched. The I and Q data is then converted by the two DACs and updated at half the input data rate.

Each DAC port has a high-impedance differential current output, suitable for both single-ended and differential analog output configurations.

The DAC1201D125 is pin compatible with the AD9765, DAC2902 and DAC5662.

### 2. Features and benefits

- Dual 12-bit resolution
- 125 Msps update rate
- Single 3.3 V supply
- Dual-port or Interleaved data modes
- 1.8 V, 3.3 V and 5 V compatible digital inputs
- Internal and external reference
- 2 mA to 20 mA full-scale output current Industrial temperature range of

- Typical 185 mW power dissipation
- 16 mW power-down
- SFDR: 81 dBc; f<sub>o</sub> = 1 MHz; f<sub>s</sub> = 52 Msps
- SFDR: 78 dBc; fo = 10.4 MHz; fs = 78 Msps
- SFDR: 74 dBc; f<sub>o</sub> = 1 MHz; f<sub>s</sub> = 52 Msps; -12 dBFS
- LQFP48 package
- Industrial temperature range of -40 °C to +85 °C

## 3. Applications

- Quadrature modulation
- Medical/test instrumentation
- Direct IF applications

- Direct digital frequency synthesis
- Arbitrary waveform generator

NP

## 4. Ordering information

| Table 1.         Ordering information |        |                                                                                     |          |  |  |  |
|---------------------------------------|--------|-------------------------------------------------------------------------------------|----------|--|--|--|
| Type number Package                   |        |                                                                                     |          |  |  |  |
|                                       | Name   | Description                                                                         | Version  |  |  |  |
| DAC1201D125HL                         | LQFP48 | plastic low profile quad flat package; 48 leads; body $7\times7\times1.4~\text{mm}$ | SOT313-2 |  |  |  |

## 5. Block diagram



Dual 12-bit DAC, up to 125 Msps

## 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

| Table 2. | Pin description |                     |                                |
|----------|-----------------|---------------------|--------------------------------|
| Symbol   | Pin             | Type <sup>[1]</sup> | Description                    |
| DA11     | 1               | I                   | DAC A, data input bit 11 (MSB) |
| DA10     | 2               | I                   | DAC A, data input bit 10       |
| DA9      | 3               | I                   | DAC A, data input bit 9        |
| DA8      | 4               | I                   | DAC A, data input bit 8        |
| DA7      | 5               | I                   | DAC A, data input bit 7        |
| DA6      | 6               | I                   | DAC A, data input bit 6        |
| DA5      | 7               | I                   | DAC A, data input bit 5        |
| DA4      | 8               | I                   | DAC A, data input bit 4        |
| DA3      | 9               | I                   | DAC A, data input bit 3        |
| DA2      | 10              | I                   | DAC A, data input bit 2        |
| DA1      | 11              | I                   | DAC A, data input bit 1        |
| DA0      | 12              | I                   | DAC A, data input bit 0 (LSB)  |
| n.c.     | 13              |                     | not connected                  |

DAC1201D125 Product data sheet All information provided in this document is subject to legal disclaimers.

### **NXP Semiconductors**

# DAC1201D125

Dual 12-bit DAC, up to 125 Msps

| Table 2.         | Pin descriptio | ncontinued          |                                                       |
|------------------|----------------|---------------------|-------------------------------------------------------|
| Symbol           | Pin            | Type <sup>[1]</sup> | Description                                           |
| n.c.             | 14             |                     | not connected                                         |
| DGND             | 15             | G                   | digital ground                                        |
| V <sub>DDD</sub> | 16             | S                   | digital supply voltage                                |
| WRTA/IQW         | RT 17          | I                   | input write port A/input write IQ in Interleaved mode |
| CLKA/IQCL        | K 18           | I                   | input clock port A/input clock IQ in Interleaved mode |
| CLKB/IQRE        | SET 19         | I                   | input clock port B/reset IQ in Interleaved mode       |
| WRTB/IQSE        | EL 20          | l                   | input write port B/select IQ in Interleaved mode      |
| DGND             | 21             | G                   | digital ground                                        |
| V <sub>DDD</sub> | 22             | S                   | digital supply voltage                                |
| DB11             | 23             | I                   | DAC B, data input bit 11 (MSB)                        |
| DB10             | 24             | I                   | DAC B, data input bit 10                              |
| DB9              | 25             | I                   | DAC B, data input bit 9                               |
| DB8              | 26             | I                   | DAC B, data input bit 8                               |
| DB7              | 27             | I                   | DAC B, data input bit 7                               |
| DB6              | 28             | I                   | DAC B, data input bit 6                               |
| DB5              | 29             | I                   | DAC B, data input bit 5                               |
| DB4              | 30             | I                   | DAC B, data input bit 4                               |
| DB3              | 31             | I                   | DAC B, data input bit 3                               |
| DB2              | 32             | I                   | DAC B, data input bit 2                               |
| DB1              | 33             | I                   | DAC B, data input bit 1                               |
| DB0              | 34             | I                   | DAC B, data input bit 0 (LSB)                         |
| n.c.             | 35             |                     | not connected                                         |
| n.c.             | 36             |                     | not connected                                         |
| PWD              | 37             | I                   | Power-down mode enable input                          |
| AGND             | 38             | S                   | analog ground                                         |
| IOUTBP           | 39             | 0                   | DAC B current output                                  |
| IOUTBN           | 40             | 0                   | complementary DAC B current output                    |
| BVIRES           | 41             | I                   | adjust DAC B for full-scale output current            |
| GAINCTRL         | 42             | I                   | gain control mode enable input                        |
| REFIO            | 43             | I/O                 | reference voltage input/output                        |
| AVIRES           | AVIRES 44      |                     | adjust DAC A for full-scale output current            |
| IOUTAN           | IOUTAN 45      |                     | complementary DAC A current output                    |
| IOUTAP           |                |                     | DAC A current output                                  |
| V <sub>DDA</sub> | 47             | S                   | analog supply voltage                                 |
| MODE             | 48             |                     | select between Dual-port or Interleaved mode          |

[1] Type description: S = Supply; G = Ground; I = Input; O = Output; I/O = Input/Output.

## 7. Limiting values

| Table 3.Limiting valuesIn accordance with the Absolute Maximum Rating System (IEC 60134). |                              |                                                           |     |      |                           |          |
|-------------------------------------------------------------------------------------------|------------------------------|-----------------------------------------------------------|-----|------|---------------------------|----------|
| Symbol                                                                                    | Parameter                    | Conditions                                                |     | Min  | Max                       | Un<br>it |
| V <sub>DDD</sub>                                                                          | digital supply voltage       |                                                           | [1] | -0.3 | +5.0                      | V        |
| $V_{DDA}$                                                                                 | analog supply<br>voltage     |                                                           | [1] | -0.3 | +5.0                      | V        |
| $\Delta V_{DD}$                                                                           | supply voltage<br>difference | between analog and digital supply voltage                 |     | -150 | +150                      | mV       |
| VI                                                                                        | input voltage                | digital inputs referenced to DGND                         |     | -0.3 | +5.5                      | V        |
|                                                                                           |                              | pins REFIO, AVIRES, BVIRES referenced to AGND             |     | -0.3 | +5.5                      | V        |
| V <sub>O</sub>                                                                            | output voltage               | pins IOUTAP, IOUTAN, IOUTBP and IOUTBN referenced to AGND |     | -0.3 | V <sub>DDA</sub> +<br>0.3 | V        |
| T <sub>stg</sub>                                                                          | storage temperature          |                                                           |     | -55  | +150                      | °C       |
| T <sub>amb</sub>                                                                          | ambient temperature          |                                                           |     | -40  | +85                       | °C       |
| Tj                                                                                        | junction temperature         |                                                           |     | -    | 125                       | °C       |

[1] All supplies are connected together.

## 8. Thermal characteristics

| Table 4.             | Thermal characteristics                     |             |      |      |
|----------------------|---------------------------------------------|-------------|------|------|
| Symbol               | Parameter                                   | Conditions  | Тур  | Unit |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 89.3 | K/W  |
| R <sub>th(c-a)</sub> | thermal resistance from case to ambient     | in free air | 60.6 | K/W  |

## 9. Characteristics

#### Table 5. Characteristics

 $V_{DDD} = V_{DDA} = 3.3 \text{ V}$ ; AGND and DGND connected together;  $I_{O(fs)} = 20 \text{ mA}$  and  $T_{amb} = -40 \text{ °C}$  to +85 °C; typical values measured at  $T_{amb} = 25 \text{ °C}$ .

| Symbol           | Parameter                               | Conditions                                                                                                                                | Min | Тур  | Max  | Unit |
|------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| Supplies         |                                         |                                                                                                                                           |     |      |      |      |
| V <sub>DDD</sub> | digital supply voltage                  |                                                                                                                                           | 3.0 | 3.3  | 3.65 | V    |
| V <sub>DDA</sub> | analog supply voltage                   |                                                                                                                                           | 3.0 | 3.3  | 3.65 | V    |
| I <sub>DDD</sub> | digital supply current                  | $\label{eq:fs} \begin{array}{l} f_{s} = 65 \text{ Msps},  f_{o} = 1 \text{ MHz}, \\ V_{DD} = 3.0 \text{ V to } 3.6 \text{ V} \end{array}$ | -   | 6    | 7    | mA   |
| I <sub>DDA</sub> | analog supply current                   | $      f_{s} = 65 \text{ Msps}, \  f_{o} = 1 \text{ MHz}, \\       V_{\text{DD}} = 3.0 \text{ V to } 3.6 \text{ V} $                      | -   | 50   | 65   | mA   |
| P <sub>tot</sub> | total power dissipation                 | $f_s = 65$ Msps, $f_o = 1$ MHz,<br>V <sub>DD</sub> = 3.0 V to 3.6 V                                                                       | -   | 185  | 260  | mW   |
| P <sub>pd</sub>  | power dissipation in<br>power-down mode |                                                                                                                                           | -   | 16.5 | -    | mW   |

#### Table 5. Characteristics ...continued

 $V_{DDD} = V_{DDA} = 3.3 \text{ V}$ ; AGND and DGND connected together;  $I_{O(fs)} = 20 \text{ mA}$  and  $T_{amb} = -40 \text{ °C}$  to +85 °C; typical values measured at  $T_{amb} = 25 \text{ °C}$ .

| Symbol              | Parameter                      | Conditions                                                     |     | Min   | Тур   | Max              | Unit |
|---------------------|--------------------------------|----------------------------------------------------------------|-----|-------|-------|------------------|------|
| Digital inp         | outs                           |                                                                |     |       |       |                  |      |
| V <sub>IL</sub>     | LOW-level input voltage        |                                                                |     | DGND  | -     | 0.9              | V    |
| V <sub>IH</sub>     | HIGH-level input voltage       |                                                                |     | 1.3   | -     | V <sub>DDD</sub> | V    |
| I <sub>IL</sub>     | LOW-level input current        | V <sub>IL</sub> = 0.9 V                                        |     | -     | 5     | -                | μA   |
| I <sub>IH</sub>     | HIGH-level input current       | V <sub>IH</sub> = 1.3 V                                        |     | -     | 5     | -                | μA   |
| Ci                  | input capacitance              |                                                                | [1] | -     | 5     | -                | pF   |
| Analog ou           | Itputs (IOUTAP, IOUTAN, IO     | OUTBP and IOUTBN)                                              |     |       |       |                  |      |
| I <sub>O(fs)</sub>  | full-scale output current      | differential outputs                                           |     | 2     | -     | 20               | mA   |
| Vo                  | output voltage                 | compliance range                                               | [1] | -1    | -     | +1.25            | V    |
| Ro                  | output resistance              |                                                                | [1] | -     | 150   | -                | kΩ   |
| Co                  | output capacitance             |                                                                | [1] | -     | 3     | -                | pF   |
| Reference           | e voltage input/output (REF    | FIO)                                                           |     |       |       |                  |      |
| V <sub>O(ref)</sub> | reference output voltage       |                                                                |     | 1.21  | 1.26  | 1.31             | V    |
| I <sub>O(ref)</sub> | reference output current       |                                                                | [1] | -     | 100   | -                | nA   |
| Vi                  | input voltage                  | compliance range                                               |     | 1.0   | -     | 1.26             | V    |
| R <sub>i</sub>      | input resistance               |                                                                |     | -     | 1     | -                | MΩ   |
| Input timi          | ng, see <mark>Figure 18</mark> |                                                                |     |       |       |                  |      |
| f <sub>s</sub>      | sampling frequency             |                                                                |     | -     | -     | 125              | Msps |
| t <sub>w(WRT)</sub> | WRT pulse width                | pins WRTA, WRTB                                                |     | 2     | -     | -                | ns   |
| t <sub>w(CLK)</sub> | CLK pulse width                | pins CLKA, CLKB                                                |     | 2     | -     | -                | ns   |
| t <sub>h(i)</sub>   | input hold time                |                                                                |     | 1     | -     | -                | ns   |
| t <sub>su(i)</sub>  | input set-up time              |                                                                |     | 1.8   | -     | -                | ns   |
| Output tin          | ning (IOUTAP, IOUTAN, IOU      | JTBP and IOUTBN)                                               |     |       |       |                  |      |
| t <sub>d</sub>      | delay time                     |                                                                |     | -     | 1     | -                | ns   |
| t <sub>t</sub>      | transition time                | rising or falling transition<br>(10 % to 90 % or 90 % to 10 %) | [1] | -     | 0.6   | -                | ns   |
| t <sub>s</sub>      | settling time                  | ±1 LSB                                                         | [1] | -     | 40    | -                | ns   |
| Static line         | arity                          |                                                                |     |       |       |                  |      |
| INL                 | integral non-linearity         | 25 °C                                                          |     | ±0.4  | ±0.55 | ±0.70            | LSB  |
|                     |                                | –40 °C to +85 °C                                               |     | ±0.3  | -     | ±0.75            | LSB  |
| DNL                 | differential non-linearity     | –40 °C to +85 °C                                               |     | ±0.15 | ±0.2  | ±0.3             | LSB  |
| Static acc          | uracy (relative to full-scale  | e) with GAINCTRL = 0                                           |     |       |       |                  |      |
| E <sub>offset</sub> | offset error                   |                                                                |     | -0.02 | -     | +0.02            | %    |
| E <sub>G</sub>      | gain error                     | with external reference                                        |     | -1.9  | ±1.5  | +2.5             | %    |
|                     |                                | with internal reference                                        |     | -2.9  | ±2.1  | +2.9             | %    |
| ΔG                  | gain mismatch                  | between DAC A and DAC B                                        |     | -0.5  | ±0.05 | +0.5             | %    |

#### Table 5. Characteristics ...continued

 $V_{DDD} = V_{DDA} = 3.3 \text{ V}$ ; AGND and DGND connected together;  $I_{O(fs)} = 20 \text{ mA}$  and  $T_{amb} = -40 \text{ °C}$  to +85 °C; typical values measured at  $T_{amb} = 25 \text{ °C}$ .

| Symbol          | Parameter                 | Conditions                                                                                                | Min | Тур    | Max | Unit   |
|-----------------|---------------------------|-----------------------------------------------------------------------------------------------------------|-----|--------|-----|--------|
| Dynamic         | performance               |                                                                                                           |     |        |     |        |
| SFDR            | spurious free dynamic     | B = Nyquist                                                                                               |     |        |     |        |
|                 | range                     | $f_s = 52 \text{ Msps}; f_o = 1 \text{ MHz}$                                                              |     |        |     |        |
|                 |                           | 0 dBFS                                                                                                    | -   | 81     | -   | dBc    |
|                 |                           | –6 dBFS                                                                                                   | -   | 80     | -   | dBc    |
|                 |                           | –12 dBFS                                                                                                  | -   | 74     | -   | dBc    |
|                 |                           | f <sub>s</sub> = 52 Msps; 0 dBFS                                                                          |     |        |     |        |
|                 |                           | f <sub>o</sub> = 5.24 MHz                                                                                 | -   | 79     | -   | dBc    |
|                 |                           | f <sub>s</sub> = 78 Msps; 0 dBFS                                                                          |     |        |     |        |
|                 |                           | f <sub>o</sub> = 10.4 MHz                                                                                 | -   | 78     | -   | dBc    |
|                 |                           | f <sub>o</sub> = 15.7 MHz                                                                                 | -   | 71     | -   | dBc    |
|                 |                           | f <sub>s</sub> = 100 Msps; 0 dBFS                                                                         |     |        |     |        |
|                 |                           | f <sub>o</sub> = 5.04 MHz                                                                                 | -   | 77     | -   | dBc    |
|                 |                           | f <sub>o</sub> = 20.2 MHz                                                                                 | 60  | 69     | -   | dBc    |
|                 |                           | f <sub>s</sub> = 125 Msps; 0 dBFS                                                                         |     |        |     |        |
|                 |                           | f <sub>o</sub> = 20.1 MHz                                                                                 | -   | 68     | -   | dBc    |
|                 |                           | within a window                                                                                           |     |        |     |        |
|                 |                           | f <sub>s</sub> = 52 Msps; f <sub>o</sub> = 1 MHz;<br>2 MHz span                                           | -   | 89     | -   | dBc    |
|                 |                           | $f_s$ = 52 Msps; $f_o$ = 5.24 MHz;<br>10 MHz span                                                         | -   | 87     | -   | dBc    |
|                 |                           | f <sub>s</sub> = 78 Msps; f <sub>o</sub> = 5.26 MHz;<br>2 MHz span                                        | -   | 90     | -   | dBc    |
|                 |                           | $f_s$ = 125 Msps; $f_o$ = 5.04 MHz;<br>10 MHz span                                                        | 79  | 90     | -   | dBc    |
| HD              | total harmonic distortion | $f_s = 52 \text{ Msps}; f_o = 1 \text{ MHz}$                                                              | -   | -78    | -   | dBc    |
|                 |                           | f <sub>s</sub> = 78 Msps; f <sub>o</sub> = 5.26 MHz                                                       | -   | -76    | -   | dBc    |
|                 |                           | f <sub>s</sub> = 100 Msps; f <sub>o</sub> = 5.04 MHz                                                      | -   | -74    | -   | dBc    |
|                 |                           | f <sub>s</sub> = 125 Msps; f <sub>o</sub> = 20.1 MHz                                                      | -   | -64    | -60 | dBc    |
| /ITPR           | multitone power ratio     | $f_s = 65 \text{ Msps};$<br>2 MHz < $f_o$ < 2.99 MHz; 8 tones<br>at 110 kHz spacing at 0 dB<br>full-scale | -   | 80     | -   | dBc    |
| NSD             | noise spectral density    | f <sub>s</sub> = 100 Msps; f <sub>o</sub> = 5.04 MHz                                                      | -   | -148.7 | -   | dBm/H: |
| ι <sub>cs</sub> | channel separation        | f <sub>s</sub> = 78 Msps; f <sub>o</sub> = 10.4 MHz                                                       | -   | 88.0   | -   | dBc    |
|                 |                           | f <sub>s</sub> = 125 Msps; f <sub>o</sub> = 20.1 MHz                                                      | -   | 83.5   | -   | dBc    |

[1] Guaranteed by design.

Dual 12-bit DAC, up to 125 Msps



DAC1201D125 Product data sheet



Dual 12-bit DAC, up to 125 Msps





DAC1201D125 **Product data sheet** 













Dual 12-bit DAC, up to 125 Msps



### **10.** Application information

#### **10.1 General description**

The DAC1201D125 is a dual 12-bit DAC operating up to 125 Msps. Each DAC consists of a segmented architecture, comprising a 7-bit thermometer sub-DAC and a 5-bit binary weighted sub-DAC.

Two modes are available for the digital input depending on the status of pin MODE. In Dual-port mode, each DAC uses its own data input line at the same frequency as the update rate. In Interleaved mode, both DACs use the same data input line at twice the update rate.

Each DAC generates on pins IOUTAP/IOUTAN and IOUTBP/IOUTBN two complementary current outputs. This provides a full-scale output current ( $I_{O(fs)}$ ), up to 20 mA. A single common or two independent full-scale current controls can be selected for both channels using pin GAINCTRL. An internal reference voltage is available for the reference current which is externally adjustable using pin REFIO.

The DAC1201D125 operates at 3.3 V and has separate digital and analog power supplies. Pin PWD is used to power-down the device. The digital input is 1.8 V compliant, 3.3 V compliant and 5 V tolerant.

#### 10.2 Input data

The DAC1201D125 input follows a straight binary coding where DA11 and DB11 are the Most Significant Bits (MSB) and DA0 and DB0 are the Least Significant Bits (LSB).

The setting applied to pin MODE defines whether the DAC1201D125 operates in Dual-port mode or in Interleaved mode (see <u>Table 6</u>).

#### Table 6.Mode selection

| Mode | Function         | DA11 to DA0 | DB11 to DB0 | Pin 17 | Pin 18 | Pin 19  | Pin 20 |
|------|------------------|-------------|-------------|--------|--------|---------|--------|
| LOW  | Interleaved mode | active      | off         | IQWRT  | IQCLK  | IQRESET | IQSEL  |
| HIGH | Dual-port mode   | active      | active      | WRTA   | CLKA   | CLKB    | WRTB   |

#### 10.2.1 Dual-port mode

The data and clock circuit for Dual-port mode operation is shown in Figure 14.



Each DAC has its own independent data and clock inputs. The data enters the input latch on the rising edge of the WRTA/WRTB signal and is transferred to the DAC latch. The output is updated on the rising edge of the CLKA/CLKB signal.



DAC1201D125 Product data sheet

#### 10.2.2 Interleaved mode

The data and clock circuit for Interleaved mode operation is illustrated in Figure 16.



In Interleaved mode, both DACs use the same data and clock inputs at twice the update rate. Data enters the latch on the rising edge of IQWRT. The data is sent to either latch A or latch B, depending on the value of IQSEL. The IQSEL transition must occur when IQWRT and IQCLK are LOW.

The IQCLK is divided by 2 internally and the data is transferred to the DAC latch. It is updated on its rising edge. When IQRESET is HIGH, IQCLK is disabled, see Figure 17.



16 of 28

#### 10.3 Timing

The DAC1201D125 can operate at an update rate up to 125 Msps. This generates an input data rate of 125 MHz in Dual-port mode and 250 MHz in Interleaved mode. The timing of the DAC1201D125 is shown in Figure 18.



The typical performances are measured at 50 % duty cycle but any timing within the limits of the characteristics will not alter the performance.

- A configuration resulting in the same timing for the signals WRTA/WRTB and CLKA/CLKB, can be achieved either by synchronizing them or by connecting them together.
- The rising edge of the CLKA/CLKB signal can also be placed in a range from half a
  period in front of the rising edge of the WRTA/WRTB signal to half a period minus 1 ns
  after the rising edge of the WRTA/WRTB signal.

A typical set-up time of 0 ns and a hold time of 0.6 ns enables the DAC1201D125 to be easily integrated into any application.

### **10.4 DAC transfer function**

The full-scale output current for each DAC is the sum of the two complementary current outputs:

$$I_{O(fs)} = I_{IOUTP} + I_{IOUTN}$$

(1)

$$I_{IOUTP} = I_{O(fs)} \times \left(\frac{DATA}{4096}\right) \qquad \qquad I_{IOUTN} = I_{O(fs)} \times \left(\frac{(4095 - DATA)}{4096}\right)$$

All information provided in this document is subject to legal disclaimers.

DAC1201D125

Dual 12-bit DAC, up to 125 Msps

| Table 7 shows the output current as a function of the input data, whe | n I <sub>O(fs)</sub> = 20 mA. |
|-----------------------------------------------------------------------|-------------------------------|
|-----------------------------------------------------------------------|-------------------------------|

| Table 7. | DAC transfer function |               |               |
|----------|-----------------------|---------------|---------------|
| Data     | DA11/DB11 to DA0/DB0  | IOUTAP/IOUTBP | IOUTAN/IOUTBN |
| 0        | 0000 0000 0000        | 0 mA          | 20 mA         |
|          |                       |               |               |
| 2047     | 1000 0000 0000        | 10 mA         | 10 mA         |
|          |                       |               |               |
| 4095     | 1111 1111 1111        | 20 mA         | 0 mA          |

#### 10.5 Full-scale current adjustment

The DAC1201D125 integrates one 1.25 V reference and two current sources to adjust the full-scale current in both DACs.

The internal reference configuration is shown in Figure 19.



The bias current is generated by the output of the internal regulator connected to the inverting input of the internal operational amplifiers. The external resistors  $R_A$  and  $R_B$  are connected to pins AVIRES and BVIRES, respectively. This configuration is optimal for temperature drift compensation because the band gap can be matched with the voltage on the feedback resistors.

The relationship between full-scale output current  $(I_{O(fs)})$  at the output of channel A or channel B and the resistor is:

$$I_{O(fs)} = \frac{24V_{REFIO}}{R_A}$$
(2)

The output current of the two DACs is typically fixed at 20 mA when both resistors R<sub>A</sub> and R<sub>B</sub> are set to 1.5 k $\Omega$ . The operational range of DAC1201D125 is from 2 mA to 20 mA.

It is recommended to decouple pin REFIO using a 100 nF capacitor.

An external reference can also be used for applications requiring higher accuracy or precise current adjustment. Due to the high input impedance of pin REFIO, applying an external source disables the band gap.

#### 10.6 Gain control

Table 8 shows how to select the different gain control modes.

| Table 8. Gain control |                          |                             |                             |  |  |  |  |
|-----------------------|--------------------------|-----------------------------|-----------------------------|--|--|--|--|
| GAINCTRL              | Mode                     | DAC A<br>full-scale control | DAC B<br>full-scale control |  |  |  |  |
| LOW                   | independent gain control | AVIRES                      | BVIRES                      |  |  |  |  |
| HIGH                  | common gain control      | AVIRES                      | AVIRES                      |  |  |  |  |

In Independent gain mode, both full-scale currents can be adjusted independently using resistors  $R_A$  on pin AVIRES and  $R_B$  on pin BVIRES.

In Common gain mode, the full-scale current is adjusted with resistor  $R_A$  on pin AVIRES and divided by two in both DACs.

#### **10.7** Analog outputs

See <u>Figure 20</u> for the analog output circuit of one DAC. This circuit consists of a parallel combination of PMOS current sources and associated switches for each segment.



Cascode source configuration enables the output impedance of the source to be increased, thus improving the dynamic performance by reducing distortion.

The DAC1201D125 can be used with either:

- a differential output, coupled to a transformer (or operational amplifier) to reduce even-order harmonics and noise
- a single-ended output for applications requiring unipolar voltage

A typical configuration is to use a 1 V p-p level on each output IOUTAP/IOUTBP and IOUTAN/IOUTBN. Several combinations can be used but they must respect the voltage compliance range.

DAC1201D125

#### 10.7.1 Differential output using transformer

The use of a differential-coupled transformer output (see <u>Figure 21</u>) provides optimum distortion performance, and it helps to match the impedance and provides electrical isolation.



The center tap is grounded to allow the DC current flow to/from both outputs. If the center tap is open, the differential resistor must be replaced by two resistors connected to ground.

#### 10.7.2 Single-ended output

Using a single load resistor on one current output will provide a unipolar output range, typically from 0 V to 0.5 V with a 20 mA full-scale current at a 50  $\Omega$  load.



The resistor on the other current output is 25  $\Omega$ .

#### 10.8 Power-down function

The DAC1201D125 has a power-down function to reduce the power consumption when it is not active.

| Table 9. | Power-down |                 |                         |
|----------|------------|-----------------|-------------------------|
| PWD      |            | Device function | Power dissipation (typ) |
| LOW      |            | active          | 185 mW                  |
| HIGH     |            | not active      | 16.5 mW                 |

DAC1201D125 Product data sheet

Dual 12-bit DAC, up to 125 Msps

### 10.9 Alternative devices

The following alternative devices are also available.

## Table 10. Alternative devices Pin compatible Pin compatible

| i in compatible |                 |                    |
|-----------------|-----------------|--------------------|
| Type number     | Description     | Sampling frequency |
| DAC1001D125     | dual 10-bit DAC | up to 125 Msps     |
| DAC1401D125     | dual 14-bit DAC | up to 125 Msps     |

Dual 12-bit DAC, up to 125 Msps



### 10.10 Application diagram

DAC1201D125 Product data sheet

Dual 12-bit DAC, up to 125 Msps

## 11. Package outline



#### Fig 24. Package outline SOT313-2 (LQFP48)

All information provided in this document is subject to legal disclaimers.

DAC1201D125

Dual 12-bit DAC, up to 125 Msps

## 12. Abbreviations

| Table 11. | Abbreviations                              |
|-----------|--------------------------------------------|
| Acronym   | Description                                |
| DNL       | Differential Non-Linearity                 |
| dBFS      | deciBel Full-Scale                         |
| IF        | Intermediate Frequency                     |
| INL       | Integral Non-Linearity                     |
| LSB       | Least Significant Bit                      |
| MSB       | Most Significant Bit                       |
| PMOS      | Positive-channel Metal-Oxide Semiconductor |
| SFDR      | Spurious-Free Dynamic Range                |

Dual 12-bit DAC, up to 125 Msps

## **13. Revision history**

| Table 12. Revision h | istory                           |                                    |               |                 |
|----------------------|----------------------------------|------------------------------------|---------------|-----------------|
| Document ID          | Release date                     | Data sheet status                  | Change notice | Supersedes      |
| DAC1201D125 v.2      | 20120127                         | Product data sheet                 | -             | DAC1201D125 v.1 |
| Modifications:       | • Table 4 "The                   | ermal characteristics" has l       | been updated. |                 |
|                      | <ul> <li>Section 10.0</li> </ul> | <u>6 "Gain control"</u> has been ເ | updated.      |                 |
| DAC1201D125 v.1      | 20081127                         | Product data sheet                 | -             | -               |

Dual 12-bit DAC, up to 125 Msps

### 14. Legal information

#### 14.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 14.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 14.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product sole and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP B.V. 2012. All rights reserved.

DAC1201D125

#### Dual 12-bit DAC, up to 125 Msps

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the

### **15. Contact information**

product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

Dual 12-bit DAC, up to 125 Msps

### 16. Contents

| 1            | General description                   | . 1      |
|--------------|---------------------------------------|----------|
| 2            | Features and benefits                 | . 1      |
| 3            | Applications                          | . 1      |
| 4            | Ordering information                  | . 2      |
| 5            | Block diagram                         | . 2      |
| 6            | Pinning information                   |          |
| 6.1          | Pinning                               | . 3      |
| 6.2          | Pin description                       | . 3      |
| 7            | Limiting values                       | . 5      |
| 8            | Thermal characteristics               | . 5      |
| 9            | Characteristics                       | . 5      |
| 10           | Application information               | 14       |
| 10.1         | General description                   | 14       |
| 10.2         | Input data                            | 14       |
| 10.2.1       | Dual-port mode                        | 15       |
| 10.2.2       | Interleaved mode                      | 16       |
| 10.3         | Timing                                | 17       |
| 10.4         | DAC transfer function                 | 17       |
| 10.5         | Full-scale current adjustment         | 18       |
| 10.6         | Gain control                          | 19       |
| 10.7         | Analog outputs                        | 19       |
| 10.7.1       | Differential output using transformer | 20       |
| 10.7.2       | Single-ended output                   | 20       |
| 10.8<br>10.9 | Power-down function                   | 20<br>21 |
| 10.9         | Alternative devices                   | 21<br>22 |
| 10.10<br>11  | Package outline                       |          |
| 12           | Abbreviations                         |          |
| 13           | Revision history                      |          |
|              | -                                     |          |
| 14           | Legal information                     | 26       |
| 14.1<br>14.2 | Data sheet status                     | 26       |
| 14.2<br>14.3 | Definitions                           |          |
| 14.3         | Disclaimers                           | 26<br>27 |
|              |                                       |          |
| 15           | Contact information                   |          |
| 16           | Contents                              | 28       |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2012.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 27 January 2012 Document identifier: DAC1201D125