# DM74S289 64-Bit (16 x 4) Open-Collector RAM TRI-STATE® RAM ### **General Description** These 64-bit active-element memories are monolithic Schottky-clamped transistor-transistor logic (TTL) arrays organized as 16 words of 4 bits each. They are fully decoded and feature a chip-enable input to simplify decoding required to achieve the desired system organization. The memories feature PNP input transistors that reduce the low level input current requirement to a maximum of $-25\ mA$ , only one-eighth that of a DM74S standard load factor. The chip-enable circuitry is implemented with minimal delay times to compensate for added system decoding. Write Cycle: The complement of the information at the data input is written into the selected location when both the chip-enable input and the read/write input are low. While the read/write input is low, the outputs are in the high-impedance state. When a number of the DM74S289 **Dual-In-Line Package** outputs are bus connected, this high-impedance state will neither load nor drive the bus line, but it will allow the bus line to be driven by another active output or a passive pullup if desired. Read Cycle: The stored information (complement of information applied at the data inputs during the write cycle) is available at the outputs when the read/write input is high and the chip-enable is low. When the chip-enable is high, the outputs will be in the high-impedance state. ### **Features** - Commercial address access time 25 ns - Features open-collector output - Compatible with most TTL circuits - Chip-enable input simplifies system decoding ### **Connection Diagram** READ/ WRITE INPUT A ENABLE # SELECT INPUTS DATA INPUT OUTPUT INPUT OUTPUT Vcc B C D 4 Y4 3 Y3 15 15 14 13 12 11 10 9 Top View DATA INPUT OUTPUT GND TL/D/9693-1 OUTPUT Order Number DM74S289J or DM74S289N See NS Package Number J16A or N16E DATA INPUT ### **Truth Table** | | Inputs | | | |-------------------------------------|-----------------|----------------|----------------| | Function | Chip-<br>Enable | Read/<br>Write | Output | | Write (Store<br>Complement of Data) | L | L | High-Impedance | | Read | L | н | Stored Data | | Inhibit | Н | Х | High-Impedance | H = High Level, L = Low Level, X = Don't Care ### Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage, V<sub>CC</sub> Input Voltage 7.0V 5.5V **Operating Conditions** Supply Voltage (V<sub>CC</sub>) DM74S289 DM74S289 Temperature (T<sub>A</sub>) Max 5.25 +70 4.75 0 Units °C Output Voltage Storage Temperature Range 5.5V -65°C to +150°C Lead Temperature (Soldering 10 Sec.) +300°C # **DM74S289 Electrical Characteristics** Over recommended operating free-air temperature range unless otherwise noted (Notes 2 and 3) | Symbol | Parameter | Conditions | | Min | Тур | Max | Units | |--------------------|---------------------------------------------|-------------------------------------------------------------|----------------------------|-----|-----|-------|--------------| | V <sub>IH</sub> | High Level Input Voltage | | | 2 | | | ٧ | | V <sub>IL</sub> | Low Level Input Voltage | | | | | 0.8 | V | | V <sub>OH</sub> | High Level Output Voltage | V <sub>CC</sub> = Min | $I_{OH} = -6.5 \text{mA}$ | 2.4 | 3.2 | | ٧ | | I <sub>CEX</sub> I | High Level Output Current | V <sub>CC</sub> = Min | V <sub>OH</sub> = 2.4V | | | 40 | μА | | | | | V <sub>OH</sub> = 5.5V | | | 100 | $\mu \wedge$ | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 16 mA | <del></del> | | | 0.45 | ٧ | | liH | High Level Input Current | $V_{CC} = Max, V_1 = 2.7V$ | | | | 25 | μΑ | | lı | High Level Input Current at Maximum Voltage | $V_{CC} = Max, V_I = 5.5V$ | | | | 1.0 | mA | | I <sub>I</sub> ը | Low Level Input Current | $V_{CC} = Max, V_I = 0.45V$ | ***** | | | - 250 | μΑ | | Icc | Supply Current (Note 4) | V <sub>CC</sub> = Max | | | 75 | 110 | mA | | V <sub>IC</sub> | Input Clamp Voltage | $V_{CC} = Min, I_I = -18 \text{ mA}$ | | | | -1.2 | ٧ | | C <sub>IN</sub> | Input Capacitance | $V_{CC} = 5V, V_{IN} = 2V, T_A =$ | 25°C, 1 MHz | | 4.0 | | pF | | CO | Output Capacitance | $V_{CC} = 5V$ , $V_O = 2V$ , $T_A = 25$ °C, 1 MHz, Output ' | 'Off" | | 6.0 | . * | pF | ## **DM74S289 Switching Characteristics** Over recommended operating ranges of TA and VCC unless otherwise noted | Symbol | Parameter | | Conditions | DM74S289 | | | | |------------------|----------------------------------------|-------------------------------------|-------------------------------------------------------------------------|----------|-----------------|-----|-------| | | | | | Min | Typ<br>(Note 2) | Max | Units | | taa | Access Time from Address | | $C_L = 30 \text{ pF},$<br>$R_{L1} = 300\Omega,$<br>$R_{L2} = 600\Omega$ | | 25 | 35 | ns | | <sup>t</sup> CHL | Enable Time from<br>Chip-Enable | | | | 12 | 17 | ns | | t <sub>WHL</sub> | Enable Time from<br>Read/Write | Sense Recovery Time from Read/Write | (Figure 4) | | 12 | 25 | ns | | <sup>t</sup> CLH | Disable Time from Chip-Enable | | | | 12 | 20 | ns | | twlH | Disable Time from Read/Write | | | | 13 | 25 | ns | | t <sub>WP</sub> | Width of Enable Pulse (Read/Write Low) | | | 25 | | | ns | | t <sub>ASW</sub> | Setup Time (Figure 2) | Address to Read/Write | | 0 | | | ns | | t <sub>DSW</sub> | | Data to Read/Write | | 25 | | | ns | | tcsw | | Chip-Enable to Read/Write | | 0 | • | | ns | | t <sub>AHW</sub> | Hold Time (Figure 2) | Address from Read/Write | | 0 | | | ns | | t <sub>DHW</sub> | | Data from Read/Write | | 0 | | | ns | | tchw | | Chip-Enable from Read/Write | | 0 | | | ns | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed Except for "Operating Temperature Range they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics provides conditions for actual device operation. Note 2: Unless otherwise specified min/max limits apply across the $-55^{\circ}$ C to $+125^{\circ}$ C temperature range for the DM54S189 and across the $0^{\circ}$ C to $-70^{\circ}$ C range for the DM74S189/289. All typicals are given for $V_{CC}=5.0V$ and $T_{A}=25^{\circ}$ C. Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis. Note 4: $I_{CC}$ is measured with all inputs grounded, and the outputs open. ## **DM74S289 Switching Time Waveforms** # CHIP ENABLE INPUT (NOTE 3) WAVEFORM 1 (NOTE 1) Vol. TL/D/9693-2 # Access Time from Address Inputs ADDRESS INPUTS (NOTE 2) DV 1.5V OUTPUT Voh 1.5V 1.5V 1.5V TL/D/9693-3 Note 1: Waveform 1 is for the output with internal conditions such that the output is low except when disabled. Note 2: When measuring delay times from address inputs, the chip-enable is low and the read/write input is high. Note 3: When measuring delay times from chip-enable input, the address inputs are steady-state and the read/write input is high. Note 4: Input waveforms are supplied by pulse generators having the following characteristics $t_r \le 2.5$ ns, $t_f \le 2.5$ ns. PRR $\le 1$ MHz and $Z_{OUT} = 50\Omega$ . # **Block Diagram** FIGURE 3 ## **AC Test Circuit** TL/D/9693-5