# 64K High Speed EEPROM #### **ADVANCED DATA SHEET** September 1992 #### Features - Military, Extended and Commercial Temperature Range - -55°C to +125°C Operation (Military) - -40°C to +85°C Operation (Extended) - 0°C to +70°C Operation (Commercial) - High Speed - 70 nsec Maximum Access Time - Low Power CMOS Technology - 80 mA Active Current - 300 µA Standby Current - Fast Write Cycle Times - 32 Byte Page Write Operation - 1 ms Typical Byte/Page Write Time - 30 µsec Average Byte Write Time - 1 ms Byte/Page Write Time Option Available - On-Chip Timer - · Automatic Erase before Write - End of Write Detection - DATA Polling - Toggle Bit - Software Accessible Control Register - · Enable/Disable Software Protection Mode - 5 V Chip Erase ### **Block Diagram** - Data Protection - · Hardware: Power Up/Down Protection Circuitry - · JEDEC Approved Software Write Protection - High Endurance - 10,000 Cycles/Byte - 10 Year Data Retention - 5V +/- 10% Power Supply - CMOS & TTL Compatible I/O #### Pin Configuration NOTE: The PLCC has the same pin configuration as the LCC except pin 1 and pin 17 are don't connects #### Pin Names | A <sub>0</sub> -A <sub>4</sub> | ADDRESSES - COLUMN | |---------------------------------|-----------------------------------------| | A <sub>5</sub> -A <sub>12</sub> | ADDRESSES - ROW | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0-7</sub> | DATA INPUT (WRITE)DATA<br>OUTPUT (READ) | PRELIMINARY DATA SHEET ### Description The SEEQ 28HC64 is a high performance 5V only, 8Kx8 Electrically Erasable Programmable Read Only Memory (EEPROM). It is manufactured using SEEQ's advanced 1.0 micron CMOS process and is available in most popular thru hole and surface mount package options as listed under "Ordering Information". The 28HC64 is ideal for high speed applications which require low power consumption, non-volatility, and in-system reprogrammability. The endurance, the number of times which a byte may be written, is specified at 10,000 cycles per byte minimum. The 70 ns maximum access time meets or exceeds the requirements of most of today's high performance microprocessors. To allow the system designer maximum flexibility, the following features have been added to the device. The 28HC64 has an internal timer which automatically times out the write time. The on-chip timer, along with the high speed input latches, frees the microprocessor for other tasks during the write time. The 28HC64's write cycle time is 5 msec typical. An automatic erase is performed before each write. The DATA Polling/Toggle Bit feature can be used to determine the end of a write cycle. A built-in control register allows a software controlled chip erase feature. This permits the user to effectively shorten the write time by half. Once the write cycle has been completed, data can be read in a maximum of 70 nsec. All inputs are CMOS/TTL for both write and read modes. Data retention is specified to be greater than 10 years. ### **Device Operation** #### Operational Modes There are five operational modes (see Table 1) and, except for the hardware chip erase mode, only CMOS/TTL inputs are required. A write cycle can only be initiated under the conditions shown. Any other conditions for $\overline{CE}$ , $\overline{OE}$ , and $\overline{WE}$ will inhibit writing and the I/O lines will either Table 1 Mode Selection | Mode | CE | ŌĒ | WE | 1/0 | |------------------|----------------------|-------------------|----------------------|-----------------------------------------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>out</sub> | | Standby | V <sub>IH</sub> | Х | Х | High Z | | Write | ٧ | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub> | | Write<br>Inhibit | X<br>V <sub>IH</sub> | X | V <sub>IH</sub> | High Z/D <sub>out</sub><br>High Z | | | X<br>V <sub>IL</sub> | . V <sub>IL</sub> | X<br>V <sub>IL</sub> | High Z/D <sub>out</sub><br>No Operation<br>(High Z) | | Chip Erase | V <sub>IL</sub> | V <sub>H</sub> | V <sub>IL</sub> | Х | X: Any CMOS/TTL level V<sub>u</sub>: 12V ± 10% be in a high impedance state or have data, depending on the state of the aforementioned three input lines. #### Reads A read is accomplished by presenting the addresses of the desired byte to the address inputs. Once the address is stable, $\overline{CE}$ is brought to a CMOS/TTL low in order to enable the chip. The $\overline{WE}$ pin must be at a CMOS/TTL high during the entire read cycle. The ouput drivers are made active by bringing output enable, $\overline{OE}$ , to a CMOS/TTL low. During read, the addresses, $\overline{CE}$ , $\overline{OE}$ , and I/O latches are transparent. #### Writes To write into a particular location, addresses must be valid and a CMOS/TTL low is applied to the write enable, $\overline{WE}$ , pin of a selected ( $\overline{CE}$ low) device. This combined with the output enable, $\overline{OE}$ , being high, initiates a write cycle. During a byte write cycle, all inputs except data are latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever one occurred last. Write enable needs to be at a CMOS/TTL low only for the specified $t_{WP}$ time. Data is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ , whichever one occurred first. An automatic erase is performed before data is written. The 28HC64 can write both bytes or blocks of up to 32 bytes. The write mode is discussed below. #### Write Cycle Control Pins For system design simplification, the 28HC64 is designed such that either the $\overline{CE}$ or $\overline{WE}$ pin can be used to initiate a write cycle. The device uses the latest high-to-low transition of either $\overline{CE}$ or $\overline{WE}$ signal to latch addresses and the earliest low-to-high transition to latch the data. Address and $\overline{OE}$ set up and hold are with respect to the later of $\overline{CE}$ or $\overline{WE}$ ; data set up and hold is with respect to the earlier of $\overline{WE}$ or $\overline{CE}$ . To simplify the following discussion, the WE pin is used as the control pin throughout the rest of this document. #### Write Mode One to 32 bytes of data can be loaded randomly into the 28HC64. Addresses A5-A12 select the page address and must remain the same throughout the page load cycle. These addresses are latched on the falling edge of the WE signal (assuming WE controlled write cycle). The column addresses, A0-A4, which are used to write into different locations of the page, are latched every time a new write is initiated. These addresses along with $\overline{OE}$ state (high) are latched on the falling edge of $\overline{WE}$ signal. For proper write initiation and latching, the $\overline{WE}$ pin has to PRELIMINARY DATA SHEET stay low for a minimum of two ns. Data is latched on the rising edge of WE, allowing easy microprocessor inter- Upon a low to high WE transition, the 28HC64 latches data and starts the internal page load timer. The timer is reset on the falling edge of WE signal if another write is initiated before the timer has timed out. The timer stays reset while the WE pin is kept low. If no additional write cycles have been initiated in (t<sub>BLC</sub>) after the last WE low to high transition, the part terminates the page load cycle and starts the internal write. During this time, which takes a maximum of $t_{wc}$ the device ignores any additional load attempts. The part can now be read to determine the end of write cycle (DATA Polling/Toggle Bit). A 160 µs average byte write time can be achieved if the page is fully utilized. #### Extended Page Load In order to take advantage of the page mode's faster average byte write time, data must be loaded within the page load cycle time ( $t_{BLC max}$ ). Since some applications may not be able to sustain transfers at this minimum rate, the 28HC64 permits an extended page load cycle. To do this, the write cycle must be "stretched" by maintaining WE low, assuming a write enable controlled cycle and leaving all other control inputs (CE, OE) in the proper page load cycle state. Since the page load timer is reset on the falling edge of WE, keeping this signal low will prevent the page load cycle timer from beginning. In a CE controlled write. the same is true, with CE holding the timer reset instead of WE. ### DATA Pollina I/O7 DATA Polling The 28HC64 has a maximum write cycle time of twc-However, a write will typically be completed in less than the specified maximum cycle time. DATA polling is a method of minimizing write times by determining the actual end point of a write cycle. If a read is performed to any address while the 28HC64 is still writing, the device will present the ones-complement of data bit I/O7. When the 28HC64 has completed its write cycle, a read from the last address written will result in valid data. Thus, software can simply read from the part until the last data byte written is read correctly. A DATA polling read should not be initiated until a minimum of t<sub>ip</sub> nanoseconds after the last byte is written. DATA polling attempted during the middle of a page load cycle will present a ones-complement of the most recent data bit I/O7 loaded into the page. Timing for a DATA polling read is the same as a normal read once the $t_{\scriptscriptstyle LP}$ specification has been met. #### I/O6 Toggle Bit Polling In addition to the polling method described above, the 28HC64 provides I/O6 Toggle Bit to determine the end of the internal write cycle. While the internal write cycle is in progress, I/O6 toggles from 1 to 0 and 0 to 1 on sequential polling reads. When the internal write cycle is complete the togaling stops and the 28HC64 is ready for additional read or write operations. This feature is particularly useful when writing to multiple devices simultaneously. ### Hardware Chip Erase [1] Certain applications may require all bytes to be erased simultaneously. This can be achieved by clearing one byte at a time, however, this would require a clock cycle for each byte or page clear. The high voltage chip erase function completes this task with a single clock cycle, thus reducing the total erase time considerably. Please refer to the Hardware Chip Erase waveforms for timing specifics. #### Write Data Protection #### Hardware Feature There is internal circuitry to minimize a false write during Vcc power up or down. This circuitry prevents writing under any one of the following conditions: 1) $V_{cc}$ is less than $V_{wr}$ 2) A high to low Write Enable (WE) transition has not occurred when the $V_{cc}$ supply is between $V_{\mathbf{w}}$ and $V_{cc}$ with $\overline{CE}$ low and $\overline{OE}$ high. Writing will also be inhibited when WE, CE, or OE are in logical states other than that specified for a byte write in the Mode Selection Table. #### Software Write Protect (SWP) The 28HC64 has the ability to enable and disable write operations under software control by accessing an internal control register. Software control of write operations can reduce the probability of inadvertant writes resulting from power up, power down, or momentary power disturbances. The 28HC64 is shipped with the software write protect mode deactivated (default power-up mode) to provide compatibility with parts not having this mode. The software write protection mode is set by performing a page write operation (using page mode write timing) using specific addresses and data. #### Set Software Write Protect A three step write sequence shown below in TABLE 2 is used to set the protect mode. Page mode write timing is to be used. A violation of this sequence or the time-out of 1. Hardware chip clear is an optional feature guaranteed with SMD product only. PRELIMINARY DATA SHEET the page timer (t<sub>BLC</sub>) will abort the set protection mode (see note). Reads attempted during the access sequence will be assumed to be a DATA polling read and result in the device presenting a ones complement of the last data bit I/O7 written. #### **Protected Write Operation** Once the software protect mode is set, the software algorithm shown in TABLE 3 must be used for every byte write or page write cycle. The write operation uses the same three sequential steps shown in TABLE 2 to unlock the write protection for each byte/page write. The first three bytes unlock write protection while the fourth and successive bytes if any are written into the device. Only single byte or page loads can be performed. After completion of internal write cycle, the device returns to the protected mode. The access sequence shown in TABLE 3 must be repeated to write an additional byte or page. #### Disable Software Write Protection The software protection can be disabled by following the six step sequence shown in TABLE 4. The device will be reconfigured to hardware protect mode only after this sequence. Page mode write timing is to be used. A violation of this sequence or the time-out of the page timer $(t_{\rm BLC})$ will abort the reset protection mode. Reads attempted during the access sequence will be assumed to be $\overline{\rm DATA}$ polling read. #### SOFTWARE CONTROLLED SPECIAL FUNCTIONS The 5 V chip erase function is accessed using the six step sequence shown in TABLE 5. The six step access sequence need not be followed by a non-volatile write cycle. The feature is available for use both in the protected and unprotected (standard) modes. Page mode write timing is to be used. A violation of this sequence or the time-out of the page timer (t<sub>BLC</sub>) will abort the access sequence and undesired writes could occur if the part is not software protected. Reads attempted during the access sequence will be assumed to be DATA polling read. #### Software Chip Erase[1] 5 V only software chip erase is performed by executing the six step access sequence shown in TABLE 5. Control data word 10 hex should be written to the secondary control register. DATA polling can be done during chip erase to determine the completion of chip erase. The six step write need not be followed by a byte or page data load. At the end of the six step access sequence, the device begins and completes chip erase internally. Chip erase command can only be issued with the autoerase before write function enabled. TABLE 2 Set Software Write Protect Operation Sequence | Step | Mode | Address A12-A0 | Data I/O 7-0 | Comment | |------|----------------|----------------|--------------|-----------------------------------------------| | 1 | Write 1555 Hex | | AA Hex | Dummy write. | | 2 | Write | 0AAA Hex | 55 Hex | Dummy write. | | 3 | Write | 1555 Hex | A0 Hex | Dummy write.<br>SWP state activated. | | 4-35 | Write | Address | Data | Write data to address.<br>Byte or Page write. | NOTE: SWP protected state will be activated at the end of write even if a byte or page data load is NOT attempted after the three step access sequence. In such a case, after the three step access sequence AND t <sub>BLC</sub> timeout, SWP bit is set by performing a non-volatile write cycle. The SWP non-volatile bit is set for protected mode operation during the first access sequence to the part. Once the SWP non-volatile bit is set, subsequent writes require the 3 step sequence to enable byte or page writes. Undesired writes could occur as a result of first access sequence violation while attempting to set SWP. NOTE: 1. Software chip clear is an optional feature. PRELIMINARY DATA SHEET ### TABLE 3 Protected Mode Write Operation Sequence | Step | Mode | Address A14-A0 | Data I/O 7-0 | Comment | |------|-------|----------------|--------------|-----------------------------------------------| | 1 | Write | 1555 Hex | AA Hex | Dummy write. | | 2 | Write | 0AAA Hex | 55 Hex | Dummy write. | | 3 | Write | 1555 Hex | A0 Hex | Dummy write.<br>Enable byte/page writes. | | 4-35 | Write | Address | Data | Write data to address.<br>Byte or page write. | ## TABLE 4 Disable Protected Mode Operation Sequence | Step | Mode | Address A14-A0 | Data I/O 7-0 | Comment | |------|-------|----------------|--------------|-----------------------------------------------| | 1 | Write | 1555 Hex | AA Hex | Dummy write. | | 2 | Write | 0AAA Hex | 55 Hex | Dummy write. | | 3 | Write | 1555 Hex | 80 Hex | Dummy write. | | 4 | Write | 1555 Hex | AA Hex | Dummy write. | | 5 | Write | 0AAA Hex | 55 Hex | Dummy write. | | 6 | Write | 1555 Hex | 20 Hex | SWP state deactivated. | | 7-38 | Write | Address | Data | Write data to address.<br>Byte or Page Write. | NOTE: The SWP protected mode will be reset at the end of the write even if the six step access sequence is not followed by a byte or page data load. An internal non-volatile write cycle is performed to reset SWP bit after the six step access sequence AND t<sub>sc</sub> timeout. ### TABLE 5 Chip Erase Operation Sequence | Step | Mode | Address A14-A0 | Data I/O 7-0 | Comment | | |------|-------|----------------|----------------------------|--------------|--| | 1 | Write | 1555 Hex | AA Hex | Dummy write. | | | 2 | Write | 0AAA Hex | 55 Hex | Dummy write. | | | 3 | Write | 1555 Hex | 80 Hex Dummy write registe | | | | 4 | Write | 1555 Hex | AA Hex | Dummy write. | | | 5 | Write | 0AAA Hex | 55 Hex Dummy write. | | | | 6 | Write | 1555 Hex | 10 Hex | Chip Erase | | | | | 1 | | | | ### PRELIMINARY DATA SHEET ### Absolute Maximum Stress Range\* | Temperature | • | |---------------------------------------|----------------| | Storage | 65°C to +150°C | | Under Bias | | | Military/Extended Temperature. | 65°C to +135°C | | Commercial Temperature | 10°C to +80°C | | D.C. Voltage applied to all Inputs or | Outouts | | with respect to ground | | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating Conditions** | | | 28HC64 - 70 | 28HC64 - 90 | 28HC64 - 120 | 28HC64 - 150 | | |-----------------|-------------------------|--------------------------|----------------|-----------------|-----------------|--| | Temperature | Commercial | 0°C to + 70°C | 0°C to + 70°C | 0°C to + 70°C | 0°C to + 70°C | | | Range | Extended -40°C to +85°C | | -40°C to +85°C | -40°C to +85°C | -40°C to +85°C | | | | Military | Military -55°C to +125°C | | -55°C to +125°C | -55°C to +125°C | | | Vcc Supply Volt | age | 5V ± 10% | 5V ± 10% | 5V ± 10% | 5V ± 10% | | #### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | >10 | Years | MIL-STD 883 Test<br>Method 1008 | # ${\it DC\ Characteristics}$ (Over operating temperature and $V_{cc}$ range, unless otherwise specified) | | | Li | mits | =-/- | | |-------------------|--------------------------------------------------|------|-----------------------|-------|-------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | I <sub>cc</sub> | Active V <sub>cc</sub> Current | | 80 | mA | CE = OE = V <sub>IL</sub> : All I/O open;<br>Other Inputs = V <sub>CC</sub> Max.<br>Min. read or write cycle time | | I <sub>SB1</sub> | Standby V <sub>cc</sub> Current (TTL inputs) | | 3 | mA | CE = V <sub>IH</sub> , OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = V <sub>IL</sub> to V <sub>IH</sub> | | SB2 | Standby V <sub>cc</sub> Current<br>(CMOS Inputs) | | 250 | μА | CE = V <sub>cc</sub> -0.3<br>Other Inputs = V <sub>IL</sub> to V <sub>IH</sub><br>All I/O Open | | [2]<br> L | Input Leakage Current | | 1 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> Max. | | <sub>OL</sub> [3] | Output Leakage Current | | 10 | μА | V <sub>OUT</sub> = V <sub>CC</sub> Max. | | V <sub>IL</sub> | Input Low Voltage | -1.0 | 0.8 | ٧ | 30, 3 | | V <sub>IH</sub> | Input High Voltage | 2.0 | V <sub>cc</sub> + 1.5 | V | | | V <sub>oL</sub> | Output Low Voltage | | 0.4 | V | I <sub>OI</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | V | l <sub>OH</sub> = -400 μA | | V <sub>wi</sub> | Write Inhibit Voltage | 3.8 | | ٧ | | 1. This parameter is measured only for the initial qualification and after process or design changes which may affect it. Inputs only. Does not include I/O. For I/O only. PRELIMINARY DATA SHEET ### Capacitance [1] TA = 25°C, f = 1 MHz | Symbol | Parameter | Max . | Conditions | |------------------|------------------------|-------|-----------------------| | C <sub>IN</sub> | Input Capacitance | 6 pF | V <sub>IN</sub> ≠ OV | | C <sub>out</sub> | Data (I/O) Capacitance | 12 pF | V <sub>I/O</sub> = OV | ### A.C. Test Conditions [2] Output Load: 1 TTL gate and C<sub>L</sub> = 100 pF Input Rise and Fall Times: < 10 ns Input Pulse Levels: 0.0 V to 3.0 V Timing Measurement Reference Level: 1.5 V ### AC Characteristics **Read Operation** (Over operating temperature and V<sub>cc</sub> range, unless otherwise specified) | | | | | | Lin | nits | | | | | | |-----------------|----------------------------------------------------------------------------------------------|-----------|------|-----------|------|------------|------|------------|------|-------|----------------------| | Symbol | \<br>- | 28HC64-70 | | 28HC64-90 | | 28HC64-120 | | 28HC64-150 | | ] | Test | | | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | Conditions | | t <sub>RC</sub> | Read Cycle Time | 70 | | 90 | | 120 | | 150 | | ns | CE = OE =V | | t <sub>ce</sub> | Chip Enable Access Time | | 70 | | 90 | | 120 | | 150 | ns | OE = V <sub>IL</sub> | | t <sub>AA</sub> | Address Access Time | | 70 | | 90 | | 120 | | 150 | ns | CE = OE = V | | t <sub>oe</sub> | Output Enable Access Time | | 35 | | 35 | | 35 | | 35 | ns | CE - V <sub>IL</sub> | | t <sub>DF</sub> | Output or Chip Enable High to output in Hi-Z | 0 | 35 | 0 | 35 | 0 | 35 | 0 | 35 | ns | CE = V <sub>IL</sub> | | t <sub>oн</sub> | Output Hold from Address<br>Change, Chip Enable, or Output<br>Enable, whichever occurs first | 0 | | 0 | | 0 | | 0 | | ns | CE = OE = V | ### Read /DATA Polling Cycle ### NOTES: - 1. This parameter is measured only for the initial qualification and after process or design changes which may affect it. - 2. Military compliant product tested per applicable military specification. ### AC Characteristics Write Operation (Over the operating temperature and $V_{\rm cc}$ range, unless otherwise specified) | Symbol | | Limits | | | | | | | <u> </u> | | | |------------------|-----------------------------------------|------------------|-----------|------|-----------|------|------------|------|------------|------|-------| | | Parameter | | 28HC64-70 | | 28HC64-90 | | 28HC64-120 | | 28HC64-150 | | | | | | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>wc</sub> | Write Cycle Time | 28HC64 | | 2 | × | 2 | | 2 | | 2 | ms | | | · | 28HC64H | | 1 | | 1 | | 1 | | 1 | ms | | tas | Address Set-up Time | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>AH</sub> | Address Hold Time (see note 1) | | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>cs</sub> | Write Set-up Time | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>cH</sub> | Write Hold Time | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>cw</sub> | CE Pulse Width (note 2) | | 50 | | 50 | | 50 | | 50 | | ns | | toes | OE High Set-up Time | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>oeh</sub> | OE High Hold Time | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wp</sub> | WE Pulse Width (note 2) | | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>DS</sub> | Data Set-up Time | | 40 | | 40 | | 40 | | 40 | | ns | | t <sub>DH</sub> | Data Hold Time | | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>BLC</sub> | Byte Load Timer C<br>(Page Mode Only) | ycle<br>(note 3) | 0.2 | 150 | 0.2 | 150 | 0.2 | 150 | 0.2 | 150 | μs | | t <sub>LP</sub> | Last Byte Loaded to DATA Polling Output | | | 70 | | 90 | | 120 | | 150 | ns | ### **Byte Write Timing** ### WE CONTROLLED WRITE CYCLE #### **CE CONTROLLED WRITE CYCLE** #### NOTES: 1. Address hold time is with respect to the falling edge of the control signal WE or CE. 2. WE and CE are noise protected. Less than a 10 nsec write pulse will not activate a write cycle. 3. t<sub>bLC</sub> min. is the minimum time before the next byte can be loaded. t<sub>bLC</sub> max. is the minimum time the byte load timer waits before initiating internal write cycle. PRELIMINARY DATA SHEET ## Page Write Timing/WE Controlled ## Hardware Chip Erase PRELIMINARY DATA SHEET ### Hardware Chip Erase | Parameter | Description | Min. | Max. | Units | |-------------------|--------------------------|------|------|-------| | ELWL | Chip Enable Setup Time | 5 | | μs | | tovhwL | Output Enable Setup Time | 5 | | μs | | t <sub>WLWH</sub> | Write Enable Pulse Width | 10 | | ms | | WHEH | Chip Enable Hold Time | 5 | | μs | | t <sub>whoh</sub> | Output Enable Hold Time | 5 | | μs | | OHEL | Erase Recovery Time | | 50 | ms | | V <sub>H</sub> | High Voltage | 10.8 | 13.2 | V | # Ordering Information