

500V, 50A, 30MHz

# MOSFET Driver Hvbrid

The DRF1202 hybrid includes a high power gate driver and the power MOSFET. The driver output can be configured as Inverting and Non-Inverting. It was designed to provide the system designer increased flexibility and lowered cost over a non-integrated solution.



#### **FEATURES**

- Switching Frequency: DC TO 15MHz
- Low Pulse Width Distortion
- Single Power Supply
- 1V CMOS Schmitt Trigger Input 1V Hysteresis
- Inverting Non-Inverting Select
- RoHS Compliant

- · Switching Speed 3-4ns
- B<sub>Vds</sub> = 500V
- I<sub>ds</sub> = 50A avg.
- R<sub>ds(on)</sub> ≤ .25 Ohm
- P<sub>D</sub> = 1180W

## **TYPICAL APPLICATIONS**

- · Class C, D and E RF Generators
- · Switch Mode Power Amplifiers
- · Pulse Generators
- Ultrasound Transducer Drivers
- · Acoustic Optical Modulators

# **Driver Absolute Maximum Ratings**

| Symbol               | Parameter                         | Ratings   | Unit |
|----------------------|-----------------------------------|-----------|------|
| $V_{_{\mathrm{DD}}}$ | Supply Voltage                    | 15        | V    |
| IN, FN               | Input Single Voltages             | 7 to +5.5 | V    |
| I <sub>O PK</sub>    | Output Current Peak               | 8         | Α    |
| T <sub>JMAX</sub>    | Operating and Storage Temperature | 175       | °C   |

#### **Driver Specifications**

| Symbol               | Parameter                                | Min | Тур | Max | Unit |
|----------------------|------------------------------------------|-----|-----|-----|------|
| $V_{_{\mathrm{DD}}}$ | Supply Voltage                           | 10  |     | 15  | V    |
| IN                   | Input Voltage                            | 3   |     | 5.5 | ľ    |
| IN <sub>(R)</sub>    | Input Voltage Rising Edge                |     | 3   |     |      |
| IN <sub>(F)</sub>    | Input Voltage Falling Edge               |     | 3   |     | ns   |
| I <sub>DDQ</sub>     | Quiescent Current                        |     | 2   |     | mA   |
| I <sub>o</sub>       | Output Current                           |     | 8   |     | Α    |
| C <sub>iss</sub>     | Input Capacitance                        |     | 3   |     |      |
| R <sub>IN</sub>      | Input Parallel Resistance                |     | 1   |     | МΩ   |
| $V_{T(ON)}$          | Input, Low to High Out (See Truth Table) | 0.8 |     | 1.1 | V    |
| $V_{T(OFF)}$         | Input, High to Low Out (See Truth Table) | 1.9 |     | 2.2 | ·    |
| $T_{DLY}$            | Time Delay (throughput)                  |     | 38  |     | ns   |
| t <sub>r</sub>       | Rise Time                                |     | 5   |     |      |
| t <sub>f</sub>       | Fall Time                                |     | 5   |     | ns   |
| T <sub>D</sub>       | Prop. Delay                              |     | 35  |     |      |

## **Driver Output Characteristics**

| Symbol           | Parameter                             | Min | Тур  | Max | Unit    |
|------------------|---------------------------------------|-----|------|-----|---------|
| C <sub>out</sub> | Output Capacitance                    |     | 2500 |     | pF      |
| R <sub>out</sub> | Output Resistance                     |     | .8   |     | Ω       |
| L <sub>out</sub> | Output Inductance                     |     | 3    |     | nH      |
| F <sub>MAX</sub> | Operating Frequency CL = 3000nF + 50Ω | 30  |      |     | N 41 1- |
| F <sub>MAX</sub> | Operating Frequency RL = $50\Omega$   | 50  |      |     | MHz     |

## **Driver Thermal Characteristics**

| Symbol                   | Parameter                                            | Min | Тур        | Max | Unit |
|--------------------------|------------------------------------------------------|-----|------------|-----|------|
| $R_{	heta_{	exttt{JC}}}$ | Thermal Resistance Junction to Case                  |     | 1.5        |     | °C/W |
| $R_{\theta_JHS}$         | Thermal Resistance Junction to Heat Sink             |     | 2.5        |     | C/VV |
| $T_{JSTG}$               | Storage Temperature                                  |     | -55 to 150 |     | °C   |
| $P_{DJHS}$               | Maximum Power Dissipation @ T <sub>SINK</sub> = 25°C |     | 60         |     | W    |
| P <sub>DJC</sub>         | Total Power Dissipation @ T <sub>C</sub> = 25°C      |     | 100        |     | VV   |

**MOSFET Absolute Maximum Ratings** 

| Symbol              | Parameter                                       | Min | Тур  | Max | Unit |
|---------------------|-------------------------------------------------|-----|------|-----|------|
| BV <sub>DSS</sub>   | Drain Source Voltage                            | 500 |      |     | V    |
| I <sub>D</sub>      | Continuous Drain Current T <sub>HS</sub> = 25°C |     |      | 50  | Α    |
| R <sub>DS(on)</sub> | Drain-Source On State Resistance                |     | 0.25 |     | Ω    |
| T <sub>jmax</sub>   | Operating Temperature                           |     |      | 175 | °C   |

**MOSFET Dynamic Characteristics** 

| Symbol           | Parameter                    | Min | Тур  | Max | Unit |
|------------------|------------------------------|-----|------|-----|------|
| C <sub>iss</sub> | Input Capacitance            |     | 2000 |     |      |
| C <sub>oss</sub> | Output Capacitance           |     | 165  |     | pF   |
| C <sub>rss</sub> | Reverse Transfer Capacitance |     | 75   |     |      |

#### **MOSFET Thermal Characteristics**

| Symbol            | Parameter                                            | Min | Тур        | Max | Unit |
|-------------------|------------------------------------------------------|-----|------------|-----|------|
| $R_{\theta_{JC}}$ | Thermal Resistance Junction to Case                  |     | 0.53       |     | °C/W |
| $R_{	heta_JHS}$   | Thermal Resistance Junction to Heat Sink             |     | 0.141      |     | C/VV |
| $T_{JSTG}$        | Storage Temperature                                  |     | -55 to 150 |     | °C   |
| P <sub>DHS</sub>  | Maximum Power Dissipation @ T <sub>SINK</sub> = 25°C |     | 1060       |     | W    |
| P <sub>DC</sub>   | Total Power Dissipation @ T <sub>C</sub> = 25°C      |     | 2830       |     | l vv |

Microsemi reserves the right to change, without notice, the specifications and information contained herein.



Figure 1, DRF1202 Simplified Circuit Diagram

The Simplified DRF1202 Circuit Diagram is illustrated above. By including the driver high speed by-pass capacitor (C1), their contribution to the internal parasitic loop inductance of the driver output is greatly reduced. This, coupled with the tight geometry of the hybrid, allows optimal gate drive to the MOSFET. This low parasitic approach, coupled with the Schmitt trigger input (IN), Kelvin signal ground (SG) and the Anti-Ring Function, provide improved stability and control in Kilowatt to Multi-Kilowatt, high Frequency applications. The IN pin is the input for the control signal and is applied to a Schmitt Trigger. Both the FN and IN pins are referenced to Kelvin ground (SG.) The signal is then applied to the intermediate drivers and level shifters; this section contains proprietary circuitry designed specifically for the ring abatement. The power drivers provide high current to the gate of the MOSFETS.

The Function (FN, pin 3) is the invert or non-invert select Pin, it is Internally held high.

| Truth Table *Referenced to SG |             |        |  |  |
|-------------------------------|-------------|--------|--|--|
| FN (pin 3)*                   | IN (pin 4)* | MOSFET |  |  |
| HIGH                          | HIGH        | ON     |  |  |
| HIGH                          | LOW         | OFF    |  |  |
| LOW                           | HIGH        | OFF    |  |  |
| LOW                           | LOW         | ON     |  |  |



Figure 2, DRF1202 Test Circuit

The Test Circuit illustrated above was used to evaluate the DRF1202 (available as an evaluation Board DRF12XX / EVALSW.) The input control signal is applied to the DRF1202 via IN(4) and SG(5) pins using RG188. This provides excellent noise immunity and control of the signal ground currents.

The +V $_{DD}$  inputs (2,6) are by-passed (C1,C2, C4-C9), this is in addition to the internal by-passing mentioned previously. The capacitors used for this function must be capable of supporting the RMS currents and frequency of the gate load.  $R_L$  set for  $I_{DM}$  at  $V_{DS}$  max this load is used to evaluate the output performance of the DRF1202.

| Pin A  | Pin Assignments |  |  |
|--------|-----------------|--|--|
| Pin 1  | Ground          |  |  |
| Pin 2  | +Vdd            |  |  |
| Pin 3  | FN              |  |  |
| Pin 4  | IN              |  |  |
| Pin 5  | SG              |  |  |
| Pin 6  | +Vdd            |  |  |
| Pin 7  | Ground          |  |  |
| Pin 8  | Source          |  |  |
| Pin 9  | Drain           |  |  |
| Pin 10 | Source          |  |  |



Figure 3, DRF1202 Mechanical Outline