

# **DSA12X2/3/4**

# High Performance Differential MEMS Oscillators for Automotive

#### Features

- Automotive AEC-Q100 Qualified
- Any Frequency between 2.5 MHz and 450 MHz
- Supports LVPECL, LVDS, or HCSL Differential Outputs
- Very Low RMS Phase Jitter: <650 fs (typ.)
- Complies with PCIe Gen1/2/3/4/5/6 Common Clock Spec
- High Stability: ±20 ppm, ±25 ppm, ±50 ppm
- Wide Temperature Range:
  - Automotive Grade 1: -40°C to +125°C (DSA12x3 LVDS Output Only)
  - Automotive Grade 2: -40°C to +105°C
- Automotive Grade 3: -40°C to +85°C
- Small Industry-Standard Footprints
  - 2.5 mm x 2.0 mm
  - 3.2 mm x 2.5 mm
  - 5.0 mm x 3.2 mm
  - 7.0 mm x 5.0 mm
- Excellent Shock and Vibration Immunity
  - Qualified to MIL-STD-883
- High Reliability
  - 20x Better MTF than Quartz Oscillators
- Supply Range of 2.25V to 3.63V
- Standby, Frequency Select, and Output Enable Functions
- · Lead-Free and RoHS-Compliant

#### Applications

- · Automotive Infotainment
- Automotive ADAS
- In-Vehicle Networking, CAN Bus, Ethernet

#### **General Description**

The DSA12x2/3/4 family of high performance oscillators utilizes the latest generation of silicon MEMS technology that reduces close-in noise and provides excellent jitter and stability over a wide range of supply voltages and temperatures. By eliminating the need for quartz or SAW technology, MEMS oscillators significantly enhance reliability and accelerate product development, while meeting stringent clock performance criteria for automotive applications.

The DSA12x2/3/4 family features a control function on pin 1 or pin 2 that permits either a standby feature (complete power down when STDBY is low), output enable (output is tri-stated with OE low), or a frequency select (choice of two frequencies selected by FS high/low). See the Product Identification System section for detailed information.

All oscillators are available in industry-standard packages, including the small 2.5 mm x 2.0 mm, and are "drop-in" replacements for standard 6-pin LVPECL/LVDS/HCSL crystal oscillators.

#### **Package Types**



# DSA12X2/3/4

### **Functional Block Diagrams**



# 1.0 ELECTRICAL CHARACTERISTICS

### Absolute Maximum Ratings †

| Supply Voltage    |                                 |
|-------------------|---------------------------------|
| Input Voltage     | –0.3V to V <sub>DD</sub> + 0.3V |
| ESD Protection (H | BM)                             |
| ESD Protection (N | M)                              |
| ESD Protection (C | DM)1.5 k\                       |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

# **ELECTRICAL CHARACTERISTICS**

| <b>Electrical Characteristics:</b> $V_{DD} = 2.5V \pm 10\%$ or $3.3V \pm 10\%$ ; $T_A = -40^{\circ}C$ to $\pm 105^{\circ}C$ , unless noted. |                     |                            |      |                            |       |                                                                              |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------|------|----------------------------|-------|------------------------------------------------------------------------------|--|--|--|--|
| Parameter                                                                                                                                   | Symbol              | Min.                       | Тур. | Max.                       | Units | Conditions                                                                   |  |  |  |  |
| Supply Voltage                                                                                                                              | V <sub>DD</sub>     | 2.25                       |      | 3.63                       | V     | Note 1                                                                       |  |  |  |  |
|                                                                                                                                             |                     | _                          | 50   | _                          |       | LVPECL, f <sub>OUT</sub> = 100 MHz                                           |  |  |  |  |
|                                                                                                                                             |                     |                            | 32   |                            |       | LVDS, f <sub>OUT</sub> = 100 MHz                                             |  |  |  |  |
| Supply Current                                                                                                                              | I <sub>DD</sub>     |                            | 40   |                            | mA    | HCSL, f <sub>OUT</sub> = 100 MHz                                             |  |  |  |  |
|                                                                                                                                             |                     | _                          | 23   | _                          |       | Output disabled (tri-state),<br>f <sub>OUT</sub> = 100 MHz                   |  |  |  |  |
| Standby Current                                                                                                                             | I <sub>STDBY_</sub> |                            | 2.5  | 5                          | μA    | Input pin = $\overline{\text{STDBY}}$ = Asserted<br>(V <sub>DD</sub> = 3.3V) |  |  |  |  |
|                                                                                                                                             |                     |                            |      | ±20                        |       | Includes frequency variations due                                            |  |  |  |  |
| Frequency Stability                                                                                                                         | Δf                  | —                          | —    | ±25                        | ppm   | to initial tolerance, temp., and                                             |  |  |  |  |
|                                                                                                                                             |                     | _                          | —    | ±50                        |       | power supply voltage                                                         |  |  |  |  |
| Aging                                                                                                                                       | ٨۴                  | _                          |      | ±5                         |       | First year @ 25°C                                                            |  |  |  |  |
| Aging                                                                                                                                       |                     | _                          | —    | ±1                         | ppm   | Per year after first year                                                    |  |  |  |  |
| Startup Time                                                                                                                                | t <sub>SU</sub>     |                            | 5.5  | 6                          | ms    | From 90% V <sub>DD</sub> to valid clock<br>output, T = +25°C, Note 2         |  |  |  |  |
|                                                                                                                                             | V <sub>IH</sub>     | 0.75 x<br>V <sub>DD</sub>  | —    | _                          | M     | Input logic high                                                             |  |  |  |  |
| Input Logic Levels                                                                                                                          | V <sub>IL</sub>     |                            | _    | 0.25 x<br>V <sub>DD</sub>  | V     | Input logic low                                                              |  |  |  |  |
| Output Disable Time                                                                                                                         | t <sub>DA</sub>     | —                          | —    | 25                         | ns    | Note 3                                                                       |  |  |  |  |
| Output Enable Time                                                                                                                          | +                   | —                          |      | 6                          | ms    | STDBY                                                                        |  |  |  |  |
|                                                                                                                                             | <sup>L</sup> EN     | _                          | —    | 350                        | ns    | OE                                                                           |  |  |  |  |
| Enable Pull-Up Resistor                                                                                                                     | —                   | _                          | 1.5  | —                          | MΩ    | Pull-up resistor on pin 1, Note 4                                            |  |  |  |  |
| LVPECL (DSA12x2)                                                                                                                            |                     |                            |      |                            |       |                                                                              |  |  |  |  |
| Frequency                                                                                                                                   | f <sub>0</sub>      | 2.5                        | —    | 450                        | MHz   | _                                                                            |  |  |  |  |
| Output Logic Levels                                                                                                                         | V <sub>OH</sub>     | V <sub>DD</sub> –<br>1.145 | —    | _                          | V     | R 500                                                                        |  |  |  |  |
|                                                                                                                                             | V <sub>OL</sub>     |                            |      | V <sub>DD</sub> –<br>1.695 | v     | 112 - 3032                                                                   |  |  |  |  |
| Peak-to-Peak Output Swing                                                                                                                   | V <sub>PP</sub>     | —                          | 800  |                            | mV    | Single-Ended                                                                 |  |  |  |  |
| Output Transition Time                                                                                                                      | t <sub>R</sub>      | _                          | 200  | 250                        | ns    | 20% to $80%$ B <sub>1</sub> = 500                                            |  |  |  |  |
|                                                                                                                                             | t <sub>F</sub>      |                            | 250  | 300                        | P3    | 2070 10 0070, NL - 3052                                                      |  |  |  |  |

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Characteristics:**  $V_{DD} = 2.5V \pm 10\%$  or  $3.3V \pm 10\%$ ;  $T_A = -40^{\circ}C$  to  $\pm 105^{\circ}C$ , unless noted.

| Parameter                          | Symbol                           | Min. | Тур.  | Max. | Units             | Conditions                                                       |
|------------------------------------|----------------------------------|------|-------|------|-------------------|------------------------------------------------------------------|
| Output Duty Cycle                  | SYM                              | 48   |       | 52   | %                 | Differential                                                     |
| Period Jitter RMS                  | J <sub>PER</sub>                 | _    | 2.0   | _    | ps                | f <sub>0</sub> = 156.25 MHz, 10k cycles                          |
| Period Jitter Peak-to-Peak         | J <sub>PTP</sub>                 | _    | 20    | _    | ps                | f <sub>0</sub> = 156.25 MHz, 10k cycles                          |
| Integrated Phase Noise<br>(Random) | J <sub>PH</sub>                  |      | 0.65  |      | ps <sub>RMS</sub> | 12 kHz to 20 MHz @156.25 MHz                                     |
| LVDS Integrated Phase Noise        | e (DSA12x3)                      |      | •     |      |                   |                                                                  |
| Frequency                          | f0                               | 2.3  | —     | 450  | MHz               | —                                                                |
| Output Offset Voltage              | V <sub>OS</sub>                  | 1.15 | 1.25  | 1.35 | V                 | R = $100\Omega$ Differential                                     |
| Peak-to-Peak Output Swing          | V <sub>PP</sub>                  | 250  | 350   | 450  | mV                | Single-Ended                                                     |
| Output Transition Time             | t <sub>R</sub><br>t <sub>F</sub> | 120  | 170   | 220  | ps                | 20% to 80%, R <sub>L</sub> = 100Ω                                |
| Output Duty Cycle                  | SYM                              | 48   |       | 52   | %                 | Differential                                                     |
| Period Jitter RMS                  | J <sub>PER</sub>                 |      | 2.5   |      | ps                | f <sub>0</sub> = 156.25 MHz, 10k cycles                          |
| Period Jitter Peak-to-Peak         | J <sub>PTP</sub>                 |      | 20    |      | ps                | f <sub>0</sub> = 156.25 MHz, 10k cycles                          |
| Period Jitter RMS                  | J <sub>PER</sub>                 | _    | 3     | _    | ps                | f <sub>0</sub> = 156.25 MHz,<br>T <sub>A</sub> = -40°C to +125°C |
| Period Jitter Peak-to-Peak         | J <sub>PTP</sub>                 |      | 25    | _    | ps                | f <sub>0</sub> = 156.25 MHz,<br>T <sub>A</sub> = -40°C to +125°C |
| Integrated Phase Noise             |                                  | _    | 0.65  | _    |                   | 12 kHz to 20 MHz @156.25 MHz<br>T <sub>A</sub> = -40°C to +105°C |
| (Random)                           | JPH                              | _    | 0.9   |      | ps <sub>RMS</sub> | 2 kHz to 20 MHz @156.25 MHz<br>TA = -40°C to +125°C              |
| Phase Jitter                       | J <sub>RMS-CC</sub>              | —    | 0.025 | 0.1  | ps <sub>RMS</sub> | PCle Gen 6.0, 64 GT/s                                            |
| HCSL (DSA12x4)                     |                                  |      |       |      |                   |                                                                  |
| Frequency                          | f <sub>0</sub>                   | 2.3  | —     | 450  | MHz               | —                                                                |
|                                    | V <sub>OH</sub>                  | 0.64 | —     | _    | V                 | R - 500                                                          |
|                                    | V <sub>OL</sub>                  |      | _     | 0.1  |                   | $R_{L} = 50\Omega$                                               |
| Peak-to-Peak Output Swing          | V <sub>PP</sub>                  |      | 750   |      | mV                | Single-Ended                                                     |
| Output Transition Time             | t <sub>R</sub>                   | 200  | 260   | 400  |                   | 20% to $20%$ D = 500                                             |
|                                    | t <sub>F</sub>                   | 250  | 370   | 500  | ps                | $20\% 10.00\%$ , R <sub>L</sub> = $50\Omega$                     |
| Output Duty Cycle                  | SYM                              | 48   | _     | 52   | %                 | Differential                                                     |
| Period Jitter RMS                  | J <sub>PER</sub>                 | —    | 2     | —    | ps                | f <sub>0</sub> = 100.00 MHz, 10k cycles                          |
| Period Jitter Peak-to-Peak         | J <sub>PTP</sub>                 |      | 16    | _    | ps                | f <sub>0</sub> = 100.00 MHz, 10k cycles                          |
|                                    |                                  |      | 0.617 |      |                   | 12 kHz to 20 MHz @100 MHz                                        |
| Integrated Phase Noise             | J <sub>PH</sub>                  |      | 0.460 |      | ps <sub>RMS</sub> | 100 kHz to 20 MHz @100 MHz                                       |
|                                    |                                  |      | 0.212 |      |                   | 1.875 MHz to 20 MHz @100 MHz                                     |

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Characteristics:**  $V_{DD}$  = 2.5V ±10% or 3.3V±10%;  $T_A$  = -40°C to +105°C, unless noted.

| Parameter    | Symbol                | Min.                    | Тур.  | Max. | Units             | Conditions                                                           |
|--------------|-----------------------|-------------------------|-------|------|-------------------|----------------------------------------------------------------------|
|              | T <sub>J</sub> —      |                         | 23    | 86   | ps <sub>PP</sub>  | PCIe Gen 1.1, $T_J = D_J + 14.069 x$<br>$R_J (BER 10^{-12}), Note 5$ |
|              | J <sub>RMS-CCHF</sub> | J <sub>RMS-CCHF</sub> — |       | 3.1  | ps <sub>RMS</sub> | PCIe Gen 2.1, 1.5 MHz to Nyquist, Note 5                             |
| Phase Jitter | J <sub>RMS-CCLF</sub> |                         | 0.08  | 3.0  | ps <sub>RMS</sub> | PCIe Gen 2.1, 10 kHz to1.5 MHz,<br>Note 5                            |
|              | J <sub>RMS-CC</sub>   | —                       | 0.107 | 1.0  |                   | PCIe Gen 3.0, Note 5                                                 |
|              |                       | —                       | 0.107 | 0.30 | 20                | PCle Gen 4.0, 16 GT/s                                                |
|              |                       | —                       | 0.043 | 0.12 | PSRMS             | PCle Gen 5.0, 32 GT/s                                                |
|              |                       | _                       | 0.054 | 0.1  |                   | PCle Gen 6.0, 64 GT/s                                                |

Note 1:  $V_{DD}$  pin should be filtered with a 0.1  $\mu$ F capacitor.

- **2:**  $t_{SU}$  is the time to 100 ppm stable output frequency after V<sub>DD</sub> is applied and outputs are enabled.
- 3: t<sub>DA</sub>: See the Output Waveform and the Test Circuits sections for more information.
- 4: Output is enabled if pad is floated (not connected).
- 5: Jitter limits established by Gen1.1, Gen 2.1, and Gen 3.0 PCIe standards.

# **TEMPERATURE SPECIFICATIONS Note 1**

| Parameters                   | Symbol         | Min. | Тур. | Max. | Units | Conditions     |  |
|------------------------------|----------------|------|------|------|-------|----------------|--|
| Temperature Ranges           |                |      |      |      |       |                |  |
| Maximum Junction Temperature | TJ             | _    | _    | +150 | °C    | —              |  |
| Storage Temperature Range    | T <sub>S</sub> | -55  | _    | +150 | °C    | —              |  |
| Lead Temperature             | _              |      | _    | +260 | °C    | Soldering, 40s |  |

**Note 1:** The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum +150°C rating. Sustained junction temperatures above +150°C can impact the device reliability.

# 2.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 2-1.

#### TABLE 2-1: DSA120X/1X/2X PIN FUNCTION TABLE

| Pin Number | Pin Name    | Description                                                                                                               |
|------------|-------------|---------------------------------------------------------------------------------------------------------------------------|
| 1          | OE/STDBY/FS | Control pin: Output enable/standby/frequency select. External 10 k $\Omega$ pull up recommended when not actively driven. |
| 2          | NC          | No connect.                                                                                                               |
| 3          | GND         | Power supply ground.                                                                                                      |
| 4          | CLK+        | Clock output +.                                                                                                           |
| 5          | CLK–        | Clock output –.                                                                                                           |
| 6          | VDD         | Power supply.                                                                                                             |

#### TABLE 2-2: DSA123X/4X/5X PIN FUNCTION TABLE

| Pin Number | Pin Name    | Description                                                                                                               |
|------------|-------------|---------------------------------------------------------------------------------------------------------------------------|
| 1          | NC          | No connect.                                                                                                               |
| 2          | OE/STDBY/FS | Control pin: Output enable/standby/frequency select. External 10 k $\Omega$ pull up recommended when not actively driven. |
| 3          | GND         | Power supply ground.                                                                                                      |
| 4          | CLK+        | Clock output +.                                                                                                           |
| 5          | CLK–        | Clock output –.                                                                                                           |
| 6          | VDD         | Power supply.                                                                                                             |

### 3.0 TERMINATION SCHEME



FIGURE 3-1: LVPECL Termination (DSA12x2).

In Figure 3-1, Thevenin termination for 3.3V operation. Values will differ for  $V_{DD}$  = 2.5V.





#### 4.0 OUTPUT WAVEFORM



# FIGURE 4-1: LVPECL, LVDS, and HCSL Output Waveform.

#### TABLE 4-1: OUTPUT VOLTAGE SWING BY LOGIC TYPE

| Output Logic Protocol | Typical Peak-to-Peak Output Swing |  |  |  |  |  |
|-----------------------|-----------------------------------|--|--|--|--|--|
| LVPECL                | 830 mV                            |  |  |  |  |  |
| LVDS                  | 350 mV                            |  |  |  |  |  |
| HCSL                  | 675 mV                            |  |  |  |  |  |

# 5.0 TEST CIRCUITS



FIGURE 5-1: LVPECL Test Circuit.



FIGURE 5-2: LVDS Test Circuit.



FIGURE 5-3:

HCSL Test Circuit.

# 6.0 SOLDER REFLOW PROFILE





#### TABLE 6-1: SOLDER REFLOW

| MSL 1 @ 260°C Refer to JSTD-020C   |                |  |  |  |  |  |  |  |
|------------------------------------|----------------|--|--|--|--|--|--|--|
| Ramp-Up Rate (200°C to Peak Temp.) | 3°C/sec. max.  |  |  |  |  |  |  |  |
| Preheat Time 150°C to 200°C        | 60 to 180 sec. |  |  |  |  |  |  |  |
| Time Maintained above 217°C        | 60 to 150 sec. |  |  |  |  |  |  |  |
| Peak Temperature                   | 255°C to 260°C |  |  |  |  |  |  |  |
| Time within 5°C of Actual Peak     | 20 to 40 sec.  |  |  |  |  |  |  |  |
| Ramp-Down Rate                     | –6°C/sec. max. |  |  |  |  |  |  |  |
| Time 25°C to Peak Temperature      | 8 minutes max. |  |  |  |  |  |  |  |

# 7.0 BOARD LAYOUT (RECOMMENDED)



# 8.0 PHASE NOISE



FIGURE 8-1: DSA12x4 Phase Noise at 100 MHz.



FIGURE 8-2: DSA12x2 Phase Noise at 156.25 MHz.

# 9.0 PACKAGING INFORMATION

### 9.1 Package Marking Information



| Legend | I: XXX<br>Y<br>YY<br>WW<br>SSS<br>@3<br>*             | Product code or customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the even<br>be carried<br>characters<br>the corpor | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>for customer-specific information. Package may or may not include<br>ate logo.                                                                                                                                                                                 |
|        | Underbar                                              | (_) and/or Overbar ( <sup>-</sup> ) symbol may not be to scale.                                                                                                                                                                                                                                                                                                                                             |

### 6-Lead VDFN 2.5 mm x 2.0 mm Package Outline and Recommended Land Pattern





![](_page_18_Figure_1.jpeg)

#### 6-Lead VDFN 3.2 mm x 2.5 mm Package Outline and Recommended Land Pattern

![](_page_19_Figure_2.jpeg)

![](_page_20_Figure_1.jpeg)

Microchip Technology Drawing C04-1007A Sheet 2 of 2

![](_page_21_Figure_1.jpeg)

![](_page_22_Figure_1.jpeg)

#### 6-Lead CDFN 5.0 mm x 3.2 mm Package Outline and Recommended Land Pattern

#### 6-Lead VDFN 7.0 mm x 5.0 mm Package Outline and Recommended Land Pattern

![](_page_23_Figure_2.jpeg)

![](_page_24_Figure_1.jpeg)

Microchip Technology Drawing C04-1227 Rev A Sheet 2 of 2

# DSA12X2/3/4

![](_page_25_Figure_1.jpeg)

## APPENDIX A: REVISION HISTORY

#### Revision A (June 2020)

• Initial release of DSA12x2/3/4 as Microchip data sheet DS20006378A.

#### **Revision B (March 2021)**

- Updated Phase Jitter maximum values for J<sub>RMS-CC</sub> in the Electrical Characteristics table and added a sixth note.
- Updated package drawing for 6-Lead VDFN 2.5 mm x 2.0 mm Package Outline and Recommended Land Pattern.
- Updated Figure 3-1.

#### Revision C (March 2021)

• Removed Note 6 from the Electrical Characteristics table.

### Revision D (May 2023)

- Updated the Features list to include PCIe Gen 6.
- Added Phase Jitter values for PCI Gen 6 to the LVDS and HCSL sections of the Electrical Characteristics table.

# DSA12X2/3/4

NOTES:

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO. X                            | 4                                           | ¥                               | ×                                                                                                 | X                                                                             |                  | ×                  |                | <u>-X</u>                                                                                                                                                                                       | xxxxxx                                                                                  | ¥                                                                  | xxx                                                                                                                |  |  |
|---------------------------------------|---------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------|--------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|
| Device Con<br>Pi                      | trol Ou<br>n Fo                             | utpu<br>orma                    | t Package<br>t                                                                                    | Temperature                                                                   | Freq.            | Stabi              | lity           | Outpu                                                                                                                                                                                           | ut Frequency                                                                            | Media<br>Type                                                      | Automotive<br>Suffix                                                                                               |  |  |
| Device:<br>Control Pin:               | DSA12<br>0<br>1<br>2                        | 2:                              | High Performan<br>Oscillators for A<br>Pin 1 STDBY with<br>Pin 1 Frequency 1<br>Pin 1 OE with Pul | ce Differential MEN<br>Automotive<br>I Pull-up<br>Select with Pull-up<br>I-up | лs               |                    | Ex<br>a)<br>b) | DSA1                                                                                                                                                                                            | <b>s:</b><br>202NI1-25M00<br>Pull-up, L\<br>–20°C to +{<br>Frequency, 1<br>243CL3-C0013 | 000TVAO:<br>/PECL Ou<br>35°C, ±50 p<br>,000/Reel, \$<br>VAO: Pin 3 | Pin 1 STDBY with<br>ttput, 7x5 VDFN,<br>pm, 25 MHz Output<br>Standard Automotive<br>2 Frequency Select             |  |  |
|                                       | 3<br>4<br>5                                 | =<br>=<br>=                     | Pin 2 STDBY with<br>Pin 2 Frequency<br>Pin 2 OE with Pul                                          | n Pull-up<br>Select with Pull-up<br>I-up                                      |                  |                    |                |                                                                                                                                                                                                 | with Pull-up<br>–40°C to +1<br>Frequency, E                                             | , LVDS Ou<br>05°C, ±20 p<br>Bulk, Standa                           | tput, 3.2x2.5 VDFN,<br>opm, Multiple Output<br>rd Automotive                                                       |  |  |
| Output Format:                        | 2<br>3<br>4                                 | =<br>=<br>=                     | LVPECL<br>LVDS<br>HCSL                                                                            |                                                                               |                  |                    | с)             | D5A12                                                                                                                                                                                           | HCSL Outpu<br>±25 ppm,<br>3,000/Reel, \$                                                | it, 5x3.2 CD<br>19.5 MHz<br>Standard Au                            | FN, -40°C to +85°C,<br>Output Frequency,<br>tomotive                                                               |  |  |
| Package:                              | N<br>B<br>C<br>D                            | =<br>=<br>=                     | 7 mm x 5 mm 6-L<br>5 mm x 3.2 mm 6<br>3.2 mm x 2.5 mm<br>2.5 mm x 2 mm 6                          | ead VDFN<br>-Lead CDFN<br>6-Lead VDFN<br>-Lead VDFN                           |                  |                    | d)<br>e)       | ) DSA1232DL3-55M82000TVAO: Pin 2 STDB<br>Pull-up, LVPECL Output, 2.5x2<br>-40°C to +105°C, ±20 ppm, 55.82 MHz<br>Frequency, 1,000/Reel, Standard Autor<br>DSA1213NI1-C0014BVAO: Pin 1 Frequency |                                                                                         |                                                                    |                                                                                                                    |  |  |
| Temperature:                          | A<br>L<br>I                                 | =<br>=<br>=                     | -40°C to +125°C<br>-40°C to +105°C<br>-40°C to +85°C (                                            | (Grade 1)<br>(Grade 2)<br>Grade 3)                                            |                  |                    |                |                                                                                                                                                                                                 | with Pull-up<br>–40°C to +8<br>Frequency, 3                                             | o, LVDS (<br>35°C, ±50 p<br>3,000/Reel, \$                         | Dutput, 7x5 VDFN,<br>pm, Multiple Output<br>Standard Automotive                                                    |  |  |
| Frequency<br>Stability:               | 1<br>2<br>3                                 | =<br>=<br>=                     | ±50 ppm<br>±25 ppm<br>±20 ppm                                                                     |                                                                               |                  |                    | No             | te 1:                                                                                                                                                                                           | Tape and Reel<br>catalog part nu<br>used for orderin<br>the device pack                 | identifier only<br>mber descrip<br>ng purposes<br>kage. Check      | y appears in the<br>tion. This identifier is<br>and is not printed on<br>with your Microchip<br>alability with the |  |  |
| Output Frequency:                     | xMxxxx<br>xxMxxx<br>xxxMxx<br>CCCC0<br>PROG | xxx=<br>xxx=<br>xxx=<br>C=<br>= | <10 MHz<br><100 MHz<br>>100 MHz<br>with Frequency S<br>TimeFlash                                  | elect                                                                         |                  |                    |                | Sales Office for package availability with t Tape and Reel option.                                                                                                                              |                                                                                         |                                                                    |                                                                                                                    |  |  |
| Media Type:                           | <blank<br>T<br/>B</blank<br>                | >=<br>=<br>=                    | Bulk<br>1,000/Reel<br>3,000/Reel                                                                  |                                                                               |                  |                    |                |                                                                                                                                                                                                 |                                                                                         |                                                                    |                                                                                                                    |  |  |
| Automotive Suffix:                    | VXX =                                       | Auto<br>Micro<br>tive p         | motive Suffix in wh<br>ochip. Default valu<br>part                                                | nich "XX" is assigne<br>e is "AO" for standa                                  | ed by<br>ard aut | omo-               |                |                                                                                                                                                                                                 |                                                                                         |                                                                    |                                                                                                                    |  |  |
| Please visit the<br>configure the par | Microo<br>t numb                            | c <mark>hip</mark><br>ber fo    | ClockWorks (<br>or customized                                                                     | Configurator®<br>frequency sele                                               | webs<br>ct set   | site to<br>ttings. |                |                                                                                                                                                                                                 |                                                                                         |                                                                    |                                                                                                                    |  |  |
| http://clockworks                     | . micro                                     | chip                            | .com/timing                                                                                       |                                                                               |                  |                    |                |                                                                                                                                                                                                 |                                                                                         |                                                                    |                                                                                                                    |  |  |

# DSA12X2/3/4

NOTES:

#### Note the following details of the code protection feature on Microchip products:

- · Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at https:// www.microchip.com/en-us/support/design-help/client-supportservices.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDI-RECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSE-QUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet- Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

 $\ensuremath{\textcircled{\sc 0}}$  2020 - 2023, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-6683-2580-3

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.

![](_page_31_Picture_0.jpeg)

# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160

Japan - Tokyo Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301 Korea - Seoul

Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu

Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Tel: 31-416-690399 Fax: 31-416-690340

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4485-5910

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-7131-72400

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Italy - Milan

Italy - Padova

Tel: 972-9-744-7705

Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

**Netherlands - Drunen** 

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

**Denmark - Copenhagen** 

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820