



# Configurable Four Output, Low Jitter Crystal-less™ Clock Generator

## **General Description**

The DSC400 is a four output crystal-less™ clock generator. It utilizes Micrel's proven PureSilicon™ MEMS technology to provide excellent jitter and stability while incorporating additional device functionality. The frequencies of the outputs can be identical or independently derived from common PLLs.

Each output may be configured independently to support a single ended LVCMOS interface or a differential interface. Differential options include LVPECL, LVDS, or HCSL.

The DSC400 provides two independent select lines for choosing between two sets of preconfigured frequencies per bank. It also has two OE pins to allow for enabling and disabling outputs.

The DSC400 is packaged in a 20-pin QFN (5mm x 3.2mm) and is available in extended commercial and industrial temperature grades.

#### **Features**

- Low RMS Phase Jitter: <1 ps (typ)</li>
- High Stability: ±25ppm, ±50ppm
- Wide Temperature Range
  - Ext. commercial: -20°C to 70°C
  - Industrial: -40°C to 85°C
- High Supply Noise Rejection: -50 dBc
- Four format configurable outputs:
  - LVPECL, LVDS, HCSL, LVCMOS
- Available Pin-Selectable frequency table
  - o 1 pin per bank for 2 frequency sets
- Wide Freq. Range:
  - o 2.3 MHz 460 MHz
- 20 QFN Footprint (5mm x 3.2mm)
- Excellent Shock & Vibration Immunity
  - o Qualified to MIL-STD-883
- High Reliability
  - 20x better MTF than quartz based devices
- Wide Supply Range of 2.25 to 3.6 V
- Lead Free & RoHS Compliant
- AEC-Q100 Automotive Qualified

## **Block Diagram**



# **Applications**

- Communications and Networks
- Ethernet
  - 1G, 10GBASE-T/KR/LR/SR, and FCoE
- Storage Area Networks
  - o SATA, SAS, Fibre Channel
- Passive Optical Networks
  - o EPON, 10G-EPON, GPON, 10G-PON
- HD/SD/SDI Video & Surveillance
- Automotive
- Media and Video
- Embedded and Industrial



# **Pin Description**

| Pin<br>No. | Pin<br>Name | Pin<br>Type | Description                                                             |
|------------|-------------|-------------|-------------------------------------------------------------------------|
| 1          | OE1         | I           | Output Enable for Bank1 (CLK0 and CLK3); active high - See Table 1      |
| 2          | NC          | NA          | Leave unconnected or connect to ground                                  |
| 3          | VSS         | Power       | Ground                                                                  |
| 4          | VSS         | Power       | Ground                                                                  |
| 5          | CLK0-       | 0           | Complement output of differential pair 0 (off when in LVCMOS format)    |
| 6          | CLK0+       | 0           | True output of differential pair 0 or LVCMOS output 0                   |
| 7          | CLK1-       | 0           | Complement output of differential pair 1 (off when in LVCMOS format)    |
| 8          | CLK1+       | 0           | True output of differential pair 1 or LVCMOS output 1                   |
| 9          | VDD2        | Power       | Power Supply for Bank2 (CLK1 and CLK2)                                  |
| 10         | FSB2        | I           | Input for selecting pre-configured frequencies on Bank2 (CLK1 and CLK2) |
| 11         | OE2         | I           | Output Enable for Bank2 (CLK1 and CLK2); active high - See Table 1      |
| 12         | NC          | NA          | Leave unconnected or connect to ground                                  |
| 13         | VSS         | Power       | Ground                                                                  |
| 14         | VSS         | Power       | Ground                                                                  |
| 15         | CLK2-       | 0           | Complement output of differential pair 2 (off when in LVCMOS format)    |
|            | CLK2+       | 0           | True output of differential pair 2 or LVCMOS output 2                   |
| 17         | CLK3-       | 0           | Complement output of differential pair 3 (off when in LVCMOS format)    |
| 18         | CLK3+       | 0           | True output of differential pair 3 or LVCMOS output 3                   |
| 19         | VDD1        | Power       | Power Supply for Bank1 (CLK0 and CLK3)                                  |
| 20         | FSB1        | I           | Input for selecting pre-configured frequencies on Bank1 (CLK0 and CLK3) |

# **Pin Diagram**



20 QFN 5.0 × 3.2mm



#### **Operational Description**

The DSC400 is a crystal-less™ clock generator. Unlike older clock generators in the industry, it does not require an external crystal to operate; it relies on the integrated MEMS resonator that interfaces with internal PLLs. This technology enhances performance and reliability by allowing tighter frequency stability over a far wider temperature range. In addition, the higher resistance to shock and vibration decreases the aging rate to allow for much improved product life in the system.

#### **Inputs**

There are 4 input signals in the device. Each has an internal  $(40k\Omega)$  pull up to default the selection to a high (1). Inputs can be controlled through hardware strapping method with a resistor to ground to assert the input low (0). Inputs may also be controlled by other components' GPIOs

In case more than one frequency set is desired, FSB1 and FSB2 are used for independently selecting one of two sets per bank. FSB1 selects the pre-configured set on Bank1 (CLK0 and CLK3) and FSB2 selects the pre-configured set on Bank2 (CLK1 and CLK2), as shown in table 2.

If there is a requirement to disable outputs, the inputs OE1 and OE2 are used in conjunction to disable the banks of outputs. Outputs are disabled in tristate (Hi-Z) mode, see Table 1 below.

**Table 1: Output Enable (OE) Selection Table** 

| OE1 | OE2 | Bank1 (CLK0 & CLK3) | Bank2 (CLK1 & CLK2) |
|-----|-----|---------------------|---------------------|
| 0   | 0   | Hi-Z                | Hi-Z                |
| 0   | 1   | Hi-Z                | Running             |
| 1   | 0   | Running             | Hi-Z                |
| 1   | 1   | Running             | Running             |

#### **Outputs**

The four outputs are grouped into two banks. Each bank is supplied by an independent VDD to allow for optimized noise isolation between the two banks. Each bank provides two synchronous outputs generated by a common PLL:

- Bank1 is composed of outputs CLK0 and CLK3
- Bank2 is composed of outputs CLK1 and CLK2

Each output maybe pre-configured independently to be one of the following formats: LVCMOS, LVDS, LVPECL or HCSL. In case the output is configured to be the single ended LVCMOS, the frequency is generated on the true output (CLKx+) and the complement output (CLKx-) is shut off in a low state. Frequencies can be chosen from 2.3MHz to 460MHz for differential outputs and from 2.3MHz to 170MHz on LVCMOS outputs.

#### **Power**

VDD1 and VDD2 supply the power to banks 1 and 2 respectively. Each VDD may have different supply voltage from the other as long as it is within the 2.25V to 3.6V range. Each VDD pin should have a 0.1µF capacitor to filter high frequency noise. VSS is common to the entire device.



#### **Ordering Information**

(Example shown in red font)



#### **Factory configuration code assignment of Qxxxx**

The DSC400 is meant for customers to define their own frequency requirements at the four available outputs. The Qxxxx number identifies these specific customer requirements and is assigned by the factory.

Table 2: Example of how FSB1 and FSB2 are applied and the Qxxxx code assignment

| Bank1 |         | FSB1        |         | Qxxxx number |
|-------|---------|-------------|---------|--------------|
|       | Outputs | 1 (default) | 0       |              |
|       | CLK0    | 125 MHz     | 150 MHz |              |
|       | CLK3    | 50 MHz      | 25 MHz  |              |
| Bank2 |         | FSB2        |         | Q0001        |
|       | Outputs | 1 (default) | 0       |              |
|       | CLK1    | 156.25 MHz  | 100 MHz |              |
|       | CLK2    | 156.25 MHz  | 100 MHz |              |



## **Absolute Maximum Ratings**

| Item           | Min  | Max            | Unit | Condition  |
|----------------|------|----------------|------|------------|
| Supply Voltage | -0.3 | +4.0           | V    |            |
| Input Voltage  | -0.3 | $V_{DD} + 0.3$ | V    |            |
| Junction Temp  | -    | +150           | °C   |            |
| Storage Temp   | -55  | +150           | °C   |            |
| Soldering Temp | -    | +260           | °C   | 40sec max. |
| ESD            | -    |                | V    |            |
| HBM            |      | 4000           |      |            |
| MM             |      | 400            |      |            |
| CDM            |      | 1500           |      |            |

Note: 1000+ years of data retention on internal memory

## **Specifications** (Unless specified otherwise: Ta =25° C, VDD = 3.3V)

| Parameter                                           | Symbol                             | Condition                                   | Min.                 | Тур. | Max.                      | Unit |
|-----------------------------------------------------|------------------------------------|---------------------------------------------|----------------------|------|---------------------------|------|
| Supply Voltage <sup>1</sup>                         | $V_{DD}$                           |                                             | 2.25                 |      | 3.6                       | V    |
| Supply Current – Core <sup>2</sup>                  | ${ m I}_{ m DDcore}$               | OE(1:2) = 0 All outputs are disabled        |                      | 40   | 44                        | mA   |
| Frequency Stability                                 | Δf                                 | All temp and VDD ranges                     |                      |      | ±25<br>±50                | ppm  |
| Aging – first year                                  | $\Delta f_{Y1}$                    | 1 year @25°C                                |                      |      | ±5                        | ppm  |
| Aging – after first year                            | $\Delta f_{Y2}^+$                  | Year 2 and beyond @25°C                     |                      |      | <±1/yr                    | ppm  |
| Startup Time <sup>3</sup>                           | $t_{SU}$                           | T=25°C                                      |                      |      | 5                         | ms   |
| Input Logic Levels Input logic high Input logic low | V <sub>IH</sub><br>V <sub>IL</sub> |                                             | 0.75xV <sub>DD</sub> |      | -<br>0.25xV <sub>DD</sub> | V    |
| Output Disable Time <sup>4</sup>                    | t <sub>DA</sub>                    | OE(1:2) transition from 1 to 0              |                      |      | 5                         | ns   |
| Output Enable Time <sup>4</sup>                     | t <sub>EN</sub>                    | OE(1:2) transition from 0 to 1              |                      |      | 20                        | ns   |
| Pull-Up Resistor                                    | R <sub>PU</sub>                    | All input pins have an internal pull-<br>up |                      | 40   |                           | kΩ   |

#### Notes:

- 1.  $V_{DD}$  pins should be filtered with a  $0.1\mu F$  capacitor connected between  $V_{DD}$  and  $V_{SS}$ . 2. The addition of  $IDD_{core}$  and  $IDD_{io}$  provides total current consumption of the device
- 3.  $t_{su}$  is time to 100 ppm stable output frequency after  $V_{DD}$  is applied and outputs are enabled.
- 4. Output Waveform figures below the parameters. See Output Waveform section

DSC400



|                                                              |                                    | LVPECL Outputs <sup>6</sup>                                                           |                       |                     |                            |                   |
|--------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------|-----------------------|---------------------|----------------------------|-------------------|
| Output Logic Levels<br>Output logic high<br>Output logic low | V <sub>OH</sub><br>V <sub>OL</sub> | $R_L=50\Omega$                                                                        | V <sub>DD</sub> -1.08 |                     | -<br>V <sub>DD</sub> -1.55 | V                 |
| Pk to Pk Output Swing                                        |                                    | Single-Ended                                                                          |                       | 800                 |                            | mV                |
| Output Transition time <sup>4</sup> Rise Time Fall Time      | t <sub>R</sub><br>t <sub>F</sub>   | $20\%$ to $80\%$ $R_L = 50\Omega$                                                     |                       | 250                 |                            | ps                |
| Frequency                                                    | $f_0$                              | Single Frequency                                                                      | 2.3                   |                     | 460                        | MHz               |
| Output Duty Cycle                                            | SYM                                | Differential                                                                          | 48                    |                     | 52                         | %                 |
| Supply Current – IO <sup>2</sup>                             | $I_{DDio}$                         | Per output at 125MHz                                                                  |                       | 35                  | 38                         | mA                |
| Period Jitter <sup>5</sup>                                   | $J_{PER}$                          | CLK(0:3) = 156.25 MHz                                                                 |                       | 2.5                 |                            | ps <sub>RMS</sub> |
| Integrated Phase Noise                                       | ${\sf J}_{\sf PH}$                 | 200kHz to 20MHz @156.25MHz<br>100kHz to 20MHz @156.25MHz<br>12kHz to 20MHz @156.25MHz |                       | 0.25<br>0.38<br>1.7 | 2                          | ps <sub>RMS</sub> |

- Period Jitter includes crosstalk from adjacent output LVPECL applicable to ext. commercial temperature only

## **LVPECL: Typical Termination Scheme**



DSC400



|                                                         |                                  | LVDS Outputs                                                                          |       |                    |     |                   |
|---------------------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------|-------|--------------------|-----|-------------------|
| Output offset Voltage                                   | $V_{OS}$                         | $R=100\Omega$ Differential                                                            | 1.125 |                    | 1.4 | V                 |
| Delta Offset Voltage                                    | $\Delta V_{OS}$                  |                                                                                       |       |                    | 50  | mV                |
| Pk to Pk Output Swing                                   | $V_{PP}$                         | Single-Ended                                                                          |       | 350                |     | mV                |
| Output Transition time <sup>3</sup> Rise Time Fall Time | t <sub>R</sub><br>t <sub>F</sub> | 20% to 80% $R_L = 50\Omega$ , $C_L = 2pF$                                             |       | 200                |     | ps                |
| Frequency                                               | $f_0$                            | Single Frequency                                                                      | 2.3   |                    | 460 | MHz               |
| Output Duty Cycle                                       | SYM                              | Differential                                                                          | 48    |                    | 52  | %                 |
| Supply Current – IO <sup>2</sup>                        | $I_{DDio}$                       | Per output at 125MHz                                                                  |       | 9                  | 12  | mA                |
| Period Jitter                                           | $J_{PER}$                        |                                                                                       |       | 2.5                |     | ps <sub>RMS</sub> |
| Integrated Phase Noise                                  | ${\sf J}_{\sf PH}$               | 200kHz to 20MHz @156.25MHz<br>100kHz to 20MHz @156.25MHz<br>12kHz to 20MHz @156.25MHz |       | 0.28<br>0.4<br>1.7 | 2   | ps <sub>RMS</sub> |

## **LVDS: Typical Termination Scheme**



If the  $100\Omega$  clamping resistor does not exist inside the receiving device, it should be added externally on the PCB and placed as close as possible to the receiver.



|                                                              |                                    | HCSL Outputs                                                                          |            |                     |          |                   |
|--------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------|------------|---------------------|----------|-------------------|
| Output Logic Levels<br>Output logic high<br>Output logic low | V <sub>OH</sub><br>V <sub>OL</sub> | $R_L=50\Omega$                                                                        | 0.725<br>- |                     | -<br>0.1 | V                 |
| Pk to Pk Output Swing                                        |                                    | Single-Ended                                                                          |            | 750                 |          | mV                |
| Output Transition time <sup>3</sup> Rise Time Fall Time      | t <sub>R</sub><br>t <sub>F</sub>   | 20% to 80% $R_L = 50\Omega$ , $C_L = 2pF$                                             | 200        |                     | 400      | ps                |
| Frequency                                                    | $f_0$                              | Single Frequency                                                                      | 2.3        |                     | 460      | MHz               |
| Output Duty Cycle                                            | SYM                                | Differential                                                                          | 48         |                     | 52       | %                 |
| Supply Current – IO <sup>2</sup>                             | $I_{DDio}$                         | Per output at 125MHz                                                                  |            | 20                  | 22       | mA                |
| Period Jitter                                                | $J_{PER}$                          |                                                                                       |            | 2.5                 |          | ps <sub>RMS</sub> |
| Integrated Phase Noise                                       | ${\sf J}_{\sf PH}$                 | 200kHz to 20MHz @156.25MHz<br>100kHz to 20MHz @156.25MHz<br>12kHz to 20MHz @156.25MHz |            | 0.25<br>0.37<br>1.7 | 2        | ps <sub>RMS</sub> |

## **HCSL: Typical Termination Scheme**



 $R_S$  is a series resistor implemented to match the trace impedance. Depending on the board layout, the value may range from 0 to  $30\Omega$ 



|                                                              |                                    | LVCMOS Outputs                                                                  |                     |                    |                          |                   |
|--------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------|---------------------|--------------------|--------------------------|-------------------|
| Output Logic Levels<br>Output logic high<br>Output logic low | V <sub>OH</sub><br>V <sub>OL</sub> | I=±6mA                                                                          | 0.9xV <sub>DD</sub> |                    | -<br>0.1xV <sub>DD</sub> | V                 |
| Output Transition time <sup>3</sup> Rise Time Fall Time      | t <sub>R</sub><br>t <sub>F</sub>   | $20\%$ to $80\%$ $C_L = 15 pF$                                                  |                     | 1.1<br>1.3         | 2<br>2                   | ns                |
| Frequency                                                    | f <sub>0</sub>                     | All temp range except Auto<br>Auto temp range                                   | 2.3                 |                    | 170<br>100               | MHz               |
| Output Duty Cycle                                            | SYM                                |                                                                                 | 45                  |                    | 55                       | %                 |
| Supply Current – IO <sup>2</sup>                             | $I_{DDio}$                         | Per output at 125MHz, $C_L=15pF$                                                |                     | 11                 | 14                       | mA                |
| Period Jitter                                                | $J_{PER}$                          | CLK(0:3) =125MHz                                                                |                     | 3                  |                          | ps <sub>RMS</sub> |
| Integrated Phase Noise                                       | ${f J}_{	ext{PH}}$                 | 200kHz to 20MHz @ 125MHz<br>100kHz to 20MHz @ 125MHz<br>12kHz to 20MHz @ 125MHz |                     | 0.3<br>0.38<br>1.7 | 2                        | ps <sub>RMS</sub> |

#### **LVCMOS: Typical Termination Scheme**



 $R_S$  is a series resistor implemented to match the trace impedance to that of the clock output. Depending on the board layout, the value may range from 0 to  $27\Omega$ 



# **Connection Diagram:**

The connection Diagram below includes recommended capacitors to be placed on each VDD for noise filtering.





# **Output Waveform**

• Differential Output (LVDS, LVPECL, HCSL)



## LVCMOS Output





#### **Solder Reflow Profile**



| MSL 1 @ 260°C refer to JSTD-020C  |              |  |  |  |  |
|-----------------------------------|--------------|--|--|--|--|
| Ramp-up rate (200°C to peak temp) | 3°C/sec max. |  |  |  |  |
| Preheat time 150°C to 200°C       | 60-180 sec   |  |  |  |  |
| Time maintained above 217°C       | 60-150 sec   |  |  |  |  |
| Peak temperature                  | 255-260°C    |  |  |  |  |
| Time within 5°C of actual peak    | 20-40 sec    |  |  |  |  |
| Ramp-down rate                    | 6°C/sec max. |  |  |  |  |
| Time 25°C to peak temperature     | 8 min max.   |  |  |  |  |



# **Package Dimensions**

## 20 QFN, 5.0mm x 3.2 mm



Top View







#### Recommended Land Pattern

#### NOTE:

- 1. Green shaded rectangles in Recommended Land Pattern are solder stencil opening.
- 2. Red shaded rectangle in Recommended Land Pattern is keep-out area.



# **Recommended Solder Pad Layout**



Connect the center pad to ground plane for best thermal performance



#### **Disclaimer:**

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

MICREL, Inc. • 2180 Fortune Drive, San Jose, California 95131 • USA

Phone: +1 (408) 944-0800 • Fax: +1 (408) 474-1000 • Email: hbwhelp@micrel.com • <u>www.micrel.com</u>