

10 LINES EMI FILTER AND ESD PROTECTION

IPAD™

### MAIN PRODUCT CHARACTERISTICS:

Where EMI filtering in ESD sensitive equipment is required :

- LCD for Mobile phones
- Computers and printers
- Communication systems
- MCU Boards

### DESCRIPTION

The EMIF10-LCD01F2 is a 10 lines highly integrated devices designed to suppress EMI/RFI noise in all systems subjected to electromagnetic interferences. The EMIF10 Flip-Chip packaging means the package size is equal to the die size. This filter includes an ESD protection circuitry, which prevents the device from destruction when subjected to ESD surges up 15kV.

### BENEFITS

- EMI symmetrical (I/O) low-pass filter
- High efficiency in EMI filtering
- Very low PCB space consuming: < 7mm<sup>2</sup>
- Lead free package
- Very thin package: 0.69 mm
- High efficiency in ESD suppression on input pins (IEC61000-4-2 level 4)
- High reliability offered by monolithic integration
- High reducing of parasitic elements through integration and wafer level packaging.

### COMPLIES WITH THE FOLLOWING STANDARDS:

### IEC61000-4-2:

Level 4 input pins 15kV (air discharge) 8kV (contact discharge)

MIL STD 833E - Method 3015-6 Class 3



### Table 1: Order Code

| Part Number    | Marking |
|----------------|---------|
| EMIF10-LCD01F2 | FL      |

### Figure 1: Pin Configuration (ball side)



### Figure 2: Basic Cell Configuration



TM: IPAD is a trademark of STMicroelectronics.

March 2005

| Symbol           | Parameter                   | Value       | Unit |
|------------------|-----------------------------|-------------|------|
| Тj               | Junction temperature        | 125         | °C   |
| T <sub>op</sub>  | Operating temperature range | -40 to + 85 | °C   |
| T <sub>stg</sub> | Storage temperature range   | -55 to +150 | °C   |

### Table 2: Absolute Maximum Ratings ( $T_{amb} = 25^{\circ}C$ )

### Table 3: Electrical Characteristics ( $T_{amb} = 25^{\circ}C$ )

| Symbol            | Parameter                                |  |
|-------------------|------------------------------------------|--|
| V <sub>BR</sub>   | Breakdown voltage                        |  |
| I <sub>RM</sub>   | Leakage current @ V <sub>RM</sub>        |  |
| V <sub>RM</sub>   | Stand-off voltage                        |  |
| V <sub>CL</sub>   | Clamping voltage                         |  |
| R <sub>d</sub>    | Dynamic resistance                       |  |
| I <sub>PP</sub>   | Peak pulse current                       |  |
| R <sub>I/O</sub>  | Series resistance between Input & Output |  |
| C <sub>line</sub> | Input capacitance per line               |  |



| Symbol            | Test conditions                                                                                                             | Min. | Тур.  | Max. | Unit |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| V <sub>BR</sub>   | I <sub>R</sub> = 1 mA                                                                                                       | 6    | 8     | 10   | V    |
| I <sub>RM</sub>   | V <sub>RM</sub> = 3V                                                                                                        |      |       | 500  | nA   |
| R <sub>I/O</sub>  |                                                                                                                             | 90   | 100   | 110  | Ω    |
| C <sub>line</sub> | @ 0V bias                                                                                                                   |      | 28    | 35   | pF   |
| Rt / Ft           | Induced rise and fall time 10-90% at 26 MHz frequency signal V = 1.9 V (Rt / Ft input 1 ns, $50\Omega$ impedance generator) |      | 8 (1) |      | ns   |

(1) guaranteed by design

# Figure 3: S21(dB) all lines attenuation measurement and Aplac simulation







5

Figure 5: ESD response to IEC61000-4-2 (+15kV air discharge) on one input and on one output



Figure 7: Line capacitance versus applied voltage



Figure 9: Fall time 10-90% measurements with 1.9V signal at 26 MHz frequency (50 $\Omega$  generator)



Figure 6: ESD response to IEC61000-4-2 (-15kV air discharge) on one input and on one output



Figure 8: Rise time 10-90% measurements with 1.9V signal at 26 MHz frequency (50 $\Omega$  generator)



### Figure 10: Aplac model



### Figure 11: Aplac parameters

| aplacvar Remif10low 100     | BV = 7           |
|-----------------------------|------------------|
| aplacvar Cemif10flow 17.5pF | CJO = Cemif10low |
| Bumps                       | IBV = 1u         |
| aplacvar Lbump 50pH         | IKF = 1000       |
| aplacvar Rbump 20m          | IS = 10f         |
| aplacvar Cbump 1.5pF        | ISR = 100p       |
| Bulk                        | N = 1            |
| aplacvar Rsub 100m          | M = 0.3333       |
| Gnd connections             | RS = 0.015       |
| aplacvar Rgnd 100m          | VJ = 0.6         |
| aplacvar Lgnd 200pH         | TT = 50n         |
| aplacvar Cgnd 0.15pF        |                  |

## Figure 12: Ordering Information Scheme





Figure 13: FLIP-CHIP Package Mechanical Data





### Figure 15: Marking





### Figure 16: FLIP-CHIP Tape and Reel Specification

### **Table 4: Ordering Information**

| Part Number    | Marking | Package   | Weight | Base qty | Delivery mode    |
|----------------|---------|-----------|--------|----------|------------------|
| EMIF10-LCD01F2 | FL      | Flip-Chip | 9.3 mg | 5000     | Tape & reel (7") |

Note: Further packing information available in the application notes

- AN1235: "Flip-Chip: Package description and recommandations for use" - AN1751: "EMI Filters: Recommendations and measurements"

### **Table 5: Revision History**

| Date        | Revision | Description of Changes                                                                |
|-------------|----------|---------------------------------------------------------------------------------------|
| 14-Feb-2005 | 1        | First issue.                                                                          |
| 17-Mar-2005 | 2        | Capacitance Cline specification changed from 47pF (typ) to 28pF (typ) and 35pF (max). |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2005 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com

57