## EMIF10-LCD02F3 10 line EMI filter and ESD protection for LCD and cameras ### Main product characteristics: Where EMI filtering in ESD sensitive equipment is required: - LCD for Mobile phones - Computers and printers - Communication systems - MCU Boards ### Description The EMIF10-LCD02F3 is a 10 lines highly integrated devices designed to suppress EMI/RFI noise in all systems subjected to electromagnetic interferences. The EMIF10 flip chip packaging means the package size is equal to the die size. This filter includes ESD protection circuitry, which prevents damage to the application when subjected to ESD surges up 15kV. ### **Benefits** - Lead free package - EMI symmetrical (I/O) low-pass filter - High efficiency in EMI filtering - 400 µm pitch - Compatible with high speed data rate - Very low PCB space consuming: < 4mm<sup>2</sup> - Very thin package: 0.60 mm - High efficiency in ESD suppression - High reliability offered by monolithic integration - High reducing of parasitic elements through integration and wafer level packaging ### **Order Code** | Part Number | Marking | | | |----------------|---------|--|--| | EMIF10-LCD02F3 | GY | | | ### Pin Configuration (bump side) ### **Basic Cell Configuration** ### Complies with the following standards: #### IEC61000-4-2: Level 4 15 kV (air discharge) 8 kV (contact discharge) on inputs and outputs MIL STD 833E - Method 3015-6 Class 3 Rev 1 www.DataSheet4U<sup>1</sup>68m July 2005 Table 1. Absolute Maximum Ratings | Symbol | Parameter | Value | Unit | |------------------|-----------------------------|-------------|------| | T <sub>j</sub> | Junction temperature | 125 | °C | | T <sub>op</sub> | Operating temperature range | -40 to + 85 | °C | | T <sub>stg</sub> | Storage temperature range | -55 to +150 | °C | # 1 Electrical characteristics (T<sub>amb</sub> = 25°C) | Symbol | Parameter | I.A. | | |-------------------|------------------------------------------|--------|-------------------------------------| | $V_{BR}$ | Breakdown voltage | . ] | | | I <sub>RM</sub> | Leakage current @ V <sub>RM</sub> | - IF I | | | $V_{RM}$ | Stand-off voltage | | V | | V <sub>CL</sub> | Clamping voltage | : ¥ 1. | <u>√¦√</u><br>I <sub>RM</sub><br>IB | | I <sub>PP</sub> | Peak pulse current | | | | R <sub>I/O</sub> | Series resistance between Input & Output | | Ірр | | C <sub>line</sub> | Input capacitance per line | | | | Symbol | Test conditions | Min. | Тур. | Max. | Unit | |-------------------|------------------------------------------------|------|------|------|------| | V <sub>BR</sub> | I <sub>R</sub> = 1 mA | 6 | 8 | 10 | V | | I <sub>RM</sub> | V <sub>RM</sub> = 3V | | 50 | 200 | nA | | R <sub>I/O</sub> | Tolerance ± 20% | | 70 | | Ω | | C <sub>line</sub> | Vline = 0V, V <sub>OSE</sub> = 30 mV, F =1 MHz | | | 30 | pF | Figure 1. S21(dB) all lines attenuation measurement and Aplac simulation Figure 2. Analog cross talk measurements Figure 3. ESD response to IEC61000-4-2 (+15kV air discharge) on one input and on one output Figure 4. ESD response to IEC61000-4-2 (-15kV air discharge) on one input and on one output Figure 5. Line capacitance versus applied voltage 5// 2 Aplac model EMIF10-LCD02F3 # 2 Aplac model Figure 6. Device structure (one cell) Figure 7. Aplac model variables | aplacvar Rline 70<br>aplacvar C_d1 15p | | | | |----------------------------------------|----------|----------|----------| | aplacvar C_d2 15p | | | | | aplacvar C_d3 600p | Diode D1 | Diode D2 | Diode D3 | | aplacvar Ls 950pH | BV=7 | BV=7 | BV=7 | | aplacvar Rs 150m | IBV=1m | IBV=1m | IBV=1m | | aplacvar Lbump 50pH | CJO=C_d1 | CJO=C_d2 | CJO=C_d | | aplacvar Rbump 20m | M=0.28 | M=0.28 | M=0.28 | | aplacvar Cbump 150f | RS=0.1 | RS=0.1 | RS=0.01 | | aplacvar Lgnd 50pH | VJ=0.6 | VJ=0.6 | VJ=0.6 | | aplacvar Rgnd 100m | TT=100n | TT=100n | TT=100n | | aplacvar Rsub 10m | | | | | • | | | | | | | | | # 3 Ordering information scheme 4 Package information EMIF10-LCD02F3 ## 4 Package information Figure 8. Mechanical data Figure 9. Foot print recommendations Copper pad Diameter: 220µm recommended 260µm maximum Solder mask opening: 300µm minimium Solder stencil opening: 220µm recommended YW = week) Dot, ST logo xx = marking z = packaging location yww = datecode (y = year ww = week) XX Z Y W W # 5 Flip-chip tape and reel specifications # 6 Ordering information | Part Number | Marking | Package | Weight | Base qty | Delivery mode | |----------------|---------|-----------|--------|----------|------------------| | EMIF10-LCD02F3 | GY | Flip-Chip | 5.0 mg | 5000 | Tape & reel (7") | ## 7 Revision history | I | Date | Revision | Changes | |---|-------------|----------|------------------| | Ī | 11-Jul-2005 | 1 | Initial release. | 7 Revision history EMIF10-LCD02F3 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners © 2005 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com