# 2.25MHz 1A, Synchronous Step-Down Regulator

#### **General Description**

EML3025 is a high efficiency step down DC/DC converter. It features an extremely low quiescent current, which is suitable for reducing standby power consumption, especially for portable applications.

The device can accept input voltage from 2.5V to 5.5V and deliver up to 1A output current. High 2.25MHz switching frequency allows the use of small surface mount inductors and capacitors to reduce overall PCB board space. Furthermore, the built-in synchronous switch improves efficiency and eliminates external Schottky diode. EML3025 uses different modulation algorithms for various loading conditions: (1) Pulse Width Modulation (PWM) for low output voltage ripple and fixed frequency noise, (2) Pulse Frequency Modulation (PFM) for improving light load efficiency, and (3) Low Dropout (LDO) Mode for providing 100% duty cycle operation during heavy loading. Adopting low reference voltage design reduces regulated output to 0.6V. The adjustable version of this device is available in SOT-23-5 package.

#### **Features**

■ Achieve 97% efficiency

■ Input voltage: 2.5V to 5.5V

Output current up to 1A

■ Reference voltage: 0.6V

 $\blacksquare$  Quiescent current 17  $\mu$  A with no load

■ Internal switching frequency: 2.25MHz

■ No Schottky diode needed

■ Low dropout operation: 100% duty cycle

■ Shutdown current <  $1 \mu$  A

Excellent line and load transient response

Over-temperature protection

### **Applications**

- Blue-Tooth devices
- Cellular and Smart Phones
- Personal Multi-media Player (PMP)
- Wireless networking
- Digital Still Cameras
- Portable applications

### **Typical Application**



Elite Semiconductor Microelectronics Technology Inc.

Publication Date: Mar. 2015 Revision: 1.0 1/13



## **Package Configuration**



#### EML3025-00VF05NRR

00 Adjustable

VF05 SOT-23-5 Package

NRR RoHS & Halogen free package

Commercial Grade Temperature

Rating: -40 to 85°C

Package in Tape & Reel

Order, Mark & Packing information

| Package  | Vout(V)    | Product ID        | Marking                                   | Packing                 |
|----------|------------|-------------------|-------------------------------------------|-------------------------|
| SOT-23-5 | adjustable | EML3025-00VF05NRR | 5 4  3025  Tracking Code  PINI DOT  1 2 3 | Tape & Reel<br>3K units |

### **Pin Functions**

| Pin Name        | SOT-23-5 | Function                                                                     |
|-----------------|----------|------------------------------------------------------------------------------|
| MINI            |          | Power Input Pin. Must be closely decoupled to GND pin with a 4.7µF or        |
| VIN             | '        | greater ceramic capacitor.                                                   |
| GND             | 2        | Ground Pin.                                                                  |
| DIIN            | 3        | Enable Pin. Minimum 1.2V to enable the device. Maximum 0.4V to shut          |
| RUN             |          | down the device.                                                             |
| VFB             |          | Feedback Pin. Receives the feedback voltage from an external resistive       |
| (Adjustable)    |          | divider across the output.                                                   |
| VOUT            | 4        | Output Voltage Pin. An internal resistive divider divides the output voltage |
| (Fixed voltage) |          | down for comparison to the internal reference voltage.                       |
| CIM             | _        | Switch Pin. Must be connected to Inductor. This pin connects to the drains   |
| SW              | 5        | of the internal main and synchronous power MOSFET switches.                  |

Publication Date: Mar. 2015 Revision: 1.0 **2/13** 



### **Absolute Maximum Ratings**

Devices are subjected to fail if they stay above absolute maximum ratings.

| Input Voltage 0.3V to 6V                   | Operating Temperature Range             |
|--------------------------------------------|-----------------------------------------|
| RUN, VFB Voltages 0.3V to V <sub>IN</sub>  | Junction Temperature (Notes 1, 3) 150°C |
| SW Voltage $-0.3V$ to $(V_{IN} + 0.3V)$    | Storage Temperature Range 65°C to 150°C |
| Lead Temperature (Soldering, 10 sec) 260°C | ESD Susceptibility HBM 2KV              |
|                                            | MM 200V                                 |

#### Thermal data

| Package  | Thermal resistance   | Parameter        | Value     |
|----------|----------------------|------------------|-----------|
| SOT-23-5 | heta JA (Note 4)     | Junction-ambient | 134.5°C/W |
|          | $\theta$ JC (Note 5) | Junction-case    | 81°C/W    |

### **Electrical Characteristics**

The lacktriangle denotes specifications which apply over the full operating temperature range, otherwise specifications are  $T_A$  = 25°C.  $V_{IN}$  = 3.6V unless otherwise specified.

| Symbol                  | Parameter                          | Conditions                                          |   | Min   | Тур   | Max   | Units   |
|-------------------------|------------------------------------|-----------------------------------------------------|---|-------|-------|-------|---------|
| V <sub>IN</sub>         | Input Voltage Range                |                                                     |   | 2.5   |       | 5.5   | ٧       |
| I <sub>VFB</sub>        | Feedback Current                   |                                                     |   |       |       | ±100  | nA      |
| $V_{FB}$                | Regulated Feedback Voltage         |                                                     |   | 0.588 | 0.600 | 0.612 | ٧       |
| Vout %                  | Output Voltage Accuracy            | louт=100mA, Vin<3.0V                                |   | -3    |       | +3    | %       |
|                         |                                    | I <sub>OUT</sub> =100mA, Vin=3.0V to 5.5V           | • | -3    |       | +3    | %       |
| $\Delta V_{FB}$         | Reference Voltage Line Regulation  | Vin=2.5V to 5.5V                                    |   |       |       | 0.4   | %/V     |
| $\Delta V_{\text{OUT}}$ | Output Voltage Line Regulation     | Vin=2.5V to 5.5V                                    |   |       |       | 0.4   | %/V     |
| I <sub>PK</sub>         | Peak Inductor Current              | $V_{FB} = 0.5V \text{ or } V_{OUT} = 90\%,$         |   | 1.5   | 2.3   |       | Α       |
| Is                      | PWM Quiescent Current (Note 2)     | $V_{FB} = 0.5V \text{ or } V_{OUT} = 90\%$          |   |       | 205   |       | μΑ      |
|                         | PFM Quiescent Current              | $V_{FB} = 0.65V \text{ or } V_{OUT} = 108\%$        |   |       | 17    |       | μΑ      |
|                         | Shutdown                           | $V_{RUN} = 0V, V_{IN} = 4.2V$                       |   |       | 0.1   | 1     | μΑ      |
| fosc                    | Oscillator Frequency               | V <sub>FB</sub> = 0.6V or V <sub>OUT</sub> = 100%   |   | 1.8   | 2.25  | 2.7   | MHz     |
|                         | Short-Circuit Oscillator Frequency | V <sub>FB</sub> = 0V or V <sub>OUT</sub> = 0V       |   |       | 1.5   |       | MHz     |
| R <sub>PFET</sub>       | R DS(ON) OF PMOS                   | I <sub>sw</sub> = 100mA                             |   |       | 0.24  |       | Ω       |
| R <sub>NFET</sub>       | R DS(ON) OF NMOS                   | $I_{SW} = -100 \text{mA}$                           |   |       | 0.21  |       | Ω       |
| V <sub>UVLO</sub>       | Under Voltage Lock Out             |                                                     |   |       | 1.8   |       | ٧       |
| I <sub>LSW</sub>        | SW Leakage                         | $V_{RUN} = 0V$ , $V_{SW} = 0V$ or 5V, $V_{IN} = 5V$ |   |       |       | ±1    | μΑ      |
|                         | Enable Threshold                   |                                                     |   | 1.2   |       |       | V       |
| V <sub>RUN</sub>        | Shutdown Threshold                 |                                                     |   |       |       | 0.4   | V       |
| I <sub>RUN</sub>        | RUN Leakage Current                |                                                     | • |       |       | ±1    | $\mu$ A |

Note 1:  $T_J$  is a function of the ambient temperature  $T_A$  and power dissipation  $P_D$  ( $T_J = T_A + (P_D) * (165°C/W)$ ).

Note 2: Dynamic quiescent current is higher due to the gate charge being delivered at the switching frequency.

Note 3: This IC has a built-in over-temperature protection to avoid damage from overloaded conditions.

Note 4:  $\theta$  JA is measured in the natural convection at TA=25°C on a highly effective thermal conductivity test board (2 layers , 2SOP) according to the JEDEC 51-7 thermal measurement standard.

Note 5:  $\, \theta \, {
m JC} \, {
m represents}$  the heat resistance between the chip and the package top case.

Publication Date: Mar. 2015 Revision: 1.0 3/13



### **Typical Performance Characteristics**

 $V_{IN}$ =3.6V,  $T_A$ =25°C, unless otherwise specified



Publication Date: Mar. 2015 Revision: 1.0 4/13



### Typical Performance Characteristics (cont.)

 $V_{\text{IN}}$ =3.6V,  $T_{\text{A}}$ =25°C, unless otherwise specified



Publication Date: Mar. 2015 Revision: 1.0 5/13



### Typical Performance Characteristics (cont.)

 $V_{\text{IN}}$ =3.6V,  $T_{\text{A}}$ =25°C, unless otherwise specified





### **Functional Block Diagram**



Publication Date: Mar. 2015 Revision: 1.0 **7/13** 



#### **Applications**

The typical application circuit of adjustable version is shown in Fig.1.

Fixed voltage version is shown below:



#### **Inductor Selection**

Inductor ripple current and core saturation current are the two main factors that decide the Inductor value. A low DCR inductor is preferred.

#### CIN and COUT Selection

A low ESR input capacitor can prevent large voltage transients at  $V_{IN}$ . The RMS current of input capacitor is required larger than  $I_{RMS}$  calculated by:

$$I_{RMS} \stackrel{\cong}{=} I_{OMAX} \frac{\sqrt{V_{OUT}(V_{IN} - V_{OUT})}}{V_{IN}}$$
 Eq. 1

ESR is an important parameter to select  $C_{\text{OUT}}$ , which can be seen in the following output ripple  $V_{\text{OUT}}$  equation:

$$\Delta V_{OUT} \cong \Delta I_{L} \left( ESR + \frac{1}{8 \cdot f \cdot C_{OUT}} \right)$$
 Eq. 2

Cheaper and smaller ceramic capacitors with higher capacitance values are now commercially available. These ceramic capacitors have low ripple currents, high voltage ratings and low ESR which make them suitable for switching regulator applications. It is feasible to optimize very low output ripples by Cout since Cout does not affect the internal control loop stability. X5R or X7R types are recommended since they have the best temperature and voltage characteristics of all ceramics capacitors.

#### Output Voltage (EML3025 adjustable)

In the adjustable version, the output voltage can be determined by:

$$V_{OUT} = 0.6 V \left( 1 + \frac{R_2}{R_1} \right)$$
 Eq. 3

#### **Thermal Considerations**

Although the thermal shutdown circuit is designed in EML3025 to protect the device from thermal damage, the total power dissipation that EML3025 can sustain depends on the thermal capability of the package. The formula to ensure the safe operation is shown in note 1 on page 5.

To avoid the EML3025 from exceeding the maximum junction temperature, the user should perform some thermal analysis during PCB design.

#### **Guidelines for PCB Layout**

To ensure proper operation of the EML3025, please note the following PCB layout guidelines:

- 1. The GND, SW and the VIN trace should be kept short, direct and wide.
- 2. VFB pin must be connected directly to the feedback resistors. Resistive divider R1/R1 must be connected parallel to the output capacitor  $C_{\text{OUT}}$ .
- 3. The Input capacitor  $C_{\text{IN}}$  must be connected to the pin VIN as close as possible.
- 4. Keep SW node away from the sensitive VFB node since this node has high frequency and voltage swing.
- 5. Keep the (-) plates of  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  as close as possible.

Publication Date: Mar. 2015 Revision: 1.0 **8/13** 



### **Applications**

## Typical schematic for PCB layout



Note.

R3 and C4 are reserved locations for testing purposes. They are removed during normal applications.

Publication Date: Mar. 2015 Revision: 1.0 9/13



## Typical schematic for PCB layout (cont.)



Top Layer



**Bottom Layer** 



## **Package Information**

## SOT-23-5



| SYMBPLS | MIN.      | NOM. | MAX. |
|---------|-----------|------|------|
| Α       | 1.05      | 1.20 | 1.35 |
| A1      | 0.05      | 0.10 | 0.15 |
| A2      | 1.00      | 1.10 | 1.20 |
| В       | 0.30      | _    | 0.50 |
| С       | 0.08      | _    | 0.20 |
| D       | 2.80      | 2.90 | 3.00 |
| E       | 2.60      | 2.80 | 3.00 |
| E1      | 1.50 1.60 |      | 1.70 |
| E       | 0.95 BSC  |      |      |
| el      | 1.90 BSC  |      |      |
| L       | 0.30 0.45 |      | 0.55 |
| L1      | 0.60 REF  |      |      |
| θ°      | 0         | 5    | 10   |
| θ2°     | 6         | 8    | 10   |

UNIT: MM



## **Revision History**

| Revision | Date       | Description                                     |
|----------|------------|-------------------------------------------------|
| 0.1      | 2011.10.12 | Original.                                       |
| 1.0      | 2015.03.11 | Revise version to 1.0 & remove preliminary word |

**EML3025** 



## Important Notice

All rights reserved.

No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT.

The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice.

The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others.

Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs.

ESMT's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications.

Publication Date: Mar. 2015 Revision: 1.0 13/13