# EN25S32A (2SC) 32 Megabit 1.8V Serial Flash Memory with 4Kbyte Uniform Sector ### **FEATURES** - Single power supply operation - Full voltage range: 1.65-1.95 volt - Serial Interface Architecture - SPI Compatible: Mode 0 and Mode 3 - 32 M-bit Serial Flash - 32 M-bit / 4096 KByte / 16384 pages - 256 bytes per programmable page - · Standard, Dual or Quad SPI - Standard SPI: CLK, CS#, DI, DO, WP#, HOLD# - Dual SPI: CLK, CS#, DQ<sub>0</sub>, DQ<sub>1</sub>, WP#, HOLD# - Quad SPI: CLK, CS#, DQ<sub>0</sub>, DQ<sub>1</sub>, DQ<sub>2</sub>, DQ<sub>3</sub> - Configurable dummy cycle number - High performance - Normal read - 50MHz - Fast read - Standard SPI: 104MHz with 1 dummy bytes - Dual SPI: 104MHz with 1 dummy bytes - Quad SPI: 104MHz with 3 dummy bytes - Low power consumption - 6 mA typical active current - 0.1 μA typical power down current - Uniform Sector Architecture: - 1024 sectors of 4-Kbyte - 128 blocks of 32-Kbyte - 64 blocks of 64-Kbyte - Any sector or block can be erased individually - Software and Hardware Write Protection: - Write Protect all or portion of memory via software - Enable/Disable protection with WP# pin - High performance program/erase speed - Page program time: 0.5ms typical - Sector erase time: 40ms typical - Half Block erase time 120ms typical - Block erase time 150ms typical - Chip erase time: 12 seconds typical - · Write Suspend and Write Resume - Volatile Status Register Bits - Lockable 3x512 byte OTP security sector - Support Serial Flash Discoverable Parameters (SFDP) signature - Read Unique ID Number - Minimum 100K endurance cycle - Data retention time 20 years - Package Options - 8 pins SOP 150mil body width - 8 pins SOP 200mil body width - 8 pins VSOP 200mil body width - 8 contact VDFN / WSON (6x5mm) - 8 contact USON (4x3x0.55mm) - 8 contact USON (2x3x0.45 mm) - All Pb-free packages are compliant RoHS, Halogen-Free and REACH. - Industrial temperature Range # **GENERAL DESCRIPTION** The device is a 32 Megabit (4096K-byte) Serial Flash memory, with advanced write protection mechanisms. The device supports the single bit and four bits serial input and output commands via standard Serial Peripheral Interface (SPI) pins: Serial Clock, Chip Select, Serial DQ0 (DI) and DQ1(DO), DQ2(WP#) and DQ3(HOLD#). The memory can be programmed 1 to 256 bytes at a time, using the Page Program instruction. The device also offers a sophisticated method for protecting individual blocks against erroneous or malicious program and erase operations. By providing the ability to individually protect and unprotect blocks, a system can unprotect a specific block to modify its contents while keeping the remaining blocks of the memory array securely protected. This is useful in applications where program code is patched or updated on a subroutine or module basis or in applications where data storage segments need to be modified without running the risk of errant modifications to the program code segments. The device is designed to allow either single Sector/Block at a time or full chip erase operation. The device can be configured to protect part of the memory as the software protected mode. The device can sustain a minimum of 100K program/erase cycles on each sector or block. Figure.1 CONNECTION DIAGRAMS (TOP VIEW) 8 - LEAD USON / VDFN / WSON Table 1. Pin Names | Symbol | Pin Name | |--------------------------|---------------------------------------------| | CLK | Serial Clock Input | | DI (DQ <sub>0</sub> ) | Serial Data Input (Data Input Output 0) *1 | | DO (DQ <sub>1</sub> ) | Serial Data Output (Data Input Output 1) *1 | | CS# | Chip Enable | | WP# (DQ <sub>2</sub> ) | Write Protect (Data Input Output 2) *2 | | HOLD# (DQ <sub>3</sub> ) | HOLD# pin (Data Input Output 3) *2 | | V <sub>CC</sub> | Supply Voltage (1.65-1.95 V) | | V <sub>SS</sub> | Ground | | NC | No Connect | ### Note: - 1. DQ<sub>0</sub> and DQ<sub>1</sub> are used for Dual and Quad instructions. - DQ<sub>0</sub> ~ DQ<sub>3</sub> are used for Quad instructions. WP# & HOLD# functions are only available for Standard/Dual SPI. Figure 2. BLOCK DIAGRAM ### Note: - 1. $DQ_0$ and $DQ_1$ are used for Dual instructions. - 2. $DQ_0 \sim DQ_3$ are used for Quad instructions. ### SIGNAL DESCRIPTION # Serial Data Input, Output and IOs (DI, DO and DQ<sub>0</sub>, DQ<sub>1</sub>, DQ<sub>2</sub>, DQ<sub>3</sub>) The device support standard SPI, Dual SPI and Quad SPI operation. Standard SPI instructions use the unidirectional DI (input) pin to serially write instructions, addresses or data to the device on the rising edge of the Serial Clock (CLK) input pin. Standard SPI also uses the unidirectional DO (output) to read data or status from the device on the falling edge CLK. Dual and Quad SPI instruction use the bidirectional IO pins to serially write instruction, addresses or data to the device on the rising edge of CLK and read data or status from the device on the falling edge of CLK. ### Serial Clock (CLK) The SPI Serial Clock Input (CLK) pin provides the timing for serial input and output operations. ("See SPI Mode") ### Chip Select (CS#) The SPI Chip Select (CS#) pin enables and disables device operation. When CS# is high the device is deselected and the Serial Data Output (DO, or $DQ_0$ , $DQ_1$ , $DQ_2$ and $DQ_3$ ) pins are at high impedance. When deselected, the devices power consumption will be at standby levels unless an internal erase, program or status register cycle is in progress. When CS# is brought low the device will be selected, power consumption will increase to active levels and instructions can be written to and data read from the device. After power-up, CS# must transition from high to low before a new instruction will be accepted. ### Write Protect (WP#) The Write Protect (WP#) pin can be used to prevent the Status Register from being written. Used in conjunction with the Status Register's Block Protect (CMP, 4KBL, TB, BP2, BP1 and BP0) bits and Status Register Protect (SRP) bits, a portion or the entire memory array can be hardware protected. The WP# function is only available for standard SPI and Dual SPI operation, when during Quad SPI, this pin is the Serial Data IO (DQ<sub>2</sub>) for Quad I/O operation. WP# default is disable, user can enable it again by write status register command. # **HOLD (HOLD#)** The HOLD# pin allows the device to be paused while it is actively selected. When HDDIS bit is "1" (factory default), the HOLD# pin is disabled. When HOLD# is brought low, while CS# is low, the DO pin will be at high impedance and signals on the DI and CLK pins will be ignored (don't care). The hold function can be useful when multiple devices are sharing the same SPI signals. The HOLD# function is only available for standard SPI and Dual SPI operation, when during Quad SPI, this pin is the Serial Data IO (DQ3) for Quad I/O operation HOLD# default is disable, user can enable it again by write status register command. ### MEMORY ORGANIZATION The memory is organized as: - 4,194,304 bytes - Uniform Sector Architecture 64 blocks of 64-Kbyte 128 sectors of 32-Kbyte 124 sectors of 4-Kbyte 16384 pages (256 bytes each) Each page can be individually programmed (bits are programmed from 1 to 0). The device is Sector, Block or Chip Erasable but not Page Erasable. Table 2. Uniform Block Sector Architecture | 64KB<br>Block | 32KB<br>Block | Sector Address range | | | |---------------|---------------|----------------------|---------|---------| | | 127 | 1023 | 3FF000h | 3FFFFFh | | 63 | | | | : | | | 126 | 1008 | 3F0000h | 3F0FFFh | | | 125 | 1007 | 3EF000h | 3EFFFFh | | 62 | | | | : | | | 124 | 992 | 3E0000h | 3E0FFFh | | | 123 | 991 | 3DF000h | 3DFFFFh | | 61 | | | | : | | | 122 | 976 | 3D0000h | 3D0FFFh | | | | | | : | | | 101 | 815 | 32F000h | 32FFFFh | | 50 | | | : | : | | | 100 | 800 | 320000h | 320FFFh | | | 99 | 799 | 31F000h | 31FFFFh | | 49 | | | | : | | | 98 | 784 | 310000h | 310FFFh | | | 97 | 783 | 30F000h | 30FFFFh | | 48 | | | | : | | | 96 | 768 | 300000h | 300FFFh | | 64KB<br>Block | 32KB<br>Block | Sector | Address range | | | |---------------|---------------|--------|---------------|---------|--| | | 95 | 767 | 2FF000h | 2FFFFFh | | | 47 | | | | | | | | 94 | 752 | 2F0000h | 2F0FFFh | | | | 93 | 751 | 2EF000h | 2EFFFFh | | | 46 | | | | | | | | 92 | 736 | 2E0000h | 2E0FFFh | | | | 91 | 735 | 2DF000h | 2DFFFFh | | | 45 | | | : | | | | | 90 | 720 | 2D0000h | 2D0FFFh | | | | | | : | | | | | 69 | 559 | 22F000h | 22FFFFh | | | 34 | | | : | | | | | 68 | 544 | 220000h | 220FFFh | | | | 67 | 543 | 21F000h | 21FFFFh | | | 33 | | : | : | | | | | 66 | 528 | 210000h | 210FFFh | | | | 65 | 527 | 20F000h | 20FFFFh | | | 32 | | | : | | | | | 64 | 512 | 200000h | 200FFFh | | | 64KB<br>Block | 32KB<br>Block | Sector | Address range | | | |---------------|---------------|--------|---------------|----------|--| | | 63 | 511 | 01FF000h | 01FFFFFh | | | 31 | | | | | | | | 62 | 496 | 01F0000h | 01F0FFFh | | | | 61 | 495 | 01EF000h | 01EFFFFh | | | 30 | | | | | | | | 60 | 480 | 01E0000h | 01E0FFFh | | | | 59 | 479 | 01DF000h | 01DFFFFh | | | 29 | | | | | | | | 58 | 464 | 01D0000h | 01D0FFFh | | | | | : | | : | | | | 37 | 303 | 012F000h | 012FFFFh | | | 18 | | | | | | | | 36 | 288 | 0120000h | 0120FFFh | | | | 35 | 287 | 011F000h | 011FFFFh | | | 17 | | | | | | | | 34 | 272 | 0110000h | 0110FFFh | | | | 33 | 271 | 010F000h | 010FFFFh | | | 16 | | | | | | | | 32 | 256 | 0100000h | 0100FFFh | | | 64KB<br>Block | 32KB<br>Block | Sector | Address range | | |---------------|---------------|--------|---------------|----------| | | 31 | 255 | 00FF000h | 00FFFFFh | | 15 | | | | : | | | 30 | 240 | 00F0000h | 00F0FFFh | | | 29 | 239 | 00EF000h | 00EFFFFh | | 14 | | | | : | | | 28 | 224 | 00E0000h | 00E0FFFh | | | 27 | 223 | 00DF000h | 00DFFFFh | | 13 | | | : | : | | | 26 | 208 | 00D0000h | 00D0FFFh | | | : | : | : | | | | 5 | 47 | 002F000h | 002FFFFh | | 2 | | : | | : | | | 4 | 32 | 0020000h | 0020FFFh | | | 3 | 31 | 001F000h | 001FFFFh | | 1 | | | : | : | | | 2 | 16 | 0010000h | 0010FFFh | | | 1 | 15 | 000F000h | 000FFFFh | | 0 | • | | | : | | | 0 | 0 | 0000000h | 0000FFFh | ### **OPERATING FEATURES** ### Standard SPI Modes The device is accessed through an SPI compatible bus consisting of four signals: Serial Clock (CLK), Chip Select (CS#), Serial Data Input (DI) and Serial Data Output (DO). Both SPI bus operation Modes 0 (0, 0) and 3 (1, 1) are supported. The primary difference between Mode 0 and Mode 3, as shown in Figure 3, concerns the normal state of the CLK signal when the SPI bus master is in standby and data is not being transferred to the Serial Flash. For Mode 0 the CLK signal is normally low. For Mode 3 the CLK signal is normally high. In either case data input on the DI pin is sampled on the rising edge of the CLK. Data output on the DO pin is clocked out on the falling edge of CLK. Figure 3. SPI Modes ### **Dual SPI Instruction** The device supports Dual SPI operation when using the "Dual Output Fast Read and Dual I/ O FAST\_READ" (3Bh and BBh) instructions. These instructions allow data to be transferred to or from the Serial Flash memory at two to three times the rate possible with the standard SPI. The Dual Read instructions are ideal for quickly downloading code from Flash to RAM upon power-up (code-shadowing) or for application that cache code-segments to RAM for execution. The Dual output feature simply allows the SPI input pin to also serve as an output during this instruction. When using Dual SPI instructions the DI and DO pins become bidirectional I/O pins; DQ<sub>0</sub> and DQ<sub>1</sub>. All other operations use the standard SPI interface with single output signal. ### **Quad I/O SPI Modes** The device supports Quad output operation when using the Quad I/O Fast Read (EBh). This instruction allows data to be transferred to or from the Serial Flash memory at four to six times the rate possible with the standard SPI. The Quad Read instruction offer a significant improvement in continuous and random access transfer rates allowing fast code-shadowing to RAM or for application that cache code-segments to RAM for execution. Figure 4. Quad I/O SPI Modes # **Full Quad SPI Modes (QPI)** The device also supports Full Quad SPI Mode (QPI) function while using the Enable Quad Peripheral Interface mode (EQPI) (38h). When using Quad SPI instruction the DI and DO pins become bidirectional I/O pins; DQ0 and DQ1, and the WP# and HOLD# pins become DQ2 and DQ3 respectively. Figure 5. Full Quad SPI Modes ### **Page Programming** To program one data byte, two instructions are required: Write Enable (WREN), which is one byte, and a Page Program (PP) or Quad Input Page Program (QPP) sequence, which consists of four bytes plus data. This is followed by the internal Program cycle (of duration $t_{PP}$ ). To spread this overhead, the Page Program (PP) or Quad Input Page Program (QPP) instruction allows up to 256 bytes to be programmed at a time (changing bits from 1 to 0) provided that they lie in consecutive addresses on the same page of memory. ### Sector Erase, Half Block Erase, Block Erase and Chip Erase The Page Program (PP) or Quad Input Page Program (QPP) instruction allows bits to be reset from 1 to 0. Before this can be applied, the bytes of memory need to have been erased to all 1s (FFh). This can be achieved a sector at a time, using the Sector Erase (SE) instruction, half a block at a time using the Half Block Erase (HBE) instruction, a block at a time using the Block Erase (BE) instruction or throughout the entire memory, using the Chip Erase (CE) instruction. This starts an internal Erase cycle (of duration $t_{SE}$ , $t_{HBE}$ , $t_{BE}$ or $t_{CE}$ ). The Erase instruction must be preceded by a Write Enable (WREN) instruction. ### Polling During a Write, Program or Erase Cycle A further improvement in the time to Write Status Register (WRSR, WRSR3), Program (PP, QPP) or Erase (SE, HBE, BE or CE) can be achieved by not waiting for the worst case delay ( $t_W$ , $t_{PP}$ , $t_{SE}$ , $t_{HBE}$ , $t_{BE}$ or $t_{CE}$ ). The Write In Progress (WIP) bit is provided in the Status Register so that the application program can monitor its value, polling it to establish when the previous Write cycle, Program cycle or Erase cycle is complete. ### Active Power, Stand-by Power and Deep Power-Down Modes When Chip Select (CS#) is Low, the device is enabled, and in the Active Power mode. When Chip Select (CS#) is High, the device is disabled, but could remain in the Active Power mode until all internal cycles have completed (Program, Erase, Write Status Register). The device then goes into the Stand-by Power mode. The device consumption drops to $I_{CC1}$ . The Deep Power-down mode is entered when the specific instruction (the Enter Deep Power-down Mode (DP) instruction) is executed. The device consumption drops further to $I_{CC2}$ . The device remains in this mode until another specific instruction (the Release from Deep Power-down Mode and Read Device ID (RDI) instruction) is executed. All other instructions are ignored while the device is in the Deep Power-down mode. This can be used as an extra software protection mechanism, when the device is not in active use, to protect the device from inadvertent Write, Program or Erase instructions. ### **Write Protection** Applications that use non-volatile memory must take into consideration the possibility of noise and other adverse system conditions that may compromise data integrity. To address this concern, the device provides the following data protection mechanisms: - Power-On Reset and an internal timer (t<sub>PUW</sub>) can provide protection against inadvertent changes while the power supply is outside the operating specification. - Program, Erase and Write Status Register instructions are checked that they consist of a number of clock pulses that is a multiple of eight, before they are accepted for execution. - All instructions that modify data must be preceded by a Write Enable (WREN) instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state by the following events: - Power-up - Write Disable (WRDI) instruction completion or Write Status Register (WRSR) instruction completion or Write Status Register 3 (WRSR3) instruction completion or Page Program (PP) or Quad Input Page Program (QPP) instruction completion or Sector Erase (SE) instruction completion or Half Block Erase (HBE) / Block Erase (BE) instruction completion or Chip Erase (CE) instruction completion - The Block Protect (CMP, 4KBL, TB, BP2, BP1, BP0) bits allow part of the memory to be configured as read-only. This is the Software Protected Mode (SPM). - The Write Protect (WP#) signal allows the Block Protect (CMP, 4KBL, TB, BP2, BP1, BP0) bits and Status Register Protect (SRP) bit to be protected. This is the Hardware Protected Mode (HPM). - In addition to the low power consumption feature, the Deep Power-down mode offers extra software protection from inadvertent Write, Program and Erase instructions, as all instructions are ignored except one particular instruction (the Release from Deep Power-down instruction). **Table 3. Protected Area Sizes Sector Organization** | Status Register Content <sup>1</sup> | | | | | | | Memory Con | tent <sup>2</sup> | | |--------------------------------------|------|----|-----|-----|-----|----------------|-----------------|-------------------|--------------| | СМР | 4KBL | ТВ | BP2 | BP1 | BP0 | Protect Areas | Addresses | Density | Portion | | 0 | Х | Х | 0 | 0 | 0 | None | None | None | None | | 0 | 0 | 0 | 0 | 0 | 1 | Block 63 | 3F0000h-3FFFFFh | 64KB | Upper 1/64 | | 0 | 0 | 0 | 0 | 1 | 0 | Block 62 to 63 | 3E0000h-3FFFFh | 128KB | Upper 1/32 | | 0 | 0 | 0 | 0 | 1 | 1 | Block 60 to 63 | 3C0000h-3FFFFh | 256KB | Upper 1/16 | | 0 | 0 | 0 | 1 | 0 | 0 | Block 56 to 63 | 380000h-3FFFFFh | 512KB | Upper 1/8 | | 0 | 0 | 0 | 1 | 0 | 1 | Block 48 to 63 | 300000h-3FFFFFh | 1024KB | Upper 1/4 | | 0 | 0 | 0 | 1 | 1 | 0 | Block 32 to 63 | 200000h-3FFFFFh | 2048KB | Upper 1/2 | | 0 | 0 | 1 | 0 | 0 | 1 | Block 0 | 000000h-00FFFFh | 64KB | Lower 1/64 | | 0 | 0 | 1 | 0 | 1 | 0 | Block 0 to 1 | 000000h-01FFFFh | 128KB | Lower 1/32 | | 0 | 0 | 1 | 0 | 1 | 1 | Block 0 to 3 | 000000h-03FFFFh | 256KB | Lower 1/16 | | 0 | 0 | 1 | 1 | 0 | 0 | Block 0 to 7 | 000000h-07FFFFh | 512KB | Lower 1/8 | | 0 | 0 | 1 | 1 | 0 | 1 | Block 0 to 15 | 000000h-0FFFFh | 1024KB | Lower 1/4 | | 0 | 0 | 1 | 1 | 1 | 0 | Block 0 to 31 | 000000h-1FFFFFh | 2048KB | Lower 1/2 | | 0 | 1 | 0 | 0 | 0 | 1 | Block 63 | 3FF000h-3FFFFFh | 4KB | Upper 1/1024 | | 0 | 1 | 0 | 0 | 1 | 0 | Block 63 | 3FE000h-3FFFFh | 8KB | Upper 1/512 | | 0 | 1 | 0 | 0 | 1 | 1 | Block 63 | 3FC000h-3FFFFFh | 16KB | Upper 1/256 | | 0 | 1 | 0 | 1 | 0 | Х | Block 63 | 3F8000h-3FFFFFh | 32KB | Upper 1/128 | | 0 | 1 | 0 | 1 | 1 | 0 | Block 63 | 3F8000h-3FFFFFh | 32KB | Upper 1/128 | | 0 | 1 | 1 | 0 | 0 | 1 | Block 0 | 000000h-000FFFh | 4KB | Lower 1/1024 | | 0 | 1 | 1 | 0 | 1 | 0 | Block 0 | 000000h-001FFFh | 8KB | Lower 1/512 | | 0 | 1 | 1 | 0 | 1 | 1 | Block 0 | 000000h-003FFFh | 16KB | Lower 1/256 | | 0 | 1 | 1 | 1 | 0 | Χ | Block 0 | 000000h-007FFFh | 32KB | Lower 1/128 | | 0 | 1 | 1 | 1 | 1 | 0 | Block 0 | 000000h-007FFFh | 32KB | Lower 1/128 | | 0 | Х | Х | 1 | 1 | 1 | Block 0 to 63 | 000000h-3FFFFFh | 4096KB | All | | | Status | Regist | er Cont | ent <sup>1</sup> | | Memory Content <sup>2</sup> | | | | | |-----|--------|--------|---------|------------------|-----|-----------------------------|-----------------|---------|-----------------|--| | CMP | 4KBL | ТВ | BP2 | BP1 | BP0 | Protect Areas | Addresses | Density | Portion | | | 1 | Х | Х | 0 | 0 | 0 | Block 0 to 63 | 000000h-3FFFFFh | 4096KB | All | | | 1 | 0 | 0 | 0 | 0 | 1 | Block 0 to 62 | 000000h-3EFFFFh | 4032KB | Lower 63/64 | | | 1 | 0 | 0 | 0 | 1 | 0 | Block 0 to 61 | 000000h-3DFFFFh | 3968KB | Lower 31/32 | | | 1 | 0 | 0 | 0 | 1 | 1 | Block 0 to 59 | 000000h-3BFFFFh | 3840KB | Lower 15/16 | | | 1 | 0 | 0 | 1 | 0 | 0 | Block 0 to 55 | 000000h-37FFFFh | 3584KB | Lower 7/8 | | | 1 | 0 | 0 | 1 | 0 | 1 | Block 0 to 47 | 000000h-2FFFFFh | 3072KB | Lower 3/4 | | | 1 | 0 | 0 | 1 | 1 | 0 | Block 0 to 31 | 000000h-1FFFFFh | 2048KB | Lower 1/2 | | | 1 | 0 | 1 | 0 | 0 | 1 | Block 1 to 63 | 010000h-3FFFFFh | 4032KB | Upper 63/64 | | | 1 | 0 | 1 | 0 | 1 | 0 | Block 2 to 63 | 020000h-3FFFFFh | 3968KB | Upper 31/32 | | | 1 | 0 | 1 | 0 | 1 | 1 | Block 4 to 63 | 040000h-3FFFFFh | 3840KB | Upper 15/16 | | | 1 | 0 | 1 | 1 | 0 | 0 | Block 8 to 63 | 080000h-3FFFFFh | 3584KB | Upper 7/8 | | | 1 | 0 | 1 | 1 | 0 | 1 | Block 16 to 63 | 100000h-3FFFFFh | 3072KB | Upper 3/4 | | | 1 | 0 | 1 | 1 | 1 | 0 | Block 32 to 63 | 200000h-3FFFFFh | 2048KB | Upper 1/2 | | | 1 | 1 | 0 | 0 | 0 | 1 | Block 0 to 63 | 000000h-3FEFFFh | 4092KB | Lower 1023/1024 | | | 1 | 1 | 0 | 0 | 1 | 0 | Block 0 to 63 | 000000h-3FDFFFh | 4088KB | Lower 511/512 | | | 1 | 1 | 0 | 0 | 1 | 1 | Block 0 to 63 | 000000h-3FBFFFh | 4080KB | Lower 255/256 | | | 1 | 1 | 0 | 1 | 0 | Х | Block 0 to 63 | 000000h-3F7FFFh | 4064KB | Lower 127/128 | | | 1 | 1 | 0 | 1 | 1 | 0 | Block 0 to 63 | 000000h-3F7FFFh | 4064KB | Lower 127/128 | | | 1 | 1 | 1 | 0 | 0 | 1 | Block 0 to 63 | 001000h-3FFFFFh | 4092KB | Upper 1023/1024 | | | 1 | 1 | 1 | 0 | 1 | 0 | Block 0 to 63 | 002000h-3FFFFFh | 4088KB | Upper 511/512 | | | 1 | 1 | 1 | 0 | 1 | 1 | Block 0 to 63 | 004000h-3FFFFFh | 4080KB | Upper 255/256 | | | 1 | 1 | 1 | 1 | 0 | Χ | Block 0 to 63 | 008000h-3FFFFFh | 4064KB | Upper 127/128 | | | 1 | 1 | 1 | 1 | 1 | 0 | Block 0 to 63 | 008000h-3FFFFFh | 4064KB | Upper 127/128 | | | 1 | Х | Х | 1 | 1 | 1 | None | None | None | None | | ### Notes: - 1. X = don't care - If any Erase or Program command specifies a memory region that contains protected data portion, this command will be ignored. ## **Enable Boot Lock** The Enable Boot Lock feature enables user to lock the 64KB block/sector on the top/bottom of the device for protection. The bits' definitions are described in the following table. **Table 4. The Enable Boot Lock feature** | Register Bit | Туре | Description | Function | |--------------|-------------------------|---------------------------|-------------------------------------------------| | Normal Mode | | | | | S6 | non-volatile / volatile | 4KBL bit | 0 : 64KB-Block (default)<br>1 : Sector | | S5 | non-volatile / volatile | TB(top/bottom) bit | 0 : Top (default)<br>1 : Bottom | | OTP Mode | | | | | S3 | OTP / volatile bit | EBL(Enable Boot Lock) bit | 0 (default) 1 : 64KB-block/Sector lock selected | ## **INSTRUCTIONS** All instructions, addresses and data are shifted in and out of the device, most significant bit first. Serial Data Input (DI) is sampled on the first rising edge of Serial Clock (CLK) after Chip Select (CS#) is driven Low. Then, the one-byte instruction code must be shifted in to the device, most significant bit first, on Serial Data Input (DI), each bit being latched on the rising edges of Serial Clock (CLK). The instruction set is listed in Table 5. Every instruction sequence starts with a one-byte instruction code. Depending on the instruction, it might be followed by address bytes, or data bytes, or both or none. Chip Select (CS#) must be driven High after the last bit of the instruction sequence has been shifted in. In the case of a Read Data Bytes (READ), Read Data Bytes at Higher Speed (Fast\_Read), Dual Output Fast Read (3Bh), Dual I/O Fast Read (BBh), Quad Output Fast Read (6Bh), Quad Input/Output FAST\_READ (EBh), Read Status Register (RDSR), Read Status Register 2 (RDSR2), Read Status Register 3 (RDSR3) or Release from Deep Power-down, and Read Device ID (RDI) instruction, the shifted-in instruction sequence is followed by a data-out sequence. Chip Select (CS#) can be driven High after any bit of the data-out sequence is being shifted out. In the case of a write instruction, Chip Select (CS#) must be driven High exactly at a byte boundary, otherwise the instruction is rejected, and is not executed. That is, Chip Select (CS#) must driven High when the number of clock pulses after Chip Select (CS#) being driven Low is an exact multiple of eight. For Page Program, if at any time the input byte is not a full byte, nothing will happen and WEL will not be reset. In the case of multi-byte commands of Page Program (PP), Quad Input Page Program (QPP) and Release from Deep Power Down (RES) minimum number of bytes specified has to be given, without which, the command will be ignored. In the case of Page Program, if the number of byte after the command is less than 4 (at least 1 data byte), it will be ignored too. In the case of SE and HBL/BE, exact 24-bit address is a must, any less or more will cause the command to be ignored. All attempts to access the memory array during a Write Status Register cycle, Program cycle or Erase cycle are ignored, and the internal Write Status Register cycle, Program cycle or Erase cycle continues unaffected. ### **Table 5A. Instruction Set** | Instruction Name | Byte 1<br>Code | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | n-Bytes | |--------------------------------------------------------------|----------------|------------------------|------------|------------|----------------------|----------------------|---------------------------| | RSTEN | 66h | | | | | | | | RST <sup>(1)</sup> | 99h | | | | | | | | EQPI | 38h | | | | | | | | RSTQIO <sup>(2)</sup> | FFh | | | | | | | | Write Enable (WREN) | 06h | | | | | | | | Volatile Status Register Write Enable (3) | 50h | | | | | | | | Write Disable (WRDI)/<br>Exit OTP mode | 04h | | | | | | | | Read Status Register (RDSR) | 05h | (S7-S0) <sup>(4)</sup> | | | | | continuous <sup>(5)</sup> | | Read Status Register 2 (RDSR2) | 09h | (S7-S0) <sup>(4)</sup> | | | | | continuous <sup>(5)</sup> | | Read Status Register 3 (RDSR3) | 95h | (S7-S0) <sup>(4)</sup> | | | | | | | Read Status Register 4 (RDSR4) | 85h | (S7-S0) <sup>(4)</sup> | | | | | | | Write Status Register (WRSR) | 01h | S7-S0 | | | | | | | Write Status Register 3 (WRSR3) | C0h | S7-S0 | | | | | | | Write Status Register 4 (WRSR4) | C1h | S7-S0 | | | | | | | Write Suspend | B0h | | | | | | | | Write Resume | 30h | | | | | | | | Deep Power-down | B9h | | | | | | | | Release from Deep<br>Power-down, and read<br>Device ID (RES) | ABh | dummy | dummy | dummy | (ID7-ID0) | | (6) | | Release from Deep<br>Power-down (RDP) | | | | | | | | | Manufacturer/<br>Device ID | 90h | dummy | dummy | 00h<br>01h | (M7-M0)<br>(ID7-ID0) | (ID7-ID0)<br>(M7-M0) | (7) | | Read Identification (RDID) | 9Fh | (M7-M0) | (ID15-ID8) | (ID7-ID0) | (8) | | | | Enter OTP mode | 3Ah | | | | | | () | | Read SFDP mode and Unique ID Number | 5Ah | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (Next Byte) continuous | #### Notes: - 1. RST command only executed if RSTEN command is executed first. Any intervening command will disable Reset. - 2. Release Full Quad SPI or Fast Read Enhanced mode. Device accepts eight-clocks command in Standard SPI mode, or two-clocks command in Full Quad SPI mode. - 3. Volatile Status Register Write Enable command must precede WRSR command without any intervening commands to write data to Volatile Status Register. - 4. Data bytes are shifted with Most Significant Bit first. Byte fields with data in parenthesis "( )" indicate data being read from the device on the DO pin. - 5. The Status Register contents will repeat continuously until CS# terminates the instruction. - 6. The Device ID will repeat continuously until CS# terminates the instruction. - 7. The Manufacturer ID and Device ID bytes will repeat continuously until CS# terminates the instruction. 00h on Byte 4 starts with MID and alternate with DID, 01h on Byte 4 starts with DID and alternate with MID. - 8. (M7-M0): Manufacturer, (ID15-ID8): Memory Type, (ID7-ID0): Memory Capacity. # Table 5B. Instruction Set (Read Instruction) | Instruction Name | OP Code | Address<br>bits | Dummy bits /<br>Clocks (Default) | Data Out | Remark | |-----------------------|---------|-----------------|----------------------------------|----------|-------------------------------------------| | Read Data | 03h | 24 bits | 0 | (D7-D0,) | (Next Byte) continuous | | Fast Read | 0Bh | 24 bits | 8 bits / 8 clocks | (D7-D0,) | (Next Byte) continuous | | Dual Output Fast Read | 3Bh | 24 bits | 8 bits / 8 clocks | (D7-D0,) | (one byte<br>Per 4 clocks,<br>continuous) | | Dual I/O Fast Read | BBh | 24 bits | 8 bits / 4 clocks | (D7-D0,) | (one byte<br>Per 4 clocks,<br>continuous) | | Quad Output Fast Read | 6Bh | 24 bits | 8 bits / 8 clocks | (D7-D0,) | (one byte<br>per 2 clocks,<br>continuous) | | Quad I/O Fast Read | EBh | 24 bits | 24 bits / 6 clocks | (D7-D0,) | (one byte<br>per 2 clocks,<br>continuous) | # **Table 5C. Instruction Set (Program Instruction)** | Instruction Name | OP Code | Address<br>bits | Dummy bits /<br>Clocks (Default) | Data Out | Remark | |-------------------------------|---------|-----------------|----------------------------------|----------|-------------------------------------------| | Page Program (PP) | 02h | 24 bits | 0 | (D7-D0,) | (Next Byte) continuous | | Quad Input Page Program (QPP) | 32h | 24 bits | 0 | (D7-D0,) | (one byte<br>per 2 clocks,<br>continuous) | # **Table 5D. Instruction Set (Erase Instruction)** | Instruction Name | OP Code | Address<br>bits | Dummy bits /<br>Clocks (Default) | Data Out | Remark | |----------------------------|----------|-----------------|----------------------------------|----------|--------| | Sector Erase (SE) | 20h | 24 bits | 0 | (D7-D0,) | | | 32K Half Block Erase (HBE) | 52h | 24 bits | 0 | (D7-D0,) | | | 64K Block Erase (BE) | D8h | 24 bits | 0 | (D7-D0,) | | | Chip Erase (CE) | C7h/ 60h | 24 bits | 0 | (D7-D0,) | | # Table 5E. Instruction Set (Read Instruction support mode and dummy cycle setting) | Instruction Name | OP Code | Start From | SPI/QPI <sup>(1)</sup> | Dummy Cycle <sup>(2)</sup> | | | |-----------------------|---------|------------|------------------------|----------------------------|----------------|--| | instruction name | OP Code | SPI | QPI | Start From SPI | Start From QPI | | | Read Data | 03h | Yes | No | N/A | N/A | | | Fast Read | 0Bh | Yes | Yes | 8 clocks | By SR3.4~3.5 | | | Dual Output Fast Read | 3Bh | Yes | No | 8 clocks | N/A | | | Dual I/O Fast Read | BBh | Yes | No | 4 clocks | N/A | | | Quad Output Fast Read | 6Bh | Yes | No | 8 clocks | N/A | | | Quad I/O Fast Read | EBh | Yes | Yes | By SR3.4~3.5 | By SR3.4~3.5 | | #### Note: - 1. 'Start From SPI/QPI' means if this command is initiated from SPI or QPI mode. - 2. The dummy byte settings please refer to table 10. # **Table 6. Manufacturer and Device Identification** | OP Code | (M7-M0) | (ID15-ID0) | (ID7-ID0) | |---------|---------|------------|-----------| | ABh | | | 75h | | 90h | 1Ch | | 75h | | 9Fh | 1Ch | 3816h | | 17 ### Reset-Enable (RSTEN) (66h) and Reset (RST) (99h) The Reset operation is used as a system (software) reset that puts the device in normal operating Ready mode. This operation consists of two commands: Reset-Enable (RSTEN) and Reset (RST). To reset the device the host drives CS# low, sends the Reset-Enable command (66h), and drives CS# high. Next, the host drives CS# low again, sends the Reset command (99h), and drives CS# high. The Reset operation requires the Reset-Enable command followed by the Reset command. Any command other than the Reset command after the Reset-Enable command will disable the Reset-Enable. A successful command execution will reset the status register, see Figure 6 for SPI Mode and Figure 6.1 for Quad Mode. A device reset during an active Program or Erase operation aborts the operation, which can cause the data of the targeted address range to be corrupted or lost. Depending on the prior operation, the reset timing may vary. Recovery from a Write operation requires more software latency time $(t_{SR})$ than recovery from other operations. Figure 6. Reset-Enable and Reset Sequence Diagram Figure 6.1 Reset-Enable and Reset Sequence Diagram under QPI Mode ### **Software Reset Flow** # Note: - Reset-Enable (RSTEN) (66h) and Reset (RST) (99h) commands need to match standard SPI or QPI (quad) mode. - 2. Continue (Enhance) EB mode need to use quad Reset-Enable (RSTEN) (66h) and quad Reset (RST) (99h) commands. - If user is not sure it is in SPI or Quad mode, we suggest to execute sequence as follows: Quad Reset-Enable (RSTEN) (66h) -> Quad Reset (RST) (99h) -> SPI Reset-Enable (RSTEN) (66h) -> SPI Reset (RST) (99h) to reset. - 4. The reset command could be executed during embedded program and erase process, QPI mode, Continue EB mode and suspend mode to back to SPI mode. - 5. This flow can release the device from Deep power down mode. - 6. The Status Register Bit and Status Register 2 Bit will reset to default value after reset done. - If user reset device during erase, the embedded reset cycle software reset latency will take about 28us in worst case. - 8. User can't do software reset command while doing 4K/32K erase operation. ### Enable Quad Peripheral Interface mode (EQPI) (38h) The Enable Quad Peripheral Interface mode (EQPI) instruction will enable the flash device for Quad SPI bus operation. Upon completion of the instruction, all instructions thereafter will be 4-bit multiplexed input/output until a power cycle or "Reset Quad I/O instruction" instruction, as shown in Figure 7. The device did not support the Read Data Bytes (READ) (03h), Dual Output Fast Read (3Bh) and Dual Input/Output FAST\_READ (BBh) and Quad Output Fast Read (6Bh) modes while the Enable Quad Peripheral Interface mode (EQPI) (38h) turns on. Figure 7. Enable Quad Peripheral Interface mode Sequence Diagram ### Reset Quad I/O (RSTQIO) or Release Quad I/O Fast Read Enhancement Mode (FFh) The Reset Quad I/O instruction resets the device to 1-bit Standard SPI operation. To execute a Reset Quad I/O operation, the host drives CS# low, sends the Reset Quad I/O command cycle (FFh) then, drives CS# high. This command can't be used in Standard SPI mode. User also can use the FFh command to release the Quad I/O Fast Read Enhancement Mode. The detail description, please see the Quad I/O Fast Read Enhancement Mode section. ### Note: If the system is in the Quad I/O Fast Read Enhance Mode in QPI Mode, it is necessary to execute FFh command by two times. The first FFh command is to release Quad I/O Fast Read Enhance Mode, and the second FFh command is to release EQPI Mode. ### Write Enable (WREN) (06h) The Write Enable (WREN) instruction (Figure 8) sets the Write Enable Latch (WEL) bit. The Write Enable Latch (WEL) bit must be set prior to every Page Program (PP), Quad Input Page Program (QPP), Sector Erase (SE), Block Erase (HBE/BE), Chip Erase (CE) and Write Status Register (WRSR/WRSR3) instruction. The Write Enable (WREN) instruction is entered by driving Chip Select (CS#) Low, sending the instruction code, and then driving Chip Select (CS#) High. The instruction sequence is shown in Figure 10.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 8. Write Enable Instruction Sequence Diagram ### Volatile Status Register Write Enable (50h) This feature enable user to change memory protection schemes quickly without waiting for the typical non-volatile bit write cycles or affecting the endurance of the Status Register non-volatile bits. The Volatile Status Register Write Enable (50h) command won't set the Write Enable Latch (WEL) bit, it is only valid for 'Write Status Register' (01h) command to change the Volatile Status Register bit values. To write to Volatile Status Register, issue the Volatile Status Register Write Enable (50h) command prior issuing WRSR (01h). The Status Register bits will be refresh to Volatile Status Register (SR[7:2]) within $t_{SHSL2}$ (50ns). Upon power off or the execution of a Software/Hardware Reset, the volatile Status Register bit values will be lost, and the non-volatile Status Register bit values will be restored. The instruction sequence is shown in Figure 9. The instruction sequence is shown in Figure 10.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 9. Volatile Status Register Write Enable Instruction Sequence Diagram # Write Disable (WRDI) (04h) The Write Disable instruction (Figure 10) resets the Write Enable Latch (WEL) bit in the Status Register to a 0 or exit from OTP mode to normal mode. The Write Disable instruction is entered by driving Chip Select (CS#) low, shifting the instruction code "04h" into the DI pin and then driving Chip Select (CS#) high. Note that the WEL bit is automatically reset after Power-up and upon completion of the Write Status Register, Page Program, Sector Erase, Block Erase (HBE/BE) and Chip Erase instructions. The instruction sequence is shown in Figure 10.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 10. Write Disable Instruction Sequence Diagram Figure 10.1 Write Enable/Disable Instruction Sequence under QPI Mode ## Read Status Register (RDSR) (05h) The Read Status Register (RDSR) instruction allows the Status Register to be read. The Status Register may be read at any time, even while a Program, Erase or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register continuously, as shown in Figure 11. The instruction sequence is shown in Figure 11.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 11. Read Status Register Instruction Sequence Diagram Figure 11.1 Read Status Register Instruction Sequence under QPI Mode # **Table 7. Status Register Bit Locations** | SR7 | SR6 | SR5 | SR4 | SR3 | SR2 | SR1 | SR0 | |------|----------|----------|----------|-----|------|------|-----| | SRP | 4KBL | ТВ | BP2 | BP1 | BP0 | WEL | WIP | | SPL0 | Reversed | Reversed | Reversed | EBL | SPL1 | SPL2 | WIP | Table 7. 1 Status Register Bit Locations (In Normal mode) | SR7 | SR6 | SR5 | SR4 | SR3 | SR2 | SR1 | SR0 | |--------------------------------------|------------------------------------------------|--------------------------------------|------------------------------------|------------------------------------|------------------------------------|---------------------------------------------|---------------------------------------------------------| | SRP<br>(Status Register<br>Protect) | 4KBL<br>(4KB boot<br>lock) | TB<br>(Top / Bottom<br>Protect) | <b>BP2</b><br>(Block<br>Protected) | <b>BP1</b><br>(Block<br>Protected) | BP0<br>(Block<br>Protected) | WEL<br>(Write Enable<br>Latch) | WIP<br>(Write In<br>Progress) | | 1 = status register<br>write disable | 1 = Sector<br>0 = 64KB<br>Block<br>(default 0) | 1 = Bottom<br>0 = Top<br>(default 0) | (note 2) | (note 2) | (note 2) | 1 = write enable<br>0 = not write<br>enable | 1 = write<br>operation<br>0 = not in write<br>operation | | Volatile bit /<br>Non-volatile bit | Volatile bit /<br>Non-volatile bit | Volatile bit /<br>Non-volatile bit | Volatile bit /<br>Non-volatile bit | Volatile bit /<br>Non-volatile bit | Volatile bit /<br>Non-volatile bit | Read only bit | Read only bit | Table 7.2 Status Register Bit Locations (In OTP mode) | SR7 | SR6 | SR5 | SR4 | SR3 | SR2 | SR1 | SR0 | |------------------------------------------|--------------|--------------|--------------|----------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------------------| | SPL0 | | | | EBL<br>(Enable Boot<br>Lock) | SPL1 | SPL2 | WIP<br>(Write In Progress<br>bit) | | 1 = security<br>sector 0 is<br>protected | Reserved bit | Reserved bit | Reserved bit | 1 = lock selected<br>64KB-Block/Sector | 1 = security<br>sector 1 is<br>protected | 1 = security<br>sector 2 is<br>protected | 1 = write operation<br>0 = not in write<br>operation | | OTP bit | | | | OTP bit /<br>Volatile bit | OTP bit | OTP bit | Read only bit | ### Note: - In OTP mode, SR7 bit is served as SPL0 bit; SR3 bit is served as EBL bit; SR2 bit is served as SPL1 bit; SR1 bit is served as SPL2 bit and SR0 bit is served as WIP bit. - 2. See the table 3 "Protected Area Sizes Sector Organization". The status and control bits of the Status Register are as follows: **WIP bit.** The Write In Progress (WIP) bit indicates whether the memory is busy with a Write Status Register, Program or Erase cycle. When set to 1, such a cycle is in progress, when reset to 0 no such cycle is in progress. **WEL bit.** The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write Status Register, Program or Erase instruction is accepted. BP2, BP1, BP0 bits. The Block Protect (BP2, BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against Program and Erase instructions. These bits are written with the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP2, BP1, BP0) bits is set to 1, the relevant memory area (as defined in Table 3.) becomes protected against Page Program (PP), Quad Input Page Program (QPP), Sector Erase (SE) and Block Erase (HBE/BE) instructions. The Block Protect (BP2, BP1, BP0) bits can be written and provided that the Hardware Protected mode has not been set. The Chip Erase (CE) instruction is executed if all memory regions aren't protected by the Block Protect (CMP, 4KBL, TB, BP2, BP1, BP0) bits and EBL bit is 0. **TB bit.** The Top/Bottom Protect Bit (TB) controls if the Block Protect Bits (BP2, BP1, BP0) protect from the Top (TB = 0) or the Bottom (TB = 1) of the array as shown in the Protected Area Sizes Sector Organization table. It also controls if the Top (TB=0) or the Bottom (TB=1) 64KB-block/sector is protected when Boot Lock feature is enabled. The factory default setting is TB = 0. The TB bit can be set with the Write Status Register instruction. **4KBL bit.** The 4KB Boot Lock bit (4KBL) is set by WRSR command. It is used to set the protection area size as block (64KB) or sector (4KB) while EBL bit is set to 1. 4KBL also controls Block Protect Table, please refer to Protected Area Sizes Sector Organization Table. **SRP bit.** The Status Register Protect (SRP) bit is operated in conjunction with the Write Protect (WP#) signal. The Status Register Write Protect (SRP) bit and Write Protect (WP#) signal allow the device to be put in the Hardware Protected mode (when the Status Register Protect (SRP) bit is set to 1, and Write Protect (WP#) is driven Low). In this mode, the bits of the Status Register (4KBL, TB, BP2, BP1, BP0) and Status Register 4 (WPDIS, HDDIS, CMP) become read-only bits and the Write Status Register (WRSR) instruction is no longer accepted for execution. In OTP mode, SR7~SR0 bits are served as SPL0 bit, EBL bit, SPL1 bit, SPL2 bit and WIP bit. **SPL2** bit. The SPL2 bit is non-volatile One Time Program (OTP) bit in status register that provide the write protect control and status to the security sector 2. User can read/program/erase security sector 2 as normal sector while SPL2 value is equal 0, after SPL2 is programmed with 1 by WRSR command, the security sector 2 is protected from program and erase operation. The SPL2 bit can only be programmed once. **SPL1 bit.** The SPL1 bit is non-volatile One Time Program (OTP) bit in status register that provide the write protect control and status to the security sector 1. User can read/program/erase security sector 1 as normal sector while SPL1 value is equal 0, after SPL1 is programmed with 1 by WRSR command, the security sector 1 is protected from program and erase operation. The SPL1 bit can only be programmed once. **EBL bit.** The Enable Boot Lock (EBL) bit is used to enable the Boot Lock feature. When this bit is programmed to '1', the sector/block selected by the TB bit and 4KBL bit will be locked. **SPL0** bit. The SPL0 bit is non-volatile One Time Program (OTP) bit in status register that provide the write protect control and status to the security sector 0. User can read/program/erase security sector 0 as normal sector while SPL0 value is equal 0, after SPL0 is programmed with 1 by WRSR command, the security sector 0 is protected from program and erase operation. The SPL0 bit can only be programmed once. Reserved bit. Status Register bit locations SR6~SR4 in OTP mode are reserved for future use. ## Read Status Register 2 (RDSR2) (09h) The Read Status Register 2 (RDSR2) instruction allows the Status Register 2 to be read. The Status Register 2 may be read at any time, even while a Write Suspend or Write Resume cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register 2 continuously, as shown in Figure 12. The instruction sequence is shown in Figure 12.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 12. Read Status Register 2 Instruction Sequence Diagram Figure 12.1 Read Status Register 2 Instruction Sequence under QPI Mode Table 8. Status Register 2 Bit Locations | SR2.7 | SR2.6 | SR2.5 | SR2.4 | SR2.3 | SR2.2 | SR2.1 | SR2.0 | |--------------|--------------|--------------|----------------|-------------------------------------------------------------|---------------------------------------------------------|-----------------|---------------------------------------------------------| | Reserved bit | | | Reserved bit 0 | WSP<br>(Write Suspend<br>Program bits) | WSE<br>(Write Suspend<br>Erase status bit) | Reserved<br>bit | WIP<br>(Write In<br>Progress bit)<br>(Note 1) | | | Reserved bit | Reserved bit | | 1 = Program<br>suspended<br>0 = Program is<br>not suspended | 1 = Erase<br>suspended<br>0 = Erase is not<br>suspended | | 1 = write<br>operation<br>0 = not in write<br>operation | | | | | | volatile bit | volatile bit | | volatile bit | | | | | | Read Only | Read Only | | Read Only | ### Note: - 1. The default of each volatile bit is "0" at Power-up or after reset. - 2. When executed the (RDSR2) (09h) command, the WIP (SR2.0) value is the same as WIP (SR0) in table 7. The status and control bits of the Suspend Status Register 2 are as follows: **WIP bit.** The Write In Progress (WIP) bit indicates whether the memory is busy with a Write Status Register, Program or Erase cycle. **WSE bit.** The Write Suspend Erase Status (WSE) bit indicates when an Erase operation has been suspended. The WSE bit is "1" after the host issues a suspend command during an Erase operation. Once the suspended Erase resumes, the WSE bit is reset to "0". **WSP bit.** The Write Suspend Program Status (WSP) bit indicates when a Program operation has been suspended. The WSP is "1" after the host issues a suspend command during the Program operation. Once the suspended Program resumes, the WSP bit is reset to "0". **Reserved bit.** Status Register 2 bit locations SR2.1, SR2.4 $\sim$ SR2.7 are reserved for future use. Current devices will read 0 for these bit locations. It is recommended to mask out the reserved bit when testing the Status Register 2. Doing this will ensure compatibility with future devices. ### Read Status Register 3 (RDSR3) (95h) The Read Status Register 3 (RDSR3) instruction allows the Status Register 3 to be read. The Status Register 3 may be read at any time, even while a Write Suspend or Write Resume cycle is in progress. When one of these bytes is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Read Status Register 3 continuously, as shown in Figure 13. The instruction sequence is shown in Figure 13.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 13. Read Status Register 3 Instruction Sequence Diagram Figure 13.1 Read Status Register 3 Instruction Sequence in QPI Mode **Table 9. Status Register 3 Bit Locations** | SR3.7 | SR3.6 | SR3.5 | SR3.4 | SR3.3 | SR3.2 | SR3.1 | SR3.0 | |------------------|--------------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------|--------------|----------------------|-------|-------| | | | <b>Dummy Byte</b> (1)<br>Default = 00 | | • | put Drive<br>trength | | | | Reserved bit bit | 00 = 3 Bytes<br>01 = 2 Bytes<br>10 = 4 Bytes<br>11 = 5 Bytes | | 00 = 67% (2/3) Drive (default)<br>01 = Full Drive<br>10 = 50% (1/2) Drive<br>11 = 33% (1/3) Drive | | Reserved bit | | | | | | volatile bit | | volatile bit | | | | #### Note: - 1. 2 Bytes (4 clocks in Quad mode), 3 Bytes (6 clocks in Quad mode), - 4 Bytes (8 clocks in Quad mode), 5 Bytes (10 clocks in Quad mode) The status and control bits of the Status Register 3 are as follows: **Output Drive Strength bit.** The Output Drive Strength (SR3.3 and SR3.2) bits indicate the status of output Drive Strength in I/O pins. **Dummy Byte bit.** The Dummy Byte (SR3.5 and SR3.4) bits indicate the status of the number of dummy byte in high performance read. Reserved bit. SR3.7, SR3.6, SR3.1 and SR3.0 are reserved for future use. Table 10. SR3.4 and SR3.5 Status (for Dummy Bytes) | Instruction Name | Op Code | Start<br>Address <sup>(1)</sup> | Dummy Byte settings<br><=104MHz | |-------------------|---------|---------------------------------|---------------------------------| | | | Byte | 00 (3) | | Fast Read | 0Bh | Word | 01 (2) | | | | Dword | 01 (2) | | | EBh | Byte | 00 (3) | | Quad IO Fast Read | | Word | 01 (2) | | | | Dword | 01 (2) | ### Note: 1. "Dword" means the start address is 4-byte aligned (i.e. Start Address is 0, 4, 8...), "Word" means the start address is 2-byte aligned (i.e. Start Address is 0, 2, 4, 8...) and "Byte" means the start address can be anywhere without 2-byte or 4-byte aligned. ## Read Status Register 4 (RDSR4) (85h) The Read Status Register 4 (RDSR4) instruction allows the Status Register 4 to be read. The Status Register may be read at any time, even while a Program, Erase or Write Status Register 4 cycle is in progress. It is also possible to read the Status Register continuously, as shown in Figure 14. The instruction sequence is shown in Figure 14.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 14. Read Status Register 4 Instruction Sequence Diagram Figure 14.1 Read Status Register 4 Instruction Sequence under QPI Mode **Table 11. Status Register 4 Bit Locations** | SR4.7 | SR4.6 | SR4.5 | SR4.4 | SR4.3 | SR4.2 | SR4.1 | SR4.0 | |--------------|------------------------------------|--------------|--------------|--------------|-------------------------------------------------------|------------------------------------------------------------|------------------------------------------------| | Reserved bit | CMP<br>(Complement<br>Portect) | Reserved bit | Reserved bit | Reserved bit | WPDIS<br>(WP#<br>disabled) | HDDIS<br>(HOLD#<br>disabled) | <b>WIP</b><br>(Write In<br>Progress) | | | (note 1) | | | | 1 = WP#<br>disable<br>0= WP#<br>enable<br>(default 1) | 1 = HOLD#<br>disable<br>0 = HOLD#<br>enable<br>(default 1) | 1 = write operation 0 = not in write operation | | | Volatile bit /<br>Non-volatile bit | | | | Volatile bit /<br>Non-volatile bit | Volatile bit /<br>Non-volatile bit | Read only bit | #### Note: 1. See the table 3 "Protected Area Sizes Sector Organization". The status and control bits of the Status Register 4 are as follows: **WIP bit.** The Write In Progress (WIP) bit indicates whether the memory is busy with a Write Status Register, Program or Erase cycle. When set to 1, such a cycle is in progress, when reset to 0 no such cycle is in progress. **CMP bit.** The Complement Protect bit (CMP) is a non-volatile bit in Status Register 4. It is used in conjunction with 4KBL, TB, BP2, BP1, BP0 bits to provide mode flexibility for the array protection. The default setting is CMP=0. **WPDIS** bit. The Write Protect disable (WPDIS) bit, non-volatile bit, when it is reset to "1" (factory default) to disable WP# function or is set to "0" to enabled WP# function. No matter WPDIS is "0" or "1", the system can executes Quad I/O Fast Read (EBh) or EQPI (38h) command directly. User can use Flash Programmer to set WPDIS as "1" and then the host system can let WP# keep floating in SPI mode. **HDDIS bit.** The HOLD# disable bit (HDDIS), non-volatile bit, it indicates the HOLD# is disabled or not. When it is "1" (factory default), the HOLD# is disable. On the other hand, while HDDIS bit is "0", the HOLD# is enabled. If the system executes Quad mode commands, this HDDIS bit becomes no affection since HOLD# function will be disabled by Quad mode commands. **Reserved bits.** In Status Register 4, SR4.3, SR4.4, SR4.5 and SR4.7 are reserved for future use. It is recommended to mask out the reserved bit when testing the Status Register 4. Doing this will ensure compatibility with future devices. ### Write Status Register (WRSR) (01h) The Write Status Register (WRSR) instruction allows new values to be written to the Status Register. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded and executed, the device sets the Write Enable Latch (WEL). The Write Status Register (WRSR) instruction is entered by driving Chip Select (CS#) Low, followed by the instruction code and the data byte on Serial Data Input (DI). The instruction sequence is shown in Figure 15. The Write Status Register (WRSR) instruction has no effect on S1 and S0 of the Status Register. Chip Select (CS#) must be driven High after the eighth bit of the data byte has been latched in. If not, the Write Status Register (WRSR) instruction is not executed. As soon as Chip Select (CS#) is driven High, the self-timed Write Status Register cycle (whose duration is $t_W$ ) is initiated. While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed. When the cycle is completed, the Write Enable Latch (WEL) is reset. The Write Status Register (WRSR) instruction allows the user to change the values of the Block Protect (CMP, 4KBL, TB, BP2, BP1, BP0) bits, to define the size of the area that is to be treated as read-only, as defined in Table 3. The Write Status Register (WRSR) instruction also allows the user to set or reset the Status Register Protect (SRP) bit in accordance with the Write Protect (WP#) signal. The Status Register Protect (SRP) bit and Write Protect (WP#) signal allow the device to be put in the Hardware Protected Mode (HPM). The Write Status Register (WRSR) instruction is not executed once the Hardware Protected Mode (HPM) is entered. The instruction sequence is shown in Figure 15.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. ## NOTE: In the OTP mode without enabling Volatile Status Register function (50h), WRSR command is used to program SPL0 bit, SPL1 bit, SPL2 bit and EBL bit to '1', but these bits can only be programmed once. Figure 15. Write Status Register Instruction Sequence Diagram Figure 15.1 Write Status Register Instruction Sequence in QPI Mode ### Read Data Bytes (READ) (03h) The device is first selected by driving Chip Select (CS#) Low. The instruction code for the Read Data Bytes (READ) instruction is followed by a 3-byte address (A23-A0), each bit being latched-in during the rising edge of Serial Clock (CLK). Then the memory contents, at that address, is shifted out on Serial Data Output (DO), each bit being shifted out, at a maximum frequency $f_R$ , during the falling edge of Serial Clock (CLK). The instruction sequence is shown in Figure 16. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. The whole memory can, therefore, be read with a single Read Data Bytes (READ) instruction. When the highest address is reached, the address counter rolls over to 000000h, allowing the read sequence to be continued indefinitely. The Read Data Bytes (READ) instruction is terminated by driving Chip Select (CS#) High. Chip Select (CS#) can be driven High at any time during data output. Any Read Data Bytes (READ) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 16. Read Data Instruction Sequence Diagram ### Read Data Bytes at Higher Speed (FAST\_READ) (0Bh) The device is first selected by driving Chip Select (CS#) Low. The instruction code for the Read Data Bytes at Higher Speed (FAST\_READ) instruction is followed by a 3-byte address (A23-A0) and a dummy byte, each bit being latched-in during the rising edge of Serial Clock (CLK). Then the memory contents, at that address, is shifted out on Serial Data Output (DO), each bit being shifted out, at a maximum frequency $F_{R_3}$ during the falling edge of Serial Clock (CLK). The instruction sequence is shown in Figure 17. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. The whole memory can, therefore, be read with a single Read Data Bytes at Higher Speed (FAST\_READ) instruction. When the highest address is reached, the address counter rolls over to 000000h, allowing the read sequence to be continued indefinitely. The Read Data Bytes at Higher Speed (FAST\_READ) instruction is terminated by driving Chip Select (CS#) High. Chip Select (CS#) can be driven High at any time during data output. Any Read Data Bytes at Higher Speed (FAST\_READ) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. The instruction sequence is shown in Figure 17.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 17. Fast Read Instruction Sequence Diagram Figure 17.1 Fast Read Instruction Sequence in QPI Mode #### **Dual Output Fast Read (3Bh)** The Dual Output Fast Read (3Bh) is similar to the standard Fast Read (0Bh) instruction except that data is output on two pins, $DQ_0$ and $DQ_1$ , instead of just $DQ_1$ . This allows data to be transferred from the device at twice the rate of standard SPI devices. The Dual Output Fast Read instruction is ideal for quickly downloading code from to RAM upon power-up or for applications that cache code-segments to RAM for execution. Similar to the Fast Read instruction, the Dual Output Fast Read instructions can operation at the highest possible frequency of FR (see AC Electrical Characteristics). This is accomplished by adding eight "dummy clocks after the 24-bit address as shown in Figure 18. The dummy clocks allow the device's internal circuits additional time for setting up the initial address. The input data during the dummy clock is "don't care". However, the DI pin should be high-impedance prior to the falling edge of the first data out clock. Figure 18. Dual Output Fast Read Instruction Sequence Diagram ### **Dual Input / Output FAST\_READ (BBh)** The Dual I/O Fast Read (BBh) instruction allows for improved random access while maintaining two IO pins, DQ<sub>0</sub> and DQ<sub>1</sub>. It is similar to the Dual Output Fast Read (3Bh) instruction but with the capability to input the Address bits (A23-0) two bits per clock. This reduced instruction overhead may allow for code execution (XIP) directly from the Dual SPI in some applications. The Dual I/O Fast Read instruction enable double throughput of Serial Flash in read mode. The address is latched on rising edge of CLK, and data of every two bits (interleave 2 I/O pins) shift out on the falling edge of CLK at a maximum frequency. The first address can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single Dual I/O Fast Read instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing Dual I/O Fast Read instruction, the following address/dummy/data out will perform as 2-bit instead of previous 1-bit, as shown in Figure 19. Figure 19. Dual Input / Output Fast Read Instruction Sequence Diagram ### **Quad Output Fast Read (6Bh)** The Quad Output Fast Read (6Bh) instruction is similar to the Dual Output Fast Read (3Bh) instruction except that data is output through four pins, DQ0, DQ1, DQ2 and DQ3 and eight dummy clocks are required prior to the data output. The Quad Output dramatically reduces instruction overhead allowing faster random access for code execution (XIP) directly from the Quad SPI. The Quad Output Fast Read (6Bh) address is latching on rising edge of CLK, and data of every four bits (interleave on 4 I/O pins) shift out on the falling edge of CLK at a maximum frequency FR. The first address can be any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single Quad Output Fast Read instruction. The address counter rolls over to 0 when the highest address has been reached. The sequence of issuing Quad Output Fast Read (6Bh) instruction is: CS# goes low -> sending Quad Output Fast Read (6Bh) instruction -> 24-bit address on DQ0 -> 8 dummy clocks -> data out interleave on DQ3, DQ2, DQ1 and DQ0 -> to end Quad Output Fast Read (6Bh) operation can use CS# to high at any time during data out, as shown in Figure 20. The WP# (DQ2) and HOLD# (DQ3) need to drive high before address input if WPDIS and HDDIS bits in Status Register are 0. Figure 20. Quad Output Fast Read Instruction Sequence Diagram ### Quad Input / Output FAST\_READ (EBh) The Quad Input/Output FAST\_READ (EBh) instruction is similar to the Dual I/O Fast Read (BBh) instruction except that address and data bits are input and output through four pins, DQ<sub>0</sub>, DQ<sub>1</sub>, DQ<sub>2</sub> and DQ<sub>3</sub> and six dummy clocks are required prior to the data output. The Quad I/O dramatically reduces instruction overhead allowing faster random access for code execution (XIP) directly from the Quad SPI. The Quad Input/Output FAST\_READ (EBh) instruction enable quad throughput of Serial Flash in read mode. The address is latching on rising edge of CLK, and data of every four bits (interleave on 4 I/O pins) shift out on the falling edge of CLK at a maximum frequency F<sub>R</sub>. The first address can be any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single Quad Input/Output FAST\_READ instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing Quad Input/Output FAST\_READ instruction, the following address/dummy/data out will perform as 4-bit instead of previous 1-bit. The sequence of issuing Quad Input/Output FAST\_READ (EBh) instruction is: CS# goes low -> sending Quad Input/Output FAST\_READ (EBh) instruction -> 24-bit address interleave on $DQ_3$ , $DQ_2$ , $DQ_1$ and $DQ_0$ -> 6 dummy clocks -> data out interleave on $DQ_3$ , $DQ_2$ , $DQ_1$ and $DQ_0$ -> to end Quad Input/Output FAST\_READ (EBh) operation can use CS# to high at any time during data out, as shown in Figure 21. The instruction sequence is shown in Figure 21.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 21. Quad Input / Output Fast Read Instruction Sequence Diagram Figure 21.1 Quad Input / Output Fast Read Instruction Sequence in QPI Mode Another sequence of issuing Quad Input/Output FAST\_READ (EBh) instruction especially useful in random access is : CS# goes low -> sending Quad Input/Output FAST\_READ (EBh) instruction -> 24-bit address interleave on DQ $_3$ , DQ $_2$ , DQ $_1$ and DQ $_0$ -> performance enhance toggling bit P[7:0] -> 4 dummy clocks -> data out interleave on DQ $_3$ , DQ $_2$ , DQ $_1$ and DQ $_0$ till CS# goes high -> CS# goes low (reduce Quad Input/Output FAST\_READ (EBh) instruction) -> 24-bit random access address, as shown in Figure 22. In the performance – enhancing mode, P[7:4] must be toggling with P[3:0]; likewise P[7:0] = A5h, 5Ah, F0h or 0Fh can make this mode continue and reduce the next Quad Input/Output FAST\_READ (EBh) instruction. Once P[7:4] is no longer toggling with P[3:0]; likewise P[7:0] = FFh, 00h, AAh or 55h. These commands will reset the performance enhance mode. And afterwards CS# is raised or issuing FFh command (CS# goes high -> CS# goes low -> sending FFh -> CS# goes high) instead of no toggling, the system then will escape from performance enhance mode and return to normal operation. While Program/ Erase/ Write Status Register is in progress, Quad Input/Output FAST\_READ (EBh) instruction is rejected without impact on the Program/ Erase/ Write Status Register current cycle. The instruction sequence is shown in Figure 22.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 22. Quad Input/Output Fast Read Enhance Performance Mode Sequence Diagram Figure 22.1 Quad Input/Output Fast Read Enhance Performance Mode Sequence in QPI Mode ### Write Status Register 3 (C0h) The Write Status Register 3 (C0h) command can be used to set output drive strength in I/O pins and the number of dummy byte in high performance read. To set output I/O driver strength and dummy byte, the host driver CS# low, sends the Write Status Register 3 (C0h) and one data byte, then drivers CS# high. After power-up or reset, the output drive strength is set to full drive (00b) and the dummy byte is set to 3 bytes (00b), please refer to Table 9 for Status Register 3 data and Figure 23 for the sequence. In QPI mode, a cycle is two nibbles, or two clocks, long, most significant nibble first. The instruction sequence is shown in Figure 23.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 23. Write Status Register 3 Instruction Sequence Diagram Note: MSN = Most Significant Nibble, LSN = Least Significant Nibble Figure 23.1 Write Status Register 3 Instruction Sequence Diagram in QPI mode ### Write Status Register 4 (C1h) The Write Status Register 4 (C1h) command can be used to enable or disable HOLD# and WP# pin by using HDDIS and WPDIS bit and set CMP bit to protect array data. This register also can driver CS# low, sends the Write Status Register 4(C1h) and one data byte, then drivers CS# high, please refer to Table 8 for Status Register 4 data and Figure 24 for the sequence. In QPI mode, a cycle is two nibbles, or two clocks, most significant nibble first. The Write Status Register 4 (WRSR4) instruction also allows the user to set or reset the Status Register Protect (SRP) bit in accordance with the Write Protect (WP#) signal. The Status Register Protect (SRP) bit and Write Protect (WP#) signal allow the device to be put in the Hardware Protected Mode (HPM). The Write Status Register 4 (WRSR4) instruction is not executed once the Hardware Protected Mode(HPM) is entered. The instruction sequence is shown in Figure 24.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 24. Write Status Register 4 Instruction Sequence Diagram LSN = Least Significant Nibble Figure 24.1 Write Status Register 4 Instruction Sequence Diagram in QPI mode Note: MSN = Most Significant Nibble, ### Page Program (PP) (02h) The Page Program (PP) instruction allows bytes to be programmed in the memory. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL). The Page Program (PP) instruction is entered by driving Chip Select (CS#) Low, followed by the instruction code, three address bytes and at least one data byte on Serial Data Input (DI). If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data that goes beyond the end of the current page are programmed from the start address of the same page (from the address whose 8 least significant bits (A7-A0) are all zero). Chip Select (CS#) must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 25. If more than 256 bytes are sent to the device, previously latched data are discarded and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If less than 256 Data bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other bytes of the same page. Chip Select (CS#) must be driven High after the eighth bit of the last data byte has been latched in, otherwise the Page Program (PP) instruction is not executed. As soon as Chip Select (CS#) is driven high, the self-timed Page Program cycle (whose duration is tpp) is initiated. While the Page Program cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Page Program (PP) instruction applied to a page which is protected by the Block Protect (CMP, 4KBL, TB, BP2, BP1, BP0) bits (see Table 3) is not executed. The instruction sequence is shown in Figure 25.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 25. Page Program Instruction Sequence Diagram Figure 25.1 Program Instruction Sequence in QPI Mode 47 ### Quad Input Page Program (QPP) (32h) The Quad Page Program (QPP) instruction allows up to 256 bytes of data to be programmed at previously erased (FFh) memory locations using four pins: DQ0, DQ1, DQ2 and DQ3. The Quad Page Program can improve performance for PROM Programmer and applications that have slow clock speeds < 5MHz. Systems with faster clock speed will not realize much benefit for the Quad Page Program instruction since the inherent page program time is much greater than the time it take to clockin the data. To use Quad Page Program (QPP) the WP# and HOLD# Disable (WPDIS and HDDIS) bit in Status Register must be set to 1. A Write Enable instruction must be executed before the device will accept the Quad Page Program (QPP) instruction (SR.1, WEL=1). The instruction is initiated by driving the CS# pin low then shifting the instruction code "32h" followed by a 24-bit address (A23-A0) and at least one data byte, into the IO pins. The CS# pin must be held low for the entire length of the instruction while data is being sent to the device. All other functions of Quad Page Program (QPP) are identical to standard Page Program. The Quad Page Program (QPP) instruction sequence is shown in Figure 26. Figure 26. Quad Input Page Program Instruction Sequence Diagram (SPI Mode only) # Write Suspend (B0h) Write Suspend allows the interruption of Sector Erase, Block Erase or Page Program operations in order to write or read data in another portion of memory. The original operation can be continued with Write Resume command. The instruction sequence is shown in Figure 27. Only one write operation can be suspended at a time; if an operation is already suspended, the device will ignore the Write Suspend command. Write Suspend during Chip Erase is ignored; Chip Erase is not a valid command while a write is suspended. Suspend to suspend ready timing: 20us. Resume to another suspend timing: min 0.3us. typ 200us #### Note User can use resume to another suspend minimum timing for issue next suspend after resume, but the device needs equal or longer typical time to make other progress after resume command. Figure 27. Write Suspend Instruction Sequence Diagram ### **Write Suspend During Sector Erase or Block Erase** Issuing a Write Suspend instruction during Erasing allows the host to read any block which is not being erased or to program any block which is not being erased. Program commands pointing to the suspended sector will be ignored. Any attempt to read from the suspended block will output unknown data because the Sector or Block Erase will be incomplete. To execute a Write Suspend operation, the host drives CS# low, sends the Write Suspend command cycle (B0h), then drives CS# high. A cycle is two nibbles long, most significant nibble first. The Suspend Status register indicates that the erase has been suspended by changing the WSE bit from "0" to "1", but the device will not accept another command until it is ready. To determine when the device will accept a new command, poll the WIP bit in the Suspend Status register or after issue erase suspend command, latency time 20us is needed before issue another command. For "Suspend to Read", "Resume to Read", "Resume to Suspend" timing specification please note Figure 28.1, 28.2 and 28.3. ### Write Suspend During Page Programming Issuing a Write Suspend instruction during Page Programming allows the host to read any page which is not being programmed or to erase any sector which is not being programmed. Erase commands pointing to the suspended sector will be ignored. Any attempt to read from the suspended page will output unknown data because the program will be incomplete. To execute a Write Suspend operation, the host drives CS# low, sends the Write Suspend command cycle (B0h), then drives CS# high. A cycle is two nibbles long, most significant nibble first. The Suspend Status register indicates that the programming has been suspended by changing the WSP bit from "0" to "1", but the device will not accept another command until it is ready. To determine when the device will accept a new command, poll the WIP bit in the Suspend Status register or after issue program suspend command, latency time 20us is needed before issue another command. For "Suspend to Read", "Resume to Read", "Resume to Suspend" timing specification please note Figure 28.1, 28.2 and 28.3. The instruction sequence is shown in Figure 29.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 28.1 Suspend to Read Latency Figure 28.2 Resume to Read Latency Figure 28.3 Resume to Suspend Latency ## Write Resume (30h) Write Resume restarts a Write command that was suspended, and changes the suspend status bit in the Status Register 2 (WSE or WSP) back to "0". The instruction sequence is shown in Figure 29. To execute a Write Resume operation, the host drives CS# low, sends the Write Resume command cycle (30h), then drives CS# high. A cycle is two nibbles long, most significant nibble first. To determine if the internal, self-timed Write operation completed, poll the WIP bit in the Status Register 2, or wait the specified time $t_{SE}$ , $t_{HBE}$ , $t_{BE}$ or $t_{PP}$ for Sector Erase, Half Block Erase, Block Erase or Page Programming, respectively. The total write time before suspend and after resume will not exceed the uninterrupted write times $t_{SE}$ , $t_{HBE}$ , $t_{BE}$ or $t_{PP}$ . Resume to another suspend operation requires latency time of 200us. The instruction sequence is shown in Figure 29.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 29. Write Resume Instruction Sequence Diagram Figure 29.1 Write Suspend/Resume Instruction Sequence in QPI Mode Figure 30. Write Suspend/Resume Flow ## Note: - 1. The 'WIP' can be either checked by command '09' or '05' polling. - 2. 'Wait for write cycle' can be referring to maximum write cycle time or polling the WIP. - 'Wait for suspend latency', after issue program suspend command, latency time 20us is needed before issue another command or polling the WIP. - 4. The 'WSP' and 'WSE' can be checked by command '09' polling. - 5. 'Suspend done' means the chip can do further operations allowed by suspend spec. ### Sector Erase (SE) (20h) The Sector Erase (SE) instruction sets to 1 (FFh) all bits inside the chosen sector. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL). The Sector Erase (SE) instruction is entered by driving Chip Select (CS#) Low, followed by the instruction code, and three address bytes on Serial Data Input (DI). Any address inside the Sector (see Table 2) is a valid address for the Sector Erase (SE) instruction. Chip Select (CS#) must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 31. Chip Select (CS#) must be driven High after the eighth bit of the last address byte has been latched in, otherwise the Sector Erase (SE) instruction is not executed. As soon as Chip Select (CS#) is driven High, the self-timed Sector Erase cycle (whose duration is $t_{SE}$ ) is initiated. While the Sector Erase cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Sector Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Sector Erase (SE) instruction applied to a sector which is protected by the Block Protect (CMP, 4KBL, TB, BP2, BP1, BP0) bits (see Table 3) or Boot Lock feature will be ignored. The instruction sequence is shown in Figure 33.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 31. Sector Erase Instruction Sequence Diagram ### 32KB Half Block Erase (HBE) (52h) The Half Block Erase (HBE) instruction sets to 1 (FFh) all bits inside the chosen block. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL). The Half Block Erase (HBE) instruction is entered by driving Chip Select (CS#) Low, followed by the instruction code, and three address bytes on Serial Data Input (DI). Any address inside the Block (see Table 2) is a valid address for the Half Block Erase (HBE) instruction. Chip Select (CS#) must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 32. Chip Select (CS#) must be driven High after the eighth bit of the last address byte has been latched in, otherwise the Half Block Erase (HBE) instruction is not executed. As soon as Chip Select (CS#) is driven High, the self-timed Block Erase cycle (whose duration is t<sub>HBE</sub>) is initiated. While the Half Block Erase cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Half Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Half Block Erase (HBE) instruction applied to a block which is protected by the Block Protect (CMP, 4KBL, TB, BP2, BP1, BP0) bits (see Table 3) or Boot Lock feature will be ignored. The instruction sequence is shown in Figure 33.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 32. 32KB Half Block Erase Instruction Sequence Diagram # 64KB Block Erase (BE) (D8h) The Block Erase (BE) instruction sets to 1 (FFh) all bits inside the chosen block. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL). The Block Erase (BE) instruction is entered by driving Chip Select (CS#) Low, followed by the instruction code, and three address bytes on Serial Data Input (DI). Any address inside the Block (see Table 2) is a valid address for the Block Erase (BE) instruction. Chip Select (CS#) must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 33. Chip Select (CS#) must be driven High after the eighth bit of the last address byte has been latched in, otherwise the Block Erase (BE) instruction is not executed. As soon as Chip Select (CS#) is driven High, the self-timed Block Erase cycle (whose duration is $t_{BE}$ ) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Block Erase (BE) instruction applied to a block which is protected by the Block Protect (CMP, 4KBL, TB, BP2, BP1, BP0) bits (see Table 3) or Boot Lock feature is not executed. The instruction sequence is shown in Figure 33.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 33. 64KB Block Erase Instruction Sequence Diagram Figure 33.1 Block/Sector Erase Instruction Sequence in QPI Mode ### Chip Erase (CE) (C7h/60h) The Chip Erase (CE) instruction sets all bits to 1 (FFh). Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL). The Chip Erase (CE) instruction is entered by driving Chip Select (CS#) Low, followed by the instruction code on Serial Data Input (DI). Chip Select (CS#) must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 34. Chip Select (CS#) must be driven High after the eighth bit of the instruction code has been latched in, otherwise the Chip Erase instruction is not executed. As soon as Chip Select (CS#) is driven High, the self-timed Chip Erase cycle (whose duration is $t_{CE}$ ) is initiated. While the Chip Erase cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Chip Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Chip Erase (CE) instruction is ignored if one or more blocks are protected. The instruction sequence is shown in Figure 34.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 34. Chip Erase Instruction Sequence Diagram Figure 34.1 Chip Erase Sequence under EQPI Mode ### Deep Power-down (DP) (B9h) Executing the Deep Power-down (DP) instruction is the only way to put the device in the lowest consumption mode (the Deep Power-down mode). It can also be used as an extra software protection mechanism, while the device is not in active use, since in this mode, the device ignores all Write, Program and Erase instructions. Driving Chip Select (CS#) High deselects the device, and puts the device in the Standby mode (if there is no internal cycle currently in progress). But this mode is not the Deep Power-down mode. The Deep Power-down mode can only be entered by executing the Deep Power-down (DP) instruction, to reduce the standby current (from $I_{CC1}$ to $I_{CC2}$ , as specified in Table 17.) Once the device has entered the Deep Power-down mode, all instructions are ignored except the Release from Deep Power-down, Read Device ID (RDI) and Software Reset instruction which release the device from this mode. The Release from Deep Power-down and Read Device ID (RDI) instruction also allows the Device ID of the device to be output on Serial Data Output (DO). The Deep Power-down mode automatically stops at Power-down, and the device always Powers-up in the Standby mode. The Deep Power-down (DP) instruction is entered by driving Chip Select (CS#) Low, followed by the instruction code on Serial Data Input (DI). Chip Select (CS#) must be driven Low for the entire duration of the sequence. The instruction sequence is shown in Figure 35. Chip Select (CS#) must be driven High after the eighth bit of the instruction code has been latched in, otherwise the Deep Power-down (DP) instruction is not executed. As soon as Chip Select (CS#) is driven High, it requires a delay of $t_{DP}$ before the supply current is reduced to $I_{CC2}$ and the Deep Power-down mode is entered. Any Deep Power-down (DP) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 35. Deep Power-down Instruction Sequence Diagram ### Release from Deep Power-down and Read Device ID (RDI) Once the device has entered the Deep Power-down mode, all instructions are ignored except the Release from Deep Power-down and Read Device ID (RDI) instruction. Executing this instruction takes the device out of the Deep Power-down mode. Please note that this is not the same as, or even a subset of, the JEDEC 16-bit Electronic Signature that is read by the Read Identifier (RDID) instruction. The old-style Electronic Signature is supported for reasons of backward compatibility, only, and should not be used for new designs. New designs should, instead, make use of the JEDEC 16-bit Electronic Signature, and the Read Identifier (RDID) instruction. When used only to release the device from the power-down state, the instruction is issued by driving the CS# pin low, shifting the instruction code "ABh" and driving CS# high as shown in Figure 36. After the time duration of $t_{RES1}$ (See AC Characteristics) the device will resume normal operation and other instructions will be accepted. The CS# pin must remain high during the $t_{RES1}$ time duration. When used only to obtain the Device ID while not in the power-down state, the instruction is initiated by driving the CS# pin low and shifting the instruction code "ABh" followed by 3-dummy bytes. The Device ID bits are then shifted out on the falling edge of CLK with most significant bit (MSB) first as shown in Figure 37. The Device ID value for the device is listed in Table 6. The Device ID can be read continuously. The instruction is completed by driving CS# high. When Chip Select (CS#) is driven High, the device is put in the Stand-by Power mode. If the device was not previously in the Deep Power-down mode, the transition to the Stand-by Power mode is immediate. If the device was previously in the Deep Power-down mode, though, the transition to the Standby Power mode is delayed by $t_{RES2}$ , and Chip Select (CS#) must remain High for at least $t_{RES2}$ (max), as specified in Table 19. Once in the Stand-by Power mode, the device waits to be selected, so that it can receive, decode and execute instructions. Except while an Erase, Program or Write Status Register cycle is in progress, the Release from Deep Power-down and Read Device ID (RDI) instruction always provides access to the 8bit Device ID of the device, and can be applied even if the Deep Power-down mode has not been entered. Any Release from Deep Power-down and Read Device ID (RDI) instruction while an Erase, Program or Write Status Register cycle is in progress, is not decoded, and has no effect on the cycle that is in progress. Figure 36. Release Power-down Instruction Sequence Diagram Figure 37. Release Power-down / Device ID Instruction Sequence Diagram ### Read Manufacturer / Device ID (90h) The Read Manufacturer/Device ID instruction is an alternative to the Release from Power-down / Device ID instruction that provides both the JEDEC assigned manufacturer ID and the specific device ID. The Read Manufacturer/Device ID instruction is very similar to the Release from Power-down / Device ID instruction. The instruction is initiated by driving the CS# pin low and shifting the instruction code "90h" followed by a 24-bit address (A23-A0) of 000000h. After which, the Manufacturer ID for Eon (1Ch) and the Device ID are shifted out on the falling edge of CLK with most significant bit (MSB) first as shown in Figure 38. The Device ID values for the device are listed in Table 6. If the 24-bit address is initially set to 000001h the Device ID will be read first The instruction sequence is shown in Figure 38.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 38. Read Manufacturer / Device ID Diagram Figure 38.1 Read Manufacturer / Device ID Diagram in QPI Mode ### Read Identification (RDID) (9Fh) The Read Identification (RDID) instruction allows the 8-bit manufacturer identification to be read, followed by two bytes of device identification. The device identification indicates the memory type in the first byte, and the memory capacity of the device in the second byte. Any Read Identification (RDID) instruction while an Erase or Program cycle is in progress, is not decoded, and has no effect on the cycle that is in progress. The Read Identification (RDID) instruction should not be issued while the device is in Deep Power down mode. The device is first selected by driving Chip Select Low. Then, the 8-bit instruction code for the instruction is shifted in. This is followed by the 24-bit device identification, stored in the memory, being shifted out on Serial Data Output, each bit being shifted out during the falling edge of Serial Clock. The instruction sequence is shown in Figure 39. The Read Identification (RDID) instruction is terminated by driving Chip Select High at any time during data output. When Chip Select is driven High, the device is put in the Standby Power mode. Once in the Standby Power mode, the device waits to be selected, so that it can receive, decode and execute instructions. The instruction sequence is shown in Figure 39.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 39. Read Identification (RDID) Figure 39.1 Read Identification (RDID) in QPI Mode ### **Enter OTP Mode (3Ah)** This Flash support OTP mode to enhance the data protection, user can use the Enter OTP mode (3Ah) command for entering this mode. In OTP mode, the Status Register SR7 bit is served as SPL0 bit, SR3 bit is served as EBL bit, SR2 bit is served as SPL1 bit, SR1 bit is served as SPL2 bit and SR0 bit is served as WIP bit. They can be read by RDSR command. This Flash has 3 x 512 bytes OTP sector, user must issue ENTER OTP MODE command to read, program or erase OTP sector. After entering OTP mode, the OTP sector is mapping to sector 1021~1023, SRP bit becomes SPL0 bit. The Chip Erase, Block Erase and Half Block Erase commands are also disabled. In OTP mode, user can read other sectors, but program / Sector Erase (20h) other sectors only allowed when they are not protected by Block Protect (CMP, 4KBL, TB, BP2, BP1, BP0) bits and Block Lock feature. The OTP sector can only be erased by Sector Erase (20h) command. The Chip Erase (C7h/ 60h), 64K Block Erase (D8h) and 32K Half Block Erase (52h) commands are disable in OTP mode. **Table 12. OTP Sector Address** | Lock bit | Sector | Sector Size | Address Range | |----------|--------|-------------|-------------------| | SPL0 | 1023 | 512 byte | 3FF000h – 3FF1FFh | | SPL1 | 1022 | 512 byte | 3FE000h - 3FE1FFh | | SPL2 | 1021 | 512 byte | 3FD000h – 3FD1FFh | Note: The OTP sector is mapping to sector 1021~1023. WRSR command is used to program SPL0 bit, EBL bit, SPL1 bit and SPL2 bit to '1', but these bits only can be programmed once. User can use WRDI (04h) command to exit OTP mode. The instruction sequence is shown in Figure 40.1 while using the Enable Quad Peripheral Interface mode (EQPI) (38h) command. Figure 40. Enter OTP Mode Figure 40.1 Enter OTP Mode Sequence in QPI Mode ### Read SFDP Mode and Unique ID Number (5Ah) #### **Read SFDP mode** Device features Serial Flash Discoverable Parameters (SFDP) mode. Host system can retrieve the operating characteristics, structure and vendor specified information such as identifying information, memory size, operating voltage and timing information of this device by SFDP mode. The device is first selected by driving Chip Select (CS#) Low. The instruction code for the Read SFDP Mode is followed by a 3-byte address (A23-A0) and a dummy byte, each bit being latched-in during the rising edge of Serial Clock (CLK). Then the memory contents, at that address, is shifted out on Serial Data Output (DO), each bit being shifted out, at a maximum frequency $F_R$ , during the falling edge of Serial Clock (CLK). The instruction sequence is shown in Figure 41. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. The whole memory can, therefore, be read with a single Serial Flash Discoverable Parameters (SFDP) instruction. When the highest address is reached, the address counter rolls over to 0x00h, allowing the read sequence to be continued indefinitely. The Serial Flash Discoverable Parameters (SFDP) instruction is terminated by driving Chip Select (CS#) High. Chip Select (CS#) can be driven High at any time during data output. Any Read Data Bytes at Serial Flash Discoverable Parameters (SFDP) instruction, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 41. Read SFDP Mode and Unique ID Number Instruction Sequence Diagram Table 13. Serial Flash Discoverable Parameters (SFDP) Signature and Parameter Identification Data Value (Advanced Information) | Description | Address (h)<br>(Byte Mode) | Address (Bit) | Data | Comment | |---------------------------------------|----------------------------|---------------|------|------------------------------------| | | 00h | 07:00 | 53h | Signature [31:0]:<br>Hex: 50444653 | | CEDD Ciamatura | 01h | 15 : 08 | 46h | | | SFDP Signature | 02h | 23 : 16 | 44h | | | | 03h | 31 : 24 | 50h | | | SFDP Minor Revision Number | 04h | 07 : 00 | 00h | Star from 0x00 | | SFDP Major Revision Number | 05h | 15 : 08 | 01h | Star from 0x01 | | Number of Parameter Headers (NPH) | 06h | 23 : 16 | 00h | 1 parameter header | | Unused | 07h | 31 : 24 | FFh | Reserved | | ID Number | 08h | 07 : 00 | 00h | JEDEC ID | | Parameter Table Minor Revision Number | 09h | 15 : 08 | 00h | Star from 0x00 | | Parameter Table Major Revision Number | 0Ah | 23 : 16 | 01h | Star from 0x01 | | Parameter Table Length (in DW) | 0Bh | 31 : 24 | 09h | 9 DWORDs | | | 0Ch | 07 : 00 | 30h | | | Parameter Table Pointer (PTP) | 0Dh | 15 : 08 | 00h | 000030h | | | 0Eh | 23 : 16 | 00h | | | Unused | 0Fh | 31 : 24 | FFh | Reserved | Table 14. Parameter ID (0) (Advanced Information) 1/9 | Description | Address (h)<br>(Byte Mode) | Address (Bit) | Data | Comment | |--------------------------------------------------------------------------------------------------------------------|----------------------------|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------| | Block / Sector Erase sizes Identifies the erase granularity for all Flash | 30h | 00 | 01b | 00 = reserved<br>01 = 4KB erase<br>10 = reserved<br>11 = 64KB erase | | Components | | 01 | | | | Write Granularity | | 02 | 1b | 0 = No, 1 = Yes | | Write Enable Instruction Required for<br>Writing to Volatile Status Register | | 03 | 01b | 00 = N/A<br>01 = use 50h opcode<br>11 = use 06h opcode | | Write Enable Opcode Select for Writing to Volatile Status Register | | 04 | | | | | | 05 | 111b | Reserved | | Unused | | 06 | | | | | | 07 | | | | | | 08 | | | | | | 09 | | | | | | 10 | | | | 4 Kilo-Byte Erase Opcode | 31h | 11 | 20h | 4 KB Erase Support | | , | | 12 | | (FFh = not supported) | | | | 13 | | | | | | 14 | | | | | | 15 | | | | Supports (1-1-2) Fast Read Device supports single input opcode & address and dual output data Fast Read | | 16 | 1b | 0 = not supported<br>1 = supported | | Address Byte | | 17 | 00b | 00 = 3-Byte<br>01 = 3- or 4-Byte (e.g.<br>defaults to 3-Byte<br>mode; enters 4-Byte<br>mode on command)<br>10 = 4-Byte<br>11 = reserved | | Number of bytes used in addressing for flash array read, write and erase. | | 18 | | | | Supports Double Data Rate (DDR) Clocking Indicates the device supports some type of double transfer rate clocking. | 32h | 19 | 0b | 0 = not supported<br>1 = supported | | Supports (1-2-2) Fast Read Device supports single input opcode, dual input address, and dual output data Fast Read | | 20 | 1b | 0 = not supported<br>1 = supported | | Supports (1-4-4) Fast Read Device supports single input opcode, quad input address, and quad output data Fast Read | | 21 | 1b | 0 = not supported<br>1 = supported | | Supports (1-1-4) Fast Read Device supports single input opcode & address and quad output data Fast Read | | 22 | 1b | 0 = not supported<br>1 = supported | | Unused | | 23 | 1b | Reserved | | | 33h | 24 | FFh | | | | | 25 | | Reserved | | | | 26 | | | | | | 27 | | | | Unused | | 28 | | | | | | | | | | | | 29 | | | | | | 30 | | | | | | 31 | | | Table 14. Parameter ID (0) (Advanced Information) 2/9 | Description | Address (h)<br>(Byte Mode) | Address (Bit) | Data | Comment | |----------------------|----------------------------|---------------|-----------|----------| | Flash Memory Density | 37h : 34h | 31:00 | 01FFFFFFh | 32 Mbits | Table 14. Parameter ID (0) (Advanced Information) 3/9 | Description | Address (h)<br>(Byte Mode) | Address (Bit) | Data | Comment | |---------------------------------------------------------------------------------------------------|----------------------------|---------------|--------|--------------| | | 38h | 00 | 1Fh | | | (1-4-4) Fast Read Number of Wait states | | 01 | | | | (dummy clocks) needed before valid | | 02 | | Configurable | | output | | 03 | | | | | 3011 | 04 | | | | Quad Input Address Quad Output (1-4-4) | | 05 | 010b | | | Fast Read Number of Mode Bits | | 06 | | 8 mode bits | | | | 07 | | | | | | 08 | | | | | 39h | 09 | EBh | | | | | 10 | | | | (1-4-4) Fast Read Opcode | | 11 | | | | Opcode for single input opcode, quad input address, and quad output data Fast Read. | | 12 | | | | address, and quad output data Fast Nead. | | 13 | | | | | | 14 | | | | | | 15 | | | | | | 16 | 01000b | | | (1-1-4) Fast Read Number of Wait states | | 17 | | | | (dummy clocks) needed before valid | | 18 | | | | output | | 19 | | | | | 3Ah | 20 | | | | | | 21 | 000b | | | (1-1-4) Fast Read Number of Mode Bits | | 22 | | | | | | 23 | | | | (1-1-4) Fast Read Opcode Opcode for single input opcode & address and quad output data Fast Read. | 3Bh | 31 : 24 | 6Bh | | Table 14. Parameter ID (0) (Advanced Information) 4/9 | Description | Address (h)<br>(Byte Mode) | Address (Bit) | Data | Comment | |--------------------------------------------------------------------------------------------------------------|----------------------------|---------------|--------|----------------| | | | 00 | | | | (1-1-2) Fast Read Number of Wait states | | 01 | | | | (dummy clocks) needed before valid | | 02 | 01000b | 8 dummy clocks | | output | 3Ch | 03 | | | | | 3011 | 04 | | | | | | 05 | | | | (1-1-2) Fast Read Number of Mode Bits | | 06 | 000b | Not Supported | | | | 07 | | | | (1-1-2) Fast Read Opcode Opcode for single input opcode & address and dual output data Fast Read. | 3Dh | 15 : 08 | 3Bh | | | | | 16 | 00100b | | | (1-2-2) Fast Read Number of Wait states | | 17 | | | | (dummy clocks) needed before valid | | 18 | | 4 dummy clocks | | output | 3Fh | 19 | | | | | SEII | 20 | | | | | | 21 | | | | (1-2-2) Fast Read Number of Mode Bits | | 22 | 000b | Not Supported | | | | 23 | | | | (1-2-2) Fast Read Opcode Opcode for single input opcode, dual input address, and dual output data Fast Read. | 3Fh | 31 : 24 | BBh | | Table 14. Parameter ID (0) (Advanced Information) 5/9 | Description | Address (h)<br>(Byte Mode) | Address (Bit) | Data | Comment | |--------------------------------------------------------------------------------------------------------|----------------------------|---------------|------|---------------------------------------------------| | Supports (2-2-2) Fast Read Device supports dual input opcode & address and dual output data Fast Read. | | 00 | 0b | 0 = not supported<br>1 = supported | | | | 01 | | | | Reserved. These bits default to all 1's | | 02 | 111b | Reserved | | | 401 | 03 | | | | Supports (4-4-4) Fast Read Device supports Quad input opcode & address and quad output data Fast Read. | 40h | 04 | 1b | 0 = not supported<br>1 = supported<br>(EQPI Mode) | | | | 05 | | | | Reserved. These bits default to all 1's | | 06 | 111b | Reserved | | | | 07 | | | | Reserved. These bits default to all 1's | 43h : 41h | 31 : 08 | FFh | Reserved | Table 14. Parameter ID (0) (Advanced Information) 6/9 | Description | Address (h)<br>(Byte Mode) | Address (Bit) | Data | Comment | | |-------------------------------------------------------------------------------------------------|----------------------------|---------------|--------|---------------|--| | Reserved. These bits default to all 1's | 45h : 44h | 15 : 00 | FFh | Reserved | | | | | 16 | | | | | (2-2-2) Fast Read Number of Wait states | | 17 | | | | | (dummy clocks) needed before valid | | 18 | 00000b | Not Supported | | | output | | 19 | | | | | | 46h | 20 | | | | | | | 21 | | | | | (2-2-2) Fast Read Number of Mode Bits | | 22 | 000b | Not Supported | | | | | 23 | | | | | (2-2-2) Fast Read Opcode Opcode for dual input opcode & address and dual output data Fast Read. | 47h | 31 : 24 | FFh | Not Supported | | Table 14. Parameter ID (0) (Advanced Information) 7/9 | Description | Address (h)<br>(Byte Mode) | Address (Bit) | Data | Comment | |--------------------------------------------------------------------------------------------|----------------------------|---------------|------|---------------------------------| | Reserved. These bits default to all 1's | 49h : 48h | 15 : 00 | FFh | Reserved | | | | 16 | | | | (4-4-4) Fast Read Number of Wait states | | 17 | | | | (dummy clocks) needed before valid | | 18 | 1Fh | Configurable | | output | 4Ah | 19 | | | | | | 20 | | | | | | 21 | | | | (4-4-4) Fast Read Number of Mode Bits | | 22 | 010b | 8 mode bits | | | | 23 | | | | (4-4-4) Fast Read Opcode Opcode for quad input opcode/address, quad output data Fast Read. | 4Bh | 31 : 24 | EBh | Must Enter EQPI Mode<br>Firstly | Table 14. Parameter ID (0) (Advanced Information) 8/9 | Description | Address (h)<br>(Byte Mode) | Address (Bit) | Data | Comment | |----------------------|----------------------------|---------------|------|---------| | Sector Type 1 Size | 4Ch | 07 : 00 | 0Ch | 4 KB | | Sector Type 1 Opcode | 4Dh | 15 : 08 | 20h | | | Sector Type 2 Size | 4Eh | 23 : 16 | 0Fh | 32KB | | Sector Type 2 Opcode | 4Fh | 31 : 24 | 52h | | Table 14. Parameter ID (0) (Advanced Information) 9/9 | Description | Address (h)<br>(Byte Mode) | Address (Bit) | Data | Comment | |----------------------|----------------------------|---------------|------|---------------| | Sector Type 3 Size | 50h | 07 : 00 | 10h | 64 KB | | Sector Type 3 Opcode | 51h | 15 : 08 | D8h | | | Sector Type 4 Size | 52h | 23 : 16 | 00h | Not Supported | | Sector Type 4 Opcode | 53h | 31 : 24 | FFh | Not Supported | ## **Read Unique ID Number** The Read Unique ID Number instruction accesses a factory-set read-only 96-bit number that is unique to each device. The ID number can be used in conjunction with user software methods to help prevent copying or cloning of a system. The Read Unique ID instruction is initiated by driving the CS# pin low and shifting the instruction code "5Ah" followed by a three bytes of addresses, 0x80h, and one byte of dummy clocks. After which, the 96-bit ID is shifted out on the falling edge of CLK. **Table 15. Unique ID Number** | Description | | Address (h)<br>(Byte Mode) | Address (Bit) | Data | Comment | |-------------|------------------|----------------------------|---------------|--------|---------| | | Unique ID Number | 80h : 8Bh | 95 : 00 | By die | | # **Power-up Timing** All functionalities and DC specifications are specified for a $V_{CC}$ ramp rate of greater than 1V per 100 ms (0V to 1.65V in less than 270 ms). See Table 16 and Figure 42 for more information. Figure 42. Power-up Timing **Table 16. Power-Up Timing** | Symbol | Parameter | Min. | Unit | |---------------------------|----------------------------------------|------|------| | T <sub>PU-READ</sub> (1) | V <sub>CC</sub> Min to Read Operation | 100 | μs | | T <sub>PU-WRITE</sub> (1) | V <sub>CC</sub> Min to Write Operation | 100 | μs | ### Note: 1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. ## **INITIAL DELIVERY STATE** The device is delivered with the memory array erased: all bits are set to 1 (each byte contains FFh). The Status Register contains 00h (all Status Register bits are 0). ## **Table 17. DC Characteristics** $(T_A = -40^{\circ}C \text{ to } 85^{\circ}C; V_{CC} = 1.65-1.95V)$ | Symbol | Parameter | Test Conditions | | Тур. | Max. | Unit | |-------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------|----------------------|------|----------------------|------| | ILI | Input Leakage Current | | | 1 | ± 2 | μΑ | | I <sub>LO</sub> | Output Leakage Current | | | 1 | ± 2 | μΑ | | I <sub>CC1</sub> | Standby Current | $CS\# = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$ | | 0.1 | 10 | μΑ | | I <sub>CC2</sub> | Deep Power-down Current | CS# = $V_{CC}$ , $V_{IN} = V_{SS}$ or $V_{CC}$ | | 0.1 | 10 | μΑ | | | | CLK = 0.1 V <sub>CC</sub> / 0.9 V <sub>CC</sub> at 104MHz, DQ = open | | 6 | 15 | mA | | I <sub>CC3</sub> | Operating Current (READ) | CLK = 0.1 V <sub>CC</sub> / 0.9 V <sub>CC</sub> at<br>104MHz for Quad Output<br>Read, DQ = open | | 8.5 | 20 | mA | | I <sub>CC4</sub> | Operating Current (PP) | CS# = V <sub>CC</sub> | | 15 | 30 | mA | | I <sub>CC5</sub> | Operating Current (WRSR/WRSR3) | CS# = V <sub>CC</sub> | | 1 | 15 | mA | | I <sub>CC6</sub> <sup>1</sup> | Operating Current (SE) | CS# = V <sub>CC</sub> | | 5 | 15 | mA | | I <sub>CC7</sub> <sup>1</sup> | Operating Current (HBE/BE) | CS# = V <sub>CC</sub> | | 5 | 15 | mA | | $V_{IL}$ | Input Low Voltage | | - 0.5 | | 0.2 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage | | 0.7V <sub>CC</sub> | | V <sub>CC</sub> +0.4 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 100 \mu A$ , $V_{CC} = V_{CC} Min$ . | | | 0.3 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -100 \ \mu A$ , $V_{CC} = V_{CC} \ Min$ . | V <sub>CC</sub> -0.2 | | | V | ### Note: **Table 18. AC Measurement Conditions** | Symbol | Parameter | Min. | Max. | Unit | |--------|----------------------------------|------------------------------------------|------|------| | CL | Load Capacitance | 3 | pF | | | | Input Rise and Fall Times | | 5 | ns | | | Input Pulse Voltages | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> | | V | | | Input Timing Reference Voltages | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> | | V | | | Output Timing Reference Voltages | V <sub>CC</sub> / 2 | | V | Figure 43. AC Measurement I/O Waveform <sup>1.</sup> Erase current measure on all cells = '0' state. # **Table 19. AC Characteristics** $(T_A = -40^{\circ}C \text{ to } 85^{\circ}C; V_{CC} = 1.65-1.95V)$ | Symbol | Alt | Parameter | Min | Тур | Max | Unit | |--------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|--------| | | | Serial SDR SPI Clock Frequency for: PP, QPP, SE, HBE, BE, CE, DP, RES, RDP, WREN, WRDI, WRSR, WRSR3, Fast Read, RDSR, RDSR2, RDSR3, RDID, | D.C. | | 104 | MHz | | F <sub>R</sub> | fc | Serial SDR Dual/Quad Clock Frequency for: PP, QPP, SE, HBE, BE, CE, DP, RES, RDP, WREN, WRDI, WRSR, WRSR3, RDSR, RDSR2, RDSR3, RDID, Fast Read, Dual Output Fast Read, Dual I/O Fast Read, Quad Output Fast Read, Quad I/O Fast Read | D.C. | | 104 | MHz | | f <sub>R</sub> | | Serial Clock Frequency for READ | D.C. | | 50 | MHz | | t <sub>CH</sub> <sup>1</sup> | | Serial Clock High Time | 3.5 | | | ns | | t <sub>CL</sub> <sup>1</sup> | | Serial Clock Low Time | 3.5 | | | ns | | t <sub>CLCH</sub> <sup>2</sup> | | Serial Clock Rise Time (Slew Rate) | 0.1 | | | V / ns | | t <sub>CHCL</sub> <sup>2</sup> | | Serial Clock Fall Time (Slew Rate) | 0.1 | | | V / ns | | t <sub>SLCH</sub> | t <sub>CSS</sub> | CS# Active Setup Time | 5 | | | ns | | t <sub>CHSH</sub> | | CS# Active Hold Time | 5 | | | ns | | tshch | | CS# Not Active Setup Time | 5 | | | ns | | t <sub>CHSL</sub> | | CS# Not Active Hold Time | 5 | | | ns | | t <sub>SHSL</sub> | t <sub>CSH</sub> | CS# High Time | 30 | | | ns | | t <sub>SHSL</sub> <sup>2</sup> | t <sub>CSH</sub> | Volatile Register Write Time | 50 | | | ns | | t <sub>SHQZ</sub> <sup>2</sup> | t <sub>DIS</sub> | Output Disable Time | | | 6 | ns | | t <sub>CLQX</sub> | t <sub>HO</sub> | Output Hold Time | 0 | | | ns | | t <sub>DVCH</sub> | t <sub>DSU</sub> | Data In Setup Time | 2 | | | ns | | t <sub>CHDX</sub> | t <sub>DH</sub> | Data In Hold Time | 3 | | | ns | | t <sub>HLCH</sub> | | HOLD# Low Setup Time ( relative to CLK ) | 5 | | | ns | | t <sub>HHCH</sub> | | HOLD# High Setup Time ( relative to CLK ) | 5 | | | ns | | tсннн | | HOLD# Low Hold Time ( relative to CLK ) | 5 | | | ns | | t <sub>CHHL</sub> | | HOLD# High Hold Time ( relative to CLK ) | 5 | | | ns | | $t_{HLQZ}^2$ | t <sub>HZ</sub> | HOLD# to Output High-Z | | | 6 | ns | | t <sub>HHQX</sub> <sup>2</sup> | t <sub>LZ</sub> | HOLD# to Output Low-Z | | | 6 | ns | | <b>4</b> | 4. | Output Valid from CLK for 30pF | | | 8 | ns | | t <sub>CLQV</sub> | t <sub>V</sub> | Output Valid from CLK for 15pF | | | 6 | ns | | t <sub>WHSL</sub> <sup>3</sup> | | Write Protect Setup Time before CS# Low | 20 | | | ns | | t <sub>SHWL</sub> <sup>3</sup> | | Write Protect Hold Time after CS# High | 100 | | | ns | | t <sub>DP</sub> <sup>2</sup> | | CS# High to Deep Power-down Mode | | | 3 | μs | | t <sub>RES1</sub> <sup>2</sup> | | CS# High to Standby Mode without Electronic Signature read | | | 3 | μs | | t <sub>RES2</sub> <sup>2</sup> | | CS# High to Standby Mode with Electronic Signature read | | | 1.8 | μs | ## **Table 19. AC Characteristics-Continued** | Symbol | Alt | | Parameter | Min | Тур | Max | Unit | |------------------|-----------------|-----------------------|----------------------------------|-----|------|-----|------| | t <sub>W</sub> | | Write Status Regi | Write Status Register Cycle Time | | 4 | 30 | ms | | t <sub>PP</sub> | | Page Programming Time | | | 0.5 | 3 | ms | | t <sub>SE</sub> | | Sector Erase Tim | Sector Erase Time | | 0.04 | 0.3 | S | | t <sub>HBE</sub> | | Half Block Erase T | Half Block Erase Time | | 0.12 | 1 | S | | t <sub>BE</sub> | | Block Erase Time | Block Erase Time | | 0.15 | 2 | S | | t <sub>CE</sub> | | Chip Erase Time | Chip Erase Time | | 12 | 50 | S | | | 4 | Software Reset | WIP = write operation | | - | 28 | μs | | | t <sub>SR</sub> | Latency | WIP = not in write operation | | | 0 | μs | ## Note: - 1. $t^{CH} + t^{CL}$ must be greater than or equal to 1/ $f^{C}$ - 2. Value guaranteed by characterization, not 100% tested in production. - 3. Only applicable as a constraint for a Write status Register instruction when Status Register Protect Bit is set at 1. Figure 44. Serial Output Timing Figure 45. Input Timing Figure 46. Hold Timing ## ABSOLUTE MAXIMUM RATINGS Stresses above the values so mentioned above may cause permanent damage to the device. These values are for a stress rating only and do not imply that the device should be operated at conditions up to or above these values. Exposure of the device to the maximum rating values for extended periods of time may adversely affect the device reliability. | Parameter | Value | Unit | |-----------------------------------------------------|------------------------------|------| | Storage Temperature | -65 to +150 | °C | | Output Short Circuit Current <sup>1</sup> | 200 | mA | | Input and Output Voltage (with respect to ground) 2 | -0.5 to V <sub>CC</sub> +0.5 | V | | V <sub>CC</sub> | -0.5 to V <sub>CC</sub> +0.5 | V | #### Notes: - 1. No more than one output shorted at a time. Duration of the short circuit should not be greater than one - Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, inputs may undershoot V<sub>SS</sub> to -1.0V for periods of up to 50ns and to -2.0 V for periods of up to 20ns. See figure below. Maximum DC voltage on output and I/O pins is V<sub>CC</sub> + 0.5 V. During voltage transitions, outputs may overshoot to $V_{CC}$ + 2.0 V for periods up to 20ns. See figure below. ## RECOMMENDED OPERATING RANGES<sup>1</sup> | Parameter | Value | Unit | |--------------------------------------------------|--------------------|------| | Ambient Operating Temperature Industrial Devices | -40 to 85 | °C | | Operating Supply Voltage | Full: 1.65 to 1.95 | V | ### Notes: 1. Recommended Operating Ranges define those limits between which the functionality of the device is guaranteed. Maximum Negative Overshoot Waveform Maximum Positive Overshoot Waveform # **Table 20. CAPACITANCE** $(V_{CC} = 1.65-1.95V)$ | Parameter Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |------------------|-----------------------|----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0 | | 6 | pF | | Соит | Output Capacitance | V <sub>OUT</sub> = 0 | | 8 | pF | **Note:** Sampled only, not 100% tested, at $T_A = 25^{\circ}C$ and a frequency of 20MHz. # **PACKAGE MECHANICAL** Figure 47. SOP 8 (150 mil) | SYMBOL | DIMENSION IN MM | | | | |----------|-----------------|------|----------------|--| | STIVIBOL | MIN. | NOR | MAX | | | Α | 1.35 | | 1.75 | | | A1 | 0.10 | | 0.25 | | | A2 | | | 1.50 | | | D | 4.80 | | 5.00 | | | E | 5.80 | | 6.20 | | | E1 | 3.80 | | 4.00 | | | е | | 1.27 | | | | b | 0.33 | | 0.51 | | | L | 0.4 | | 1.27 | | | θ | 00 | | 8 <sup>0</sup> | | Note: 1. Coplanarity: 0.1 mm 2. Max. allowable mold flash is 0.15 mm at the pkg ends, 0.25 mm between leads. Figure 48. SOP 200 mil (official name = 208 mil) | SYMBOL | DIMENSION IN MM | | | | |----------|-----------------|-----------------------|----------------|--| | STIVIBOL | MIN. | NOR | MAX | | | Α | 1.75 | 1.975 | 2.20 | | | A1 | 0.05 | 0.15 | 0.25 | | | A2 | 1.70 | 1.825 | 1.95 | | | D | 5.15 | 5.275 | 5.40 | | | E | 7.70 | 7.90 | 8.10 | | | E1 | 5.15 | 5.275 | 5.40 | | | е | | 1.27 | | | | b | 0.35 | 0.425 | 0.50 | | | С | 0.19 | 0.200 | 0.25 | | | L | 0.5 | 0.65 | 0.80 | | | θ | 00 | <b>4</b> <sup>0</sup> | 8 <sup>0</sup> | | Note: 1. Coplanarity: 0.1 mm 2. Max. allowable mold flash is 0.15 mm at the pkg ends, 0.25 mm between leads. Figure 49. VSOP 200 mil (Official name = 208 mil) | CVMDOL | DIMENSION IN MM | | | | |--------|-----------------|------|------|--| | SYMBOL | MIN. | NOR | MAX | | | Α | | | 1.00 | | | A1 | 0.05 | 0.10 | 0.15 | | | A2 | 0.75 | 0.80 | 0.85 | | | D | 5.18 | 5.28 | 5.38 | | | E | 7.70 | 7.90 | 8.10 | | | E1 | 5.18 | 5.28 | 5.38 | | | е | | 1.27 | | | | b | 0.35 | 0.42 | 0.48 | | | L | 0.5 | 0.65 | 0.80 | | | θ | 0 | | 10 | | Note: 1. Coplanarity: 0.1 mm 2. Max. allowable mold flash is 0.15 mm at the pkg ends, 0.25 mm between leads. Figure 50. VDFN / WSON 8 (6x5mm) # Controlling dimensions are in millimeters (mm). | SYMBOL | DIMENSION IN MM | | | | |------------|-----------------|------|------|--| | STIVIBUL | MIN. | NOR | MAX | | | Α | 0.70 | 0.75 | 0.80 | | | <b>A</b> 1 | 0.00 | 0.02 | 0.04 | | | A2 | | 0.20 | | | | D | 5.90 | 6.00 | 6.10 | | | E | 4.90 | 5.00 | 5.10 | | | D2 | 3.30 | 3.40 | 3.50 | | | E2 | 3.90 | 4.00 | 4.10 | | | е | | 1.27 | | | | b | 0.35 | 0.40 | 0.45 | | | L | 0.55 | 0.60 | 0.65 | | Note: 1. Coplanarity: 0.1 mm Figure 51. USON (8L 4x3x0.55 mm) | Symbol | Dimension in mm Dimension in inch | | | nch | | | |------------|-----------------------------------|----------|-----------|-------|-------|-------| | | Min | Min | Min | Min | Norm | Max | | Α | 0.50 | 0.55 | 0.60 | 0.020 | 0.022 | 0.024 | | <b>A</b> 1 | 0.00 | 0.02 | 0.05 | 0.000 | 0.001 | 0.002 | | A2 | | 0.15 | | | 0.006 | | | b | 0.25 | 0.30 | 0.35 | 0.010 | 0.012 | 0.014 | | D | 3.90 | 4.00 | 4.10 | 0.154 | 0.157 | 0.161 | | D1 | 0.70 | 0.80 | 0.90 | 0.028 | 0.031 | 0.035 | | D2 | 0.70 | 0.80 | 0.90 | 0.028 | 0.031 | 0.035 | | D3 | 0.70 | 0.80 | 0.90 | 0.028 | 0.031 | 0.035 | | D4 | 0.70 | 0.80 | 0.90 | 0.028 | 0.031 | 0.035 | | E | 2.90 | 3.00 | 3.10 | 0.114 | 0.118 | 0.122 | | E1 | 0.10 | 0.20 | 0.30 | 0.004 | 0.008 | 0.012 | | е | | 0.80 BSC | 0.031 BSC | | | | | L | 0.55 | 0.60 | 0.65 | 0.022 | 0.024 | 0.026 | Controlling dimension : millimeter (Revision date : Aug 23 2019) Figure 52. USON (8L 2x3x0.45mm) | Symbol | Dimension in mm | | | | |------------|-----------------|-----------|------|--| | | Min. | Norm. | Max. | | | Α | 0.40 | 0.45 | 0.50 | | | <b>A</b> 1 | 0.00 | - | 0.05 | | | A2 | | 0.152 REF | | | | b | 0.20 | 0.25 | 0.30 | | | D | 2.90 | 3.00 | 3.10 | | | D1 | 0.10 | 0.20 | 0.30 | | | E | 1.90 | 2.00 | 2.10 | | | E1 | 1.50 | 1.60 | 1.70 | | | е | 0.50 BSC | | | | | L | 0.30 | - | - | | | L1 | 0.40 | 0.45 | 0.50 | | | L2 | - | - | 0.15 | | ## ORDERING INFORMATION ### **BASE PART NUMBER** EN = Eon Silicon Solution Inc. 25S = 1.8V Serial Flash with 4KB Uniform-Sector 32 = 32 Megabit (4096 K x 8)A = version identifier # **Revisions List** | Revision No | Description | Date | |-------------|-------------------------------------|------------| | 1.0 | Initial Release | 2019/09/05 | | 1.1 | Add USON (2x3x0.45mm) package | 2020/08/05 | | 1.2 | Delete Plastic Packages Temperature | 2020/10/13 |