



# **3A, Synchronous Step-Down Converter**

### DESCRIPTION

The EUP3426 is a 1 MHz fixed frequency synchronous, current-mode, step-down dc-dc converter capable of providing up to 3A output current. The EUP3426 operates from an input range of 2.7V to 5.5V and provides a regulated output voltage from 0.6V to 5V. The internal synchronous power switch improves efficiency and eliminates the need for an external Schottky diode. The EUP3426 can be externally set for either forced PWM continuous mode or pulse skipping mode. Forced PWM operation provides very low output ripple voltage for noise sensitive applications while pulse skipping operation improves light load efficiency by reducing switching loss.

The EUP3426 features short circuit and thermal protection circuits to improve system reliability. Internally soft-start avoids input inrush current during startup. The EUP3426 is available in TDFN 3mm×3mm 10-pin package with the exposed pad and SOP-8 package with the exposed pad.

### **FEATURES**

- 2.7V to 5.5V Input Voltage Range
- High Efficiency up to 96%
- 3A Available Load Current
- 57/35mΩ Integrated PFET/NFET Switches
- 1MHz Switching Frequency
- 100% Duty Cycle Low Dropout Operation
- Short Circuit and Thermal Protection
- Integrated UVLO and Power Good
- Excellent Line and Load Transient Response
- Available in 10-Pin 3mm×3mm TDFN and SOP-8 (EP) Packages
- RoHS Compliant and 100% Lead(Pb)-Free Halogen-Free

### APPLICATIONS

- High Performance DSPs, FPGAs, ASICs and Microprocessors
- Base Station, Telecom, and Networking Equipment Power Supplies
- ePC and NetPCs



# **Typical Application Circuit**

Figure 1. TDFN-10 Typical Application Circuit





# **Typical Application Circuit (continued)**



Figure 2. SOP-8 (EP) Typical Application Circuit

# **Pin Configurations**

| Package<br>Type | Pin Configurations                                     | Package         Pin Configurations           Type         Type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDFN-10         | (TOP VIEW)<br>NC 1 I I I I I I I I I I I I I I I I I I | SOP-8 (EP)       Image: Constraint of the second seco |

# **Pin Description**

| PIN         | TDFN-10 | SOP-8 (EP) | DESCRIPTION                                                                                                                                                                                       |
|-------------|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NC          | 1       | -          | No connection.                                                                                                                                                                                    |
| LX          | 2,3     | 1          | Switch node connected to inductor. This pin is connected to the drains of the internal main and synchronous power MOSFET switches.                                                                |
| PG          | 4       | 4          | Power good output signal. Logic high when regulator output is within $\pm 10\%$ of target output voltage. A pull-up resistor of $10k\Omega$ to $100k\Omega$ is recommended for most applications. |
| EN          | 5       | 3          | Chip enable pin. Forcing this pin above 1.5V enables the part. Forcing this pin below 0.3V or floating it shut down the device. An internal $600k\Omega$ resistor pull it down to ground.         |
| FB          | 6       | 6          | Feedback pin. Connect it to an external resistor divider to set output voltage.                                                                                                                   |
| SKIP        | 7       | 2          | Operation Mode Select Input. Logic high selects pulse skipping mode, and logic low chooses forced PWM mode. If the pin floats, an internal $5\mu$ A current source pull it down to ground.        |
| SVIN        | 8       | -          | Analog input supply which is connected to PVIN through a low pass RC filter.                                                                                                                      |
| PVIN        | 9,10    | 7          | Input voltage to the power switches.                                                                                                                                                              |
| AGND        | -       | 5          | Analog ground.                                                                                                                                                                                    |
| PGND        | -       | 8          | Power ground.                                                                                                                                                                                     |
| Thermal Pad | -       | -          | Ground.( Thermal pad is used as the ground of whole chip.)                                                                                                                                        |

DS3426 Ver1.0 Jan. 2011





# **Ordering Information**

| Order Number | Package Type | Marking              | <b>Operating Temperature Range</b> |
|--------------|--------------|----------------------|------------------------------------|
| EUP3426JIR1  | TDFN-10      | xxxxx<br>P3426<br>1A | -40 °C to +85°C                    |
| EUP3426WIR1  | SOP-8 (EP)   | XXXXX<br>P3426<br>1A | -40 °C to +85°C                    |



## **Block Diagram**







### **Absolute Maximum Ratings (1)**

| Input Supply Voltage(SVIN, PVIN)               | 0.3V to 6V                 |
|------------------------------------------------|----------------------------|
| <ul> <li>EN, FB, SKIP</li> </ul>               |                            |
| ■ PG                                           | 0V to 6V                   |
| LX Voltage                                     | $-0.3V$ to $V_{PVIN}+0.3V$ |
| Junction Temperature                           | 150°C                      |
| <ul> <li>Package Thermal Resistance</li> </ul> |                            |
| TDFN-10, $\theta$ <sub>JA</sub>                | 69°C/W                     |
| SOP-8 (EP), $\theta$ <sub>JA</sub>             | 60°C/W                     |
| Storage Temperature                            | 65°C to 150°C              |
| ■ Lead Temp (Soldering, 10sec)                 | 260°C                      |
| <ul> <li>Minimum ESD Rating</li> </ul>         | $\pm 2kV$                  |

## **Recommended Operating Conditions (2)**

| Supply Voltage      |           | <br>2.7V to 5.5V  |
|---------------------|-----------|-------------------|
| Operating Temperatu | ure Range | <br>-40°C to 85°C |

*Note(1): Stress beyond those listed under "Absolute Maximum Ratings" may damage the device. Note(2): The device is not guaranteed to function outside the recommended operating conditions.* 

## **Electrical Characteristics**

PVIN=SVIN=VEN=5V,  $T_A$ =+25°C, unless otherwise specified. The • indicates specifications which apply over the full operating range -40°C to +85°C. The EUP3426 is 100% production tested at 25°C. Typical and temperature specifications are guaranteed by design and statistical characterizations.

| Symbol            | Devemeter                      | Conditions                                                                        |   | EUP3426 |       |       | Unit   |  |
|-------------------|--------------------------------|-----------------------------------------------------------------------------------|---|---------|-------|-------|--------|--|
| Symbol            | Parameter                      | Conditions                                                                        |   | Min.    | Тур.  | Max.  | Umi    |  |
| V <sub>IN</sub>   | Input Voltage Range            | $-40^{\circ}C \leq T_A \leq +85^{\circ}C$                                         | ٠ | 2.7     |       | 5.5   | V      |  |
| UVLO              | Input Undervoltage Lockout     | Rising, $-40^{\circ}C \leq T_A \leq +85^{\circ}C$                                 | ٠ | 2.25    | 2.45  | 2.65  | V      |  |
| UVLO_Hys          | UVLO Hysteresis                |                                                                                   |   |         | 200   |       | mV     |  |
| I <sub>FB</sub>   | Feedback Current               | V <sub>FB</sub> =0.6V                                                             |   | -50     | 0     | +50   | nA     |  |
| V                 | Deculated Facility and Valtage | $T_A = +25^{\circ}C$                                                              |   | 0.594   | 0.600 | 0.606 | V      |  |
| $V_{FB}$          | Regulated Feedback Voltage     | $-40^{\circ}C \le T_A \le +85^{\circ}C$                                           | ٠ | 0.588   | 0.600 | 0.612 | v      |  |
| $\Delta V_{OUT}$  | Output Voltage Line Regulation | V <sub>IN</sub> =3V to 5V                                                         |   |         | 0.15  |       | %/V    |  |
| VLOADREG          | Output Voltage Load Regulation | I <sub>LOAD</sub> =100mA to 3A                                                    |   |         | 0.1   |       | %/A    |  |
| V <sub>PGH</sub>  | Power Good High Threshold      | With Respect To V <sub>FB</sub>                                                   |   | +7      | +10   | +13   | %      |  |
| V <sub>PGL</sub>  | Power Good Low Threshold       | With Respect To V <sub>FB</sub>                                                   |   | -13     | -10   | -7    | %      |  |
| T <sub>PG</sub>   | Power Good Delay Time          |                                                                                   |   |         | 16    |       | Cycles |  |
| V <sub>LPG</sub>  | Power Good Low Voltage         | I <sub>SINK</sub> =1mA                                                            |   |         | 0.1   | 0.3   | V      |  |
| I <sub>PG</sub>   | Power Good Leakage Current     | High Impedance, V <sub>PG</sub> =5V                                               |   |         |       | 1     | μA     |  |
| V <sub>EN</sub>   | EN Threshold                   | $-40^{\circ}C \le T_A \le +85^{\circ}C$                                           | • | 0.3     | 0.8   | 1.5   | V      |  |
| R <sub>EN</sub>   | EN Pull Low Resistor           |                                                                                   |   |         | 600   |       | KΩ     |  |
| V <sub>SKIP</sub> | SKIP Threshold                 | $-40^{\circ}C \le T_A \le +85^{\circ}C$                                           | • | 0.3     | 1.0   | 1.5   | V      |  |
| I <sub>SKIP</sub> | SKIP Pull Down Current         |                                                                                   |   | 2       | 5     | 8     | μA     |  |
| I <sub>Q</sub>    | Quiescent Current              | $V_{FB}=0.65V, V_{SKIP}=5V \text{ or } 0V, -40^{\circ}C \le T_A \le +85^{\circ}C$ | ٠ |         | 0.5   | 0.6   | mA     |  |
| I <sub>SHDN</sub> | Shutdown Current               | V <sub>EN</sub> =0V                                                               |   |         |       | 3     | μA     |  |
| f <sub>OSC</sub>  | Oscillator Frequency           | $V_{FB}=0.55V,-40^{\circ}C \le TA \le +85^{\circ}C$                               | ٠ | 0.8     | 1     | 1.2   | MHz    |  |
| D <sub>MAX</sub>  | Maximum Duty Cycle             |                                                                                   |   |         | 100   |       | %      |  |



EUTECH

# **Electrical Characteristics (continued)**

PVIN=SVIN=VEN=5V,  $T_A$ =+25°C, unless otherwise specified. The • indicates specifications which apply over the full operating range -40°C to +85°C. The EUP3426 is 100% production tested at 25°C. Typical and temperature specifications are guaranteed by design and statistical characterizations.

| Symbol                   | Parameter                            | Conditions                                     | E    | EUP3426 |      |      |
|--------------------------|--------------------------------------|------------------------------------------------|------|---------|------|------|
| Symbol                   | rarameter                            | Conditions                                     | Min. | Тур.    | Max. | Unit |
| T <sub>ON(Min)</sub>     | Minimum On Time                      |                                                |      | 100     |      | ns   |
| I <sub>PEAK</sub>        | Hside PCH Switch Peak Current        | V <sub>FB</sub> =0.55V                         |      | 5       |      | Α    |
| I <sub>NEG</sub>         | Lside NCH Negative Current Limit     | V <sub>SKIP</sub> =0V, PWM Mode                |      | -1      |      | Α    |
| I <sub>ZX</sub>          | Lside NCH Reverse Current Limit      | V <sub>SKIP</sub> = 5V, Pulse Skipping<br>Mode |      | 0.2     |      | А    |
| I <sub>LX</sub>          | LX Leakage Current                   | $V_{EN}=0V, V_{LX}=0 \text{ or } 5V$           | -5   |         | 5    | μA   |
| R <sub>PFET</sub>        | R <sub>DS(ON)</sub> of P-Channel FET | I <sub>LX</sub> =0.5A                          |      | 57      | 70   | mΩ   |
| <b>R</b> <sub>NFET</sub> | R <sub>DS(ON)</sub> of N-Channel FET | I <sub>LX</sub> =0.5A                          |      | 35      | 50   | mΩ   |
| T <sub>SD</sub>          | Thermal Shutdown                     |                                                |      | 160     |      | °C   |



# **Typical Operating Characteristics**

Unless otherwise specified:  $C_{IN}=22\mu$ F,  $C_{OUT}=22\times2\mu$ F,  $L=2.2\mu$ H,  $V_{IN}=5$ V,  $V_{OUT}=1.2$ V,  $T_{A}=25^{\circ}$ C.







# **Typical Operating Characteristics (continued)**



# **Typical Operating Characteristics (continued)**



















**Typical Operating Characteristics (continued)** 

















### **Application Information**

The EUP3426 uses a slope-compensated constant frequency, current mode architecture. Both the main (P-Channel MOSFET) and synchronous (N-channel MOSFET) switches are internal. During normal operation, the EUP3426 regulates output voltage by switching at a constant frequency and then modulating the power transferred to the load each cycle using PWM comparator. The duty cycle is controlled by three weighted differential signals: the output of error amplifier, the main switch sense voltage and the slope-compensation ramp. It modulates output power by adjusting the inductor-peak current during the first half of each cycle. An N-channel, synchronous switch turns on during the second half of each cycle. When the inductor current starts to reverse in pulse skipping mode operation or when the PWM reaches the end of the oscillator period in forced PWM operation, the synchronous switch turns off.

#### Soft-Start

The EUP3426 has an internal soft-start circuit to limit the inrush current and output voltage overshoot during startup. The soft-start time is about  $800\mu$ S.

#### **Short-Circuit Protection**

As soon as the output voltage drops below 50% of the nominal output voltage, the converter switching frequency and the current limit are reduced.

### **Output Overvoltage Protection**

The output voltage is monitored by a comparator through FB pin. It guards against transient overshoots >10% by turning the main switch off.

### Input Undervoltage Lockout

The undervoltage lockout circuit prevents device misoperation at low input voltages. It prevents the converter from turning on the main and synchronous switches under undervoltage state.

### **Thermal Protection and Lockout**

The internal thermal protection and lockout circuit prevents device in the event that the maximum junction tempetaure is exceeded. If the device temperature is higher than 160°C (typical), it will be shut down. Only if the power is reprovided or the EN pin is reactived can the device rework.

### **Inductor Selection**

The EUP3426 typically uses a  $2.2\mu$ H output inductor. The output inductor is selected to limit the ripple current to some predetermined value, typically  $20\% \sim 40\%$  of the full load current at the maximum input voltage. Large value inductors lower ripple currents. Higher V<sub>IN</sub> or V<sub>OUT</sub> influence the ripple current as shown in equation.

$$\Delta I_{L} = \frac{1}{(f)(L)} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$

The DC current rating of the inductor should be at least equal to the maximum load current plus half the ripple current to prevent core saturation.

The DC-resistance of the inductor directly influences the efficiency of the converter. Therefore for better efficiency, choose a low DC-resistance inductor.

### CIN and COUT Selection

In continuous mode, the source current of the top MOSFET is a square wave of duty cycle  $V_{OUT}/V_{IN}$ . The primary function of the input capacitor is to provide a low impedance loop for the edges of pulsed current drawn by the EUP3426. A low ESR input capacitor sized for the maximum RMS current must be used. The size required will vary depending on the load, output voltage and input voltage source impedance characteristics. A typical value is around 22µF.

The input capacitor RMS current varies with the input voltage and the output voltage. The equation for the maximum RMS current in the input capacitor is:

$$I_{RMS} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

The output capacitor  $C_{\text{OUT}}$  has a strong effect on loop stability.

The selection of  $C_{OUT}$  is driven by the required effective series resistance (ESR).

ESR is a direct function of the volume of the capacitor; that is, physically larger capacitors have lower ESR. Once the ESR requirement for  $C_{OUT}$  has been met, the RMS current rating generally far exceeds the  $I_{RIPPLE(P-P)}$ requirement. The output ripple  $\Delta V_{OUT}$  is determined by:

$$\Delta V_{OUT} \cong \Delta I_{L} \left( ESR + \frac{1}{8fC_{OUT}} \right)$$

When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.

### **Output Voltage Programming**

The output voltage is set by a resistive divider according to the following formula, ,where  $R_{FB1}$  value is kept 330  $k\Omega$ :

$$V_{FB2} = V_{FB1} \left( \frac{0.6}{V_{OUT} - 0.6} \right)$$





The external resistive divider is connected to the output, allowing remote voltage sensing as shown below.



### **Thermal Considerations**

To avoid the EUP3426 from exceeding the maximum junction temperature, the user will need to do a thermal analysis. The goal of the thermal analysis is to determine whether the operating conditions exceed the maximum junction temperature of the part. The temperature rise is given by:

$$T_R = (P_D)(\theta_{JA})$$

Where  $P_D=I_{LOAD}^2 \times R_{DS(ON)}$  is the power dissipated by the regulator ;  $\theta_{JA}$  is the thermal resistance from the junction of the die to the ambient temperature. The junction temperature,  $T_J$ , is given by:

$$T_J = T_A + T_R$$

Where  $T_A$  is the ambient temperature.

 $T_J$  should be below the maximum junction temperature of 125°C.

### PC Board Layout Checklist

For all switching power supplies, the layout is an important step in the design especially at high peak currents and switching frequencies. If the layout is not carefully done, the regulator might show stability problems as well as EMI problems.

When laying out the printed circuit board, the following guidelines should be used to ensure proper operation of the EUP3426.

- 1. The input capacitor  $C_{IN}$  should connect to VIN as closely as possible. This capacitor provides the AC current to the internal power MOSFETs.
- 2. The power traces, consisting of the GND trace, the LX trace and the VIN trace should be kept short, direct and wide.
- 3. The FB pin should connect directly to the feedback resistors. The resistive divider  $R_{FB1}/R_{FB2}$  must be connected between the  $C_{OUT}$  and ground.
- 4. Keep the switching node, LX, away from the sensitive FB node.





# **Packaging Information**

TDFN-10



| SYMBOLS | MILLIMETERS |      | INCHES |       |  |
|---------|-------------|------|--------|-------|--|
| 31MBOL3 | MIN.        | MAX. | MIN.   | MAX.  |  |
| A       | 0.70        | 0.80 | 0.028  | 0.031 |  |
| A1      | 0.00        | 0.05 | 0.000  | 0.002 |  |
| D       | 2.90        | 3.10 | 0.114  | 0.122 |  |
| E1      | 1.70 0.067  |      | 67     |       |  |
| E       | 2.90        | 3.10 | 0.114  | 0.122 |  |
| L       | 0.30        | 0.50 | 0.012  | 0.020 |  |
| b       | 0.18        | 0.30 | 0.007  | 0.012 |  |
| е       | 0.50 0      |      | 0.0    | 020   |  |
| D1      | 2.4         | 0    | 0.094  |       |  |





SOP-8 (EP)





| SYMBOL | MILLIM | ETERS | INCHES |       |  |
|--------|--------|-------|--------|-------|--|
| S      | MIN.   | MAX.  | MIN.   | MAX.  |  |
| А      | 1.35   | 1.75  | 0.053  | 0.069 |  |
| A1     | 0.10   | 0.25  | 0.004  | 0.010 |  |
| D      | 4.9    | 90    | 0.193  |       |  |
| E1     | 3.90   |       | 0.153  |       |  |
| D1     | 2.97   |       | 0.117  |       |  |
| E2     | 2.     | 18    | 0.0    | )86   |  |
| Е      | 5.80   | 6.20  | 0.228  | 0.244 |  |
| L      | 0.40   | 1.27  | 0.016  | 0.050 |  |
| b      | 0.31   | 0.51  | 0.012  | 0.020 |  |
| e      | 1.1    | 27    | 0.050  |       |  |