

May 2024

# FAN4149 Ground Fault Interrupter

#### **Features**

- Meets 2015 UL943 Self-Test Requirements (in combination with FAN41501)
- Precision Sense Amplifier and Bandgap Reference
- Low-V<sub>OS</sub> Offset for Direct DC Coupling of Sense Coil
- Built-in Noise Filter
- High-Current SCR Gate Driver
- Adjustable Sensitivity
- 500 μA Quiescent Current
- Minimum External Components
- Ideal for 120 V or 220 V Syst ins
- Space-Saving, SOT22 Pin ackage

# **Applications**

- GFCI Out, 15 'acie
- Port 'e CCI Cords
- Resir al-Current Devices (RCD)

# **Description**

The FAN4149 is a lo power co roll for detecting hazardous current participation ground and ground-to-neutral faults. The AN-19 a lication circuit opens the load content before a result shock occurs.

The FAN4 19, com' nation with the FAN41501 automo. Indicated ital concoller, meets the 2015 UL943 self-st quil this for pennanently connected GFCI polluc. The FAN4149 detects and protects against a however-ground faunt and a nortral-tening/load short. The AN41501 peniodically monitors the FAN4149 and critical Gill components to comply with the 2015 UL943 requirements. The minimum number of components and the small 6-pin package allow for a dense, flexible, application solution.

The FAN4149 contains a precision bandgap 14 V shunt regulator, precision low-Vos sense amplifier, time-delay noise filter, window-detection comparators, and an SCR drive the shunt regulator operates with a low culescent current, which allows for a high value, lowwattage series supply resistor. The internal temperature compensated shunt regulator, sense amplifier, and bias circuitry provide for precision ground-fault detection. This enables the use of larger component variations so that binning or trimming external components is not required. The typical ±50 μV V<sub>OS</sub> sense amplifier offset allows for direct DC coupling of the sense coil. This eliminates the large AC-coupling capacitor. The internal delay filter rejects high-frequency noise spikes common with inductive loads. This decreases false nuisance tripping. The SCR driver provides increased current and temperature compensation to allow for a wider selection of external SCRs.

The minimum number of external components and the 6-pin SOT23 package allow a low-cost, compact design and layout.

# **Ordering Information**

| Part Number | Operating<br>Temperature Range | Package                             | Packing Method |  |
|-------------|--------------------------------|-------------------------------------|----------------|--|
| FAN4149M6X  | -35°C to +85°C                 | 6-Lead, SOT23, JEDEC M0-178, 1.6 mm | Tape and Reel  |  |

# **Block Diagram**



Figure 1. Block

# **Typical Application**



Figure 2. Typical Application<sup>(1,2)</sup>

### **Table 1. Typical Values**

| R1: 75 kΩ  | R <sub>IN</sub> : 470 Ω | $R_{TEST1}$ : 15 k $\Omega$ | $R_{TEST2}$ : 10 $k\Omega$ | $R_{SET}$ : 750 $k\Omega^{(3)}$ |
|------------|-------------------------|-----------------------------|----------------------------|---------------------------------|
| R2: 75 kΩ  | R3: 1 MΩ                | R4: 909 kΩ                  | C1: 22 nF                  | C2: 10 nF                       |
| C3: 5.6 nF | C4: 220 nF              | C5: 1 μF                    |                            |                                 |

XMFR: Magnetic Metals 5029/F3006

#### Notes:

Contact Fairchild for self-test requirement details.

- Portions of this schematic are subject to U.S. patents 8,085,516 and 8,760,824.
- Value depends on sense-coil characteristics and application.

# **Pin Configuration**



Figure 3. Pin Configuration

### **Pin Definitions**

| Pin # | Name    | De. io                                                                                  |
|-------|---------|-----------------------------------------------------------------------------------------|
| 1     | SCR     | Gate drive for external SCR                                                             |
| 2     | GND     | Supply input for FAN4149 circuitry                                                      |
| 3     | VS      | Supply input for FAN/149 c. uitry                                                       |
| 4     | VREF    | Non-inverting input fo. vi. hase ampliner                                               |
| 5     | VFB     | Inverting inr of for coren bense amplifier                                              |
| 6     | Amp Out | An external insister connected to VFB sets the I <sub>FAULT</sub> sentitivity threshold |

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol Parameter |                                    | Condition                                        | Min. | Max. | Unit |
|------------------|------------------------------------|--------------------------------------------------|------|------|------|
| Icc              | Supply Current                     | Continuous Current, VS to GND                    |      | 15   | mA   |
| V <sub>CC</sub>  | Supply Voltage                     | Continuous Voltage to GND, All Pins              | -0.8 | 16.0 | V    |
| $T_{STG}$        | Storage Temperature Range          |                                                  | -65  | +150 | °C   |
| ESD              | Electrostatic Discharge Capability | Human Body Model,<br>ANSI/ESDA/JEDEC JS-001-2012 |      | 2.5  | kV   |
| LOD              |                                    | Charged Device Model, JESD22-C                   |      | .0   | S    |

### **DC Electrical Characteristics**

|                                                                                                                                    |                                         | 5.1a. god 2 5.155 Model, 626522 (                                          |      |      |      |      |  |
|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------|------|------|------|------|--|
| DC Electrical Characteristics Unless otherwise specified, T <sub>A</sub> =25°C, I <sub>shunt</sub> =1 mA, and regrence g F, are 2. |                                         |                                                                            |      |      |      |      |  |
| Symbol                                                                                                                             | Parameter                               | Con litions                                                                | Min. | Typ. | Max. | Unit |  |
| $V_{REG}$                                                                                                                          | Power Supply Shunt Regulato.<br>Voltage | The SND ENDR                                                               | i3.ř | 14.0 | 14.3 | V    |  |
| ΙQ                                                                                                                                 | Quiescent Current                       | ne to GND-10 V                                                             | 425  | 500  | 575  | μA   |  |
| $V_{REF}$                                                                                                                          | Reference Voltage                       | V <sub>REF</sub> to GND                                                    | 6.85 | 7.00 | 7.15 | V    |  |
| $V_{TH}$                                                                                                                           | Trip Thresh d                           | Amp Cut to VI(EF                                                           | 4.35 | 4.50 | 4.65 | V    |  |
| 1/                                                                                                                                 | Amr' Ofi t                              | Gain=1000                                                                  | -175 | ±50  | 175  | μV   |  |
| Vos                                                                                                                                | At lift 'set Lint'4)                    | Gain=1000                                                                  | -100 |      | 100  | μV   |  |
| los                                                                                                                                | mplifier Ir ut Offset <sup>((-)</sup>   | Design Value                                                               | -50  | 0    | 50   | nA   |  |
| G                                                                                                                                  | A. Nifier DC Gain <sup>(c)</sup>        | Design Value                                                               |      | 100  |      | dB   |  |
| BW                                                                                                                                 | Amplifier Gair Bandwi ith (5)           | Design Value                                                               |      | 3    |      | MHz  |  |
| V <sub>2</sub>                                                                                                                     | Amplifier Positive Voltage Swing        | Amp Out to VREF, I <sub>FAULT</sub> =10 μA                                 | 5.5  |      |      | V    |  |
| V <sub>SW</sub> -                                                                                                                  | Amplifier Negative Voltage Swing        | VREF to Amp Out, I <sub>FAULT</sub> =-10 μA                                | 5.5  |      |      | V    |  |
| I <sub>S.NK</sub>                                                                                                                  | Amplifier Current Sink                  | Amp Out=V <sub>REF</sub> + 3 V V <sub>FB</sub> =V <sub>REF</sub> + 100 mV  | 400  |      |      | μΑ   |  |
| SRL                                                                                                                                | Amplifier Current Source                | Amp Out=V <sub>REF</sub> – 3 V,V <sub>FB</sub> =V <sub>REF</sub> -100 mV   | 400  |      |      | μΑ   |  |
| t <sub>d</sub>                                                                                                                     | Delay Filter                            | Delay from C₁ Trip to SCR L->H                                             | 0.65 | 1.00 | 1.35 | ms   |  |
| Rout                                                                                                                               | SCR Output Resistance                   | SCR to GND=250 mV, Amp Out=V <sub>REF</sub>                                |      | 0.5  | 1.0  | kΩ   |  |
| \/                                                                                                                                 | SCR Output Voltage                      | SCR to GND, Amp Out=V <sub>REF</sub>                                       |      | 1    | 10   | mV   |  |
| V <sub>OUT</sub>                                                                                                                   | SCR Output Voltage                      | SCR to GND, AMP Out=V <sub>REF</sub> +4 V                                  | 3.0  |      |      | V    |  |
| I <sub>OUT</sub>                                                                                                                   | SCR Output Current                      | SCR to GND=1 V Amp Out=V <sub>REF</sub> + 4 V,<br>I <sub>SHUNT</sub> =2 mA | 650  | 725  |      | μΑ   |  |

#### Notes:

- Maximum V<sub>OS</sub> offset temperature cycling drift from initial value (JEDEC JESD22-A104).
- Guaranteed by design, not tested in production.

# **Functional Description**

Refer to Figure 2.

The FAN4149 is a GFCI controller for AC ground-fault circuit interrupters. The low- $V_{OS}$  offset for the sense amplifier allows for direct DC coupling of the sense coil when the FAN4149 is biased with a full-wave diode bridge. This allows for the FAN4149 to be used with the FAN41501 digital auto-monitoring controller to provide for a low-BOM-cost, complete, GFI solution with self testing for the critical GFCI components.

The internal shunt regulator rectifier circuit is supplied from the full-wave rectifier bridge and 75 k $\Omega$  series resistor. A typical 220 nF V<sub>S</sub> bypass capacitor is used to filter the V<sub>AC</sub> ripple voltage. The internal 14 V shunt regulator uses a precision temperature-compensated bandgap reference. The combination of precision reference circuitry and precision sense amplifier provides for an accurate ground-fault tolerance. This allows for selection of external components with wider and lower-cost parameter variations. Due to the low quiescent current, a high-value external series resistor (R<sub>1</sub>) can be used to reduce the maximum power wattage required for this resistor. The 14 V shunt regulation generates the V<sub>REF</sub> reference voltage for the sinsu amplifier's (A<sub>1</sub>) non-inverting input (AC reference). It also supplies the bias for the delay mer (t<sub>1</sub>), comparators (C<sub>1</sub> & C<sub>2</sub>), and the SCR dr

The secondary winding of the ense ans rmer is connected to pin 4 (VREF) and to a resist of R<sub>lin</sub>, which is directly DC connecter the verting input of the sense amplifier at pin (VFB). The uback resistor (R<sub>SET</sub>) converts the sinse trisformer's secondary current to a voluge at p. 3 (A p Out). This voltage is compared to t window comparator (C<sub>1</sub> c C<sub>2</sub>). When the no out vol ge exceeds the ±V<sub>TH</sub> threshold volt the vinc comparator triggers the internal ay tin. 1. output of the window comparator injust su HIGH or the duration of the futurer. If the window con are' s output goes LOVV the internal delay timer starts reset civile. If the window comparator's output is still HIGH at the end of the  $t_1$  pulse, the SCR driver enables current source  $i_1$  and discoles Q1. Current source  $I_1$  then enables the external SCR; which energizes the solenoid, coens the contact switches to the load, and removes the hazardous ground fault. The window comparator allows for detection of a positive or negative I<sub>FAULT</sub> signal, independent from the phase of the line voltage.

### Calculation of R<sub>SET</sub> Resistor

The Amp Out signal must exceed the window comparator's  $V_{TH}$  threshold voltage for longer than the delay timer and calculated by:

$$V_{TH} = I_{FAULT} \times 1.22 \times R_{SET} \times COS(2\pi \times (t/2P)) / N$$
 (1)

$$R_{SET} = (V_{TH} \times N) / (1.22 \times I_{FAULT} \times COS(\pi \times t/P))$$
 (2) where:

 $V_{TH} = 4.5 \ V$ 

 $I_{FAULT} = 5 \text{ mA}_{RMS} \text{ (UL943)}$ 

T = 1 ms (timer delay)

P = Period of the AC Line (1/60 Hz)

P = Period of the AC Line (1/60 Hz)

N= Ratio of secondary-to-primary turns (1000:1)

 $R_{SET} = 750 \text{ k}\Omega \text{ (standard 1% value)}$ 

In practice, the transformer is non-ideal, so  $R_{\text{SET}}$  may need to be adjusted by up to 30% to obtain the desired  $I_{\text{FAULT}}$  trip threshold.

### Calculation of Vos Trip Threshold Error

Since the sense coil is dir by co. ected to the feedback of the sense amp ar, the  $V_{OS}$  of selection of the sense and  $V_{OS}$  of selection of the sense are  $V_{OS}$  of s

%Error = 1 
$$\times (V_{Ob} R_{SL} (R_{IN} + R_{LDC}) / V_{TH}$$
 (3)

$$V_{OS}$$
 =  $\frac{2.75}{\pm}$  μV (worst case)  
 $\pm$ 50 μV (typical)  
 $K_{LT}$  = 750 VΩ  
 $R_{IN}$  = 470 Ω (typical value)  
 $R_{LDC}$  = 75 Ω (sense coinsecondary DC resistance)  
 $V_{IH}$  = 4.5 V  
%Error =  $\frac{\pm}{5.4}$ % (worst case)  
 $\frac{\pm}{1.5}$ % (typical)

The  $V_{OS}$  ±100  $\mu V$  maximum drift specification is based on t-mperature cycling per JEDEC JESD22-A104, Condition B, 850 temperature cycles at -55°C to +125°C.

#### **Grounded Neutral Detection**

If the neutral load terminal side is incorrectly connected to the earth ground, the sense coil does not correctly detect the hazardous ground fault current from "load hot" to earth ground due to the partial  $I_{\text{FAULT}}$  current flowing from the grounded neutral fault (load neutral) to earth ground.

To detect a grounded neutral fault, a grounded neutral coil is required. When a low resistive path occurs from the line neutral and load neutral terminals, the sense and neutral coils are mutually coupled. The mutual coupling produces a positive feedback path around the sense amplifier, which causes the sense amplifier to oscillate. When the peak oscillation voltage exceeds the SCR trigger threshold, the internal delay timer is enabled. Since the amplifier's output signal is crossing the window comparator's trip threshold typically at 6 kHz, the delay timer alternates between detection of a fault/no-fault. The ratio of the fault/no-fault detection time interval determines if the SCR driver is enabled.

The sensitivity of the grounded neutral detection can be changed by the neutral coil turns and the value of  $C_2$  and  $C_3$ .

### **GFCI Self Test Requirement**

Starting in June of 2015, UL943 requires all permanently connected GFCI products to perform a self-test function. By adding Fairchild's FAN41501 product to the FAN4149 application (see Figure 2), a fully compliant 2015 UL943 self-test function can be achieved with two, small, independent, 6-pin, 1.6 mm-wide devices and a minimum number of external components. The 2015 UL code requires that, at power up, the GFCI self test the critical GFCI components --

FAN4149, SCR, sense coil, and solenoid -- within five seconds and thereafter within every three hours. The self-test cycle cannot open the load contacts. If a component failure is detected, the load power must be denied. Refer to the <u>FAN41501</u> datasheet for more details about the UL943 self-test features.



# **Typical Performance Characteristics**

Unless otherwise specified, T<sub>A</sub>=25°C and according to Figure 2 with SCR disconnected.



Ch1: VS (Pin 3), 10 V/Div Ch2: AmpOut (Pin 6), 5 V/Div

Ch3: VREF (Pin 4), 5 V/Div Ch4: SCR (Pin 1), 500 mV/Div

Typical Wavefor s, No. roເ d Fault Figure 4.



Ch1: VS (Pin 3), 10 V/Div

Ch2: AmpOut (Pin 6), 5 V/Div Ch3: SCR (Pin 1), 1 V/Div

Ch4: I<sub>FAULT</sub>, 10 mA/Div

Figure 6.



1: VS (Pin 3), 10 V/Div

Ch2: Amp Out (Pin 6) 2 7/

Ch3: SCR (Pin 1),

Cir4: I<sub>FAUL</sub>i 10 mA/Dir

Figure 5. Typical Waveforms, 4 mA Ground Fault



Ch1: VS (Pin 3), 10 V/Div

Ch2: AmpOut (Pin 6), 5 V/Div

Ch3: SCR (Pin 1), 1 V/Div

Typical Waveforms, 5 mA Ground Fault Figure 7. Typical Waveforms for Grounded Neutral Detection

Continued on the following page...

# **Typical Performance Characteristics** (Continued)

Unless otherwise specified, T<sub>A</sub>=25°C and according to Figure 1 with SCR disconnected.



Ch2: AmpOut (Pin 6), 2 V/Div

Figure 8. Typical Waveform for Grounded Neutral Detection

# **Typical Temperature Characteristics**





Figure 9. Shunt Regulator Voltage vs. Temperature



Figure 10. Quiescent Curre vs. 1 perature



Figure 11. Reference Voltage vs. Ten. Sic.



Figure 12. VH Throshold Voltage vs. Temperature



Figure 13. VL Threshold Voltage vs. Temperature



Figure 14. Typical Vos vs. Temperature

Figure 15. I<sub>OUT</sub> SCR Out vs. Temperature





ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns me rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative