

May 2024

# **FAN73932** Half-Bridge Gate Drive IC

#### **Features**

- Floating Channel for Bootstrap Operation to +600V
- Typically 2.5A/2.5A Sourcing/Sinking Current Driving Capability
- Extended Allowable Negative V<sub>S</sub> Swing to -9.8V for Signal Propagation at V<sub>BS</sub>=15V
- High-Side Output in Phase of IN Input Signal
- 3.3V and 5V Input Logic Compatible
- Matched Propagation Delay for Both Channels
- Built-in Shutdown Function
- Built-in UVLO Functions for Both Channels
- Built-in Common-Mode dv/dt Noise Canceling Cir ...
- Internal 400ns Minimum Dead-Time

### **Applications**

- High-Speed Power M SFET and
- Induction Heating
- High-Power /C-DC Co.
- CE IS NOTE: I ■ Synchronus Jup-D vn Converter

### Description

The FAN73932 is a half-bridge, gate drive IC with shutdown and dead-time functions and drive highspeed MOSFETs and IGBTs that perate o to +600V it has a buffered output of ye with "I NN JS transisions designed for high bulk or and doing capability and minimum cross-col ctic

p. Less and common-mode Fairchild's h. -volta noise can line echni les provide stable operation of h-sic dr. unde high dv/dt noise circumranced level-shift circuit offers high-side a er operation up to  $\frac{1}{2}$  =-3.8V (typical) for  $V_{BS}$  5V.

The UVLO circuit preven a malfunction when VDD and V<sub>B</sub>, are lower than the specified threshold voltage.

The high current and lov-cutput voltage drop feature makes this device suitable for all kinds of half- and fullbridge inverters, like motor drive inverter, switching noce power supply, induction heating, and high-power DC-DC converter applications.

8-SOP



# Ordering Information

| Part Number | Package | Operating<br>Temperature Range | © Eco Status        | Packing Method |
|-------------|---------|--------------------------------|---------------------|----------------|
| FAN73932M   | 8-SOP   | -40°C to +125°C                | 40°C to +125°C RoHS |                |
| FAN73932MX  | 8-30F   | -40 C to +125 C                | Kuris               | Tape & Reel    |



For Fairchild's definition of Eco Status, please visit: http://www.fairchildsemi.com/company/green/rohs green.html.

# **Typical Application Diagrams**



Figure 1. Ty - Applic tion Circuit

# Internal Block Di gram



Figure 2. Functional Block Diagram

# **Pin Configuration**



Figure 3. Pin Configuration (Too V v)

### **Pin Definitions**

| Pin # | Name           | escription                                                                  |
|-------|----------------|-----------------------------------------------------------------------------|
| 1     | IN             | Logic Input to High-Solar and Low-Side Gate Driver Output, In Phase with HO |
| 2     | SD             | Logic i for utdow                                                           |
| 3     | COM            | 1 NE OU OF                                                                  |
| 4     | LO             | Low-S D. er Return                                                          |
| 5     | ) DD           | Supply Voltage                                                              |
| 6     | V <sub>S</sub> | Hign-Voltage Floating איניבו Return                                         |
| 7     |                | High-Side Driver Cutput                                                     |
| 8     | $V_{B}$        | r ligh-Side Floating Supply                                                 |

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.  $T_A=25^{\circ}C$  unless otherwise specified.

| Symbol              | Parameter                               | Min.                 | Max.                 | Unit             |
|---------------------|-----------------------------------------|----------------------|----------------------|------------------|
| V <sub>B</sub>      | High-Side Floating Supply Voltage       | -0.3                 | 625.0                | V                |
| V <sub>S</sub>      | High-Side Floating Offset Voltage       | V <sub>B</sub> -25.0 | V <sub>B</sub> +0.3  | V                |
| V <sub>HO</sub>     | High-Side Floating Output Voltage       | V <sub>S</sub> -0.3  | V <sub>B</sub> +0.3  | V                |
| V <sub>LO</sub>     | Low-Side Output Voltage                 | -0.3                 | V <sub>DD</sub> +0.3 | V                |
| V <sub>DD</sub>     | Low-Side and Logic Fixed Supply Voltage | -0.3                 | 25                   | V                |
| V <sub>IN</sub>     | Logic Input Voltage (IN)                | -0.3                 | V <sub>L</sub> +0.3  | V                |
| V <sub>SD</sub>     | Logic Input Voltage (SD)                | -0.3                 | 5.                   | X 3              |
| COM                 | Logic Ground and Low-Side Driver Return | V <sub>D.</sub> 25.  | V <sub>Dr</sub> +0.3 |                  |
| dV <sub>S</sub> /dt | Allowable Offset Voltage Slew Rate      |                      | ± 50                 | V/ns             |
| P <sub>D</sub>      | Power Dissipation <sup>(1, 2, 3)</sup>  |                      | 0.625                | W                |
| $\theta_{JA}$       | Thermal Resistance                      |                      | 200                  | °C/W             |
| TJ                  | Junction Temperature                    | 7 6                  | +150                 | °C               |
| T <sub>STG</sub>    | Storage Temperature                     | -55                  | 150                  | O <sub>°</sub> C |

#### Notes:

- 2. Refer to the following standar 5.
  - JESD51-2: Integral circuis thermal test method environmental conditions natural convection;
- 3. Do not exceed P Inder any circumstances.

## Recominended / perating Conditions

Recommended on the conditions table defines the conditions for actual device operation. Recommended on the conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommended them on designing to absolute maximum ratings.

| Symbol           | Parameter                                | Min.               | Max.               | Unit |
|------------------|------------------------------------------|--------------------|--------------------|------|
| ,\F              | High-Side Floating Supply Voltage        | V <sub>S</sub> +10 | V <sub>S</sub> +20 | V    |
| C V <sub>S</sub> | High-Side Floating Supply Offset Voltage | 6-V <sub>DD</sub>  | 600                | V    |
| V <sub>HO</sub>  | Higi -Side Output Voltage                | V <sub>S</sub>     | $V_{B}$            | V    |
| $V_{DD}$         | Low-Side and Logic Fixed Supply Voltage  | 10                 | 20                 | V    |
| $V_{LO}$         | Low-Side Output Voltage                  | COM                | $V_{DD}$           | V    |
| V <sub>IN</sub>  | Logic Input Voltage (IN)                 | COM                | $V_{DD}$           | V    |
| $V_{SD}$         | Logic Input Voltage (SD)(4)              | COM                | 5                  | V    |
| T <sub>A</sub>   | Operating Ambient Temperature            | -40                | +125               | °C   |

#### Note:

4. Shutdown (SD) input is internally clamped with 5.2V.

### **Electrical Characteristics**

 $V_{BIAS}(V_{DD},\ V_{BS})$ =15.0V, COM=0V, and  $T_A$  = 25°C, unless otherwise specified. The  $V_{IN}$  and  $I_{IN}$  parameters are referenced to COM and are applicable to the respective input leads: IN and  $\overline{SD}$ . The  $V_O$  and  $I_O$  parameters are referenced to COM and are applicable to the respective output leads: HO and LO.

| Symbol                                     | Parameter                                                                                    | Test Condition                                             | Min. | Тур. | Max. | Unit |
|--------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|------|------|
| POWER S                                    | SUPPLY SECTION                                                                               |                                                            |      | •    | •    |      |
| $I_{QDD}$                                  | Quiescent V <sub>DD</sub> Supply Current                                                     | V <sub>IN</sub> =0V, SD=5V                                 |      | 320  | 700  | μΑ   |
| I <sub>QBS</sub>                           | Quiescent V <sub>BS</sub> Supply Current                                                     | V <sub>IN</sub> =0V or 5V, SD=5V                           |      | 50   | 120  | μΑ   |
| I <sub>PDD</sub>                           | Operating V <sub>DD</sub> Supply Current                                                     | f <sub>IN</sub> =20KHz, No Load,<br>SD=5V                  |      | 700  | 1300 | μА   |
| I <sub>PBS</sub>                           | Operating V <sub>BS</sub> Supply Current                                                     | C <sub>L</sub> =1nF, f <sub>IN</sub> =20KHz, rms,<br>SD=5V |      | 42   | 800  | μА   |
| I <sub>SD</sub>                            | Shutdown mode Supply Current                                                                 | SD=0V, SD=5V                                               |      | 40   | 800  | μΔ   |
| I <sub>LK</sub>                            | Offset Supply Leakage Current                                                                | V <sub>B</sub> =V <sub>S</sub> =600V                       |      |      | 10   | μА   |
| BOOTST                                     | RAPPED SUPPLY SECTION                                                                        |                                                            |      |      | 1    | 1    |
| V <sub>DDUV+</sub><br>V <sub>BSUV+</sub>   | V <sub>DD</sub> and V <sub>BS</sub> Supply Under-Voltage<br>Positive Going Threshold Voltage | V <sub>Dr</sub> -V <sub>BS</sub> = vet                     | 8    | 9    | 10   | V    |
| V <sub>DDUV-</sub><br>V <sub>BSUV-</sub>   | V <sub>DD</sub> and V <sub>BS</sub> Supply Under-Voltage<br>Negative Going Threshold Voltage | \ =\ =Sweep                                                | 7.4  | ა.4  | Q.i  | V    |
| V <sub>DDUVH</sub> -<br>V <sub>BSUVH</sub> | V <sub>DD</sub> and V <sub>BS</sub> Supply Under-Voltage ackout Hysteresis Voltage           | V <sub>DD</sub> =V <sub>BS</sub> =Sw <sup>-</sup> ;en      | 2    | 0.6  |      | V    |
| INPUT LC                                   | OGIC SECTION                                                                                 | CALLE                                                      | 214  |      |      |      |
| V <sub>IH</sub>                            | Logic "1" Input Voltag or HC LC 5 "0" for LC                                                 | 100.00                                                     | 2.5  |      |      | V    |
| $V_{IL}$                                   | Logic "0" Input Valtag for HO Logic "1" for LO                                               | 14 191                                                     |      |      | 8.0  | V    |
| $I_{IN+}$                                  | Logic Input Igh Bias Cu                                                                      | \(\sigma_{IN}=5\), \(\overline{SD} = 0\)\(\sigma_{IN}=0)\) |      | 25   | 60   | μΑ   |
| I <sub>IN-</sub>                           | Loc' put L v Biar Current                                                                    | V <sub>IN</sub> =CV. SD =5V                                |      |      | 3    | μΑ   |
| R <sub>IN</sub>                            | Lc Pull-Down Pesistance                                                                      |                                                            |      | 200  |      | ΚΩ   |
| V <sub>S</sub> r · <sub>IP</sub>           | hutd าพก เปิ้) Innul Clamping Voltage                                                        | S. C.                  |      | 5.0  | 5.5  | V    |
| SD+                                        | S. 'down (SD) input Positive-Coing Threshold                                                 |                                                            | 2.5  |      |      | V    |
| <u>D</u> -                                 | Shutdo vn (SD) input Negative-Guing Threshold                                                | 2                                                          |      |      | 0.8  | V    |
| R <sub>F</sub>                             | Shudown (SD) Input Pull-บอ Kesistance                                                        |                                                            |      | 200  |      | ΚΩ   |
| GATE OF                                    | NVER OUTPUT SECTION                                                                          |                                                            |      |      |      |      |
| V <sub>OH</sub>                            | High-level Output Voltage (V <sub>BIAS</sub> - V <sub>O</sub> )                              | No Load                                                    |      |      | 1.5  | V    |
| V <sub>OL</sub>                            | Low-level Output Voltage                                                                     | No Load                                                    |      |      | 100  | mV   |
| I <sub>O+</sub>                            | Output High, Short-Circuit Pulsed Current <sup>(5)</sup>                                     | V <sub>HO</sub> =0V, V <sub>IN</sub> =5V, PW ≤10μs         | 2.0  | 2.5  |      | Α    |
| I <sub>O-</sub>                            | Output Low, Short-Circuit Pulsed Current <sup>(5)</sup>                                      | V <sub>HO</sub> =15V,V <sub>IN</sub> =0V, PW<br>≤10μs      | 2.0  | 2.5  |      | Α    |
| Vs                                         | Allowable Negative $V_S$ Pin Voltage for IN Signal Propagation to HO                         |                                                            |      | -9.8 | -7.0 | V    |

### Note:

5 These parameters guaranteed by design.

# **Dynamic Electrical Characteristics**

 $\label{eq:Vblass} V_{BIAS}(V_{DD},\,V_{BS}) = 15.0V,\,COM = 0V,\,C_L = 1000pF,\,and\,T_A = 25^{\circ}C,\,unless\,\,otherwise\,\,specified.$ 

| Symbol            | Parameter                                                          | Conditions         | Min. | Тур. | Max. | Unit |
|-------------------|--------------------------------------------------------------------|--------------------|------|------|------|------|
| t <sub>ON</sub>   | Turn-On Propagation Delay Time <sup>(6)</sup>                      | V <sub>S</sub> =0V |      | 600  | 850  | ns   |
| t <sub>OFF</sub>  | Turn-Off Propagation Delay Time                                    | V <sub>S</sub> =0V |      | 200  | 350  | ns   |
| t <sub>SD</sub>   | Shutdown Propagation Delay Time                                    |                    |      | 140  | 220  | ns   |
| Mt <sub>ON</sub>  | Delay Matching, HO and LO Turn-On                                  |                    |      | 0    | 50   | ns   |
| Mt <sub>OFF</sub> | Delay Matching, HO and LO Turn-Off                                 |                    |      | 0    | 50   | ns   |
| t <sub>R</sub>    | Turn-On Rise Time                                                  | V <sub>S</sub> =0V |      | 25   | 50   | ns   |
| t <sub>F</sub>    | Turn-Off Fall Time                                                 | V <sub>S</sub> =0V |      |      | 35   | ns   |
| DT                | Dead-Time: LO Turn-Off to HO Turn-On and HO Turn-Off to LO Turn-On |                    | 2)   | 100  | 00   | ทธ   |
| MDT               | Dead-time matching= DT <sub>LO-HO</sub> - DT <sub>HO-LO</sub>      |                    |      | L    | 50   | หรั  |

#### Note:

6. The turn-on propagation delay time included dead-time.

## **Typical Characteristics**





Figure 4. Turn-On Propagation Delay vs. Temperature

Figure 5. rn- Pror jation Delay





Figure 7. Turn-Off Fall Time vs. Temperature





Figure 8. Turn-On Delay Matching vs. Temperature

Figure 9. Turn-Off Delay Matching vs. Temperature

## Typical Characteristics (Continued)





Figure 10. Dead-Time vs. Temperature

Figur 11. Sh. low opagation Delay vs. emperature





Fig e 1 Quiescent V<sub>DD</sub> Supply Current vs. Temperature

Figure 13. Quiescent V<sub>BS</sub> Supply Current vs. Temperature





Figure 14. Operating V<sub>DD</sub> Supply Current vs. Temperature

Figure 15. Operating V<sub>BS</sub> Supply Current vs. Temperature

## Typical Characteristics (Continued)





Figure 16. V<sub>DD</sub> UVLO+ vs. Temperature

Figu. 17. V<sub>L</sub> UV. vs. Temperature





Fig. re . d. V<sub>FS</sub> UVLO+ vs. Temperature

Figure 19. V<sub>BS</sub> UVLO- vs. Temperature





Figure 20. High-Level Output Voltage vs. Temperature

Figure 21. Low-Level Output Voltage vs. Temperature

## Typical Characteristics (Continued)





Figure 22. Logic High Input Voltage vs. Temperature

Fig 9 23. gic / Inpv:/ Valtage vs. emperature





Fig. re. Logic liput High Sias Current
vs. Temperature

Figure 25. Allowable Negative V<sub>S</sub> Voltage vs. Temperature

# **Switching Time Definitions**



Figure 26. Switching Time Tex Circ it



Figure 27. Input/Cutput Timing Diagram



Figure 28. Switching Time Waveform Definition



### **Mechanical Dimensions**



Figure 32. 8-Lead Small Outline Package (SOP)

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>.





The Power Franchise®

#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

FRFET® AccuPower™ Global Power Resource<sup>sм</sup> Auto-SPM™ Build it Now™ Green FPS™ Green FPS™ e-Series™ CorePLUS™ CorePOWER\*\* Gmax™ GTO™ CROSSVOLT\*\* CTL™ IntelliMAX™ Current Transfer Logic™ ISOPLANAR™ DEUXPEED® MegaBuck™ Dual Cool™ MICROCOUPLER™ EcoSPARK® MicroFET™ EfficientMa×™ MicroPak™ MicroPak2™

MillerDrive™ Fairchild<sup>®</sup> MotionMax™ Fairchild Semiconductor® Motion-SPM™ FACT Quiet Series™ OptoHiT™ FACT<sup>®</sup> OPTOLOGIC® FAST® OPTOPLANAR® FastvCore™ FETBench™ FlashWriter® FPS™

PDP SPM™ Power-SPM™ PowerTrench® PowerXS™

Programmable Active Droop™

QFĒT<sup>®</sup> QSTM Quiet Series™ RapidConfigure™ **○**™

Saving our world, 1mW/W/kW at a time™

SignalWise™ SmartMax™ SMART START™ SPM<sup>®</sup>

STEALTH™ SuperFET™ SuperSOT\*\*-3 SuperSOT™-6 SuperSOT™-8 SupreMOS™ SyncFET! Sync ock

TinyW TriFault etect™ PUEC KRENT 'Ji.ra FRFET™ ChiFET™ VCX<sup>TM</sup>

TinyBoost™

TinyBuck™

TinyCalc™

TinyLogic<sup>®</sup>

TINYOPTO\*\*

Ti∼Power™

тпу. Мтм

#### DISCLAIMER

F-PFST#

GES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO NO SSUM Y LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR ANY UCENSE UNDERLY FATENT FIGHTS, NOR THE RIGHTS OF OTHERS. THESE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILE CIRCUIT DESCRIBED HEREIN; NEITHER DOF / CON. SPECIFICATIONS DO NOT EXPAND THE TELLS OF FAIR HILL WORLD WIDT TERMS AND CONTONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS

#### LIFE SUPPORT POLICY

LIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE FAIRCHILD'S PRODUCT ^RE\ TAUTH EXPRESS WRITTE' APPROVAL FAIR HLD SEMICONDUCTOR CORPORATION.

#### As used here!

- devices or tems are Nevices or systems which, (a) and Life supp d fo. Irgic , ant into the bidy or (b) support or sustain life, and (c. tho, failure to perform when properly used in accordance with instriction, for use provided in the labering, can be reasonably xpecte to result in a significant injury of the user
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness

#### ANTI-C NTERFEITING POLICY

Fairchild Semiconductor Corporation's Ann-Count, reiting Folicy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Տերքօռ.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Custome is who inadvertently purch, se counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and monufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strong 🗸 encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification   Product Status |                       | Definition                                                                                                                                                                                             |  |  |
|-------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advance Information                       | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                          |  |  |
| Preliminary                               | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |
| No Identification Needed                  | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                                  |  |  |
| Obsolete                                  | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                    |  |  |

Rev 147

<sup>\*</sup> Trademarks of System General Corporation, used under license by Fair. 'd Semic Tuctor



ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns me rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative