

## FDC602P

# P-Channel 2.5V PowerTrench® Specified MOSFET

## **General Description**

This P-Channel 2.5V specified MOSFET uses a rugged gate version of Fairchild's advanced PowerTrench process. It has been optimized for power management applications with a wide range of gate drive voltage (2.5V – 12V).

### **Applications**

- Battery management
- Load switch
- · Battery protection

### **Features**

- -5.5 A, -20 V  $R_{DS(ON)} = 35 \text{ m}\Omega$  @  $V_{GS} = -4.5 \text{ V}$  $R_{DS(ON)} = 50 \text{ m}\Omega$  @  $V_{GS} = -2.5 \text{ V}$
- · Fast switching speed
- High performance trench technology for extremely low  $R_{\mbox{\scriptsize DS(ON)}}$





## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                           |                | Ratings     | Units |
|-----------------------------------|-------------------------------------|----------------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                |                | -20         | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                 |                | ±12         | V     |
| I <sub>D</sub>                    | Drain Current - Continuous          | (Note 1a)      | -5.5        | Α     |
|                                   | - Pulsed                            |                | -20         |       |
| P <sub>D</sub>                    | Maximum Power Dissipation           | (Note 1a)      | 1.6         | W     |
|                                   |                                     | (Note 1b)      | 0.8         |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temp | perature Range | −55 to +150 | °C    |

### **Thermal Characteristics**

| $R_{\theta JA}$   | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W |
|-------------------|-----------------------------------------|-----------|----|------|
| R <sub>0</sub> JC | Thermal Resistance, Junction-to-Case    | (Note 1)  | 30 | °C/W |

## **Package Marking and Ordering Information**

| Device Marking | Device  | Reel Size | Tape width | Quantity   |
|----------------|---------|-----------|------------|------------|
| .602           | FDC602P | 7"        | 8mm        | 3000 units |

| Symbol                                | Parameter                                         | Test Conditions                                                                                                                                                                  | Min  | Тур            | Max            | Units |
|---------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|----------------|-------|
| Off Char                              | acteristics                                       |                                                                                                                                                                                  |      | ı              | I              | I     |
| BV <sub>DSS</sub>                     | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$                                                                                                                                 | -20  |                |                | V     |
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient         | $I_D = -250 \mu\text{A}$ , Referenced to 25°C                                                                                                                                    |      | -14            |                | mV/°C |
| l <sub>DSS</sub>                      | Zero Gate Voltage Drain Current                   | $V_{DS} = -16 \text{ V},  V_{GS} = 0 \text{ V}$                                                                                                                                  |      |                | -1             | μΑ    |
| GSSF                                  | Gate-Body Leakage, Forward                        | $V_{GS} = 12 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                                                                   |      |                | 100            | nA    |
| IGSSR                                 | Gate-Body Leakage, Reverse                        | $V_{GS} = -12 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                                                                  |      |                | -100           | nA    |
| On Char                               | acteristics (Note 2)                              |                                                                                                                                                                                  |      |                |                |       |
| V <sub>GS(th)</sub>                   | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                                                                                            | -0.6 | -0.9           | -1.5           | V     |
| $\Delta V_{GS(th)} \over \Delta T_J$  | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = -250 \mu A$ , Referenced to 25°C                                                                                                                                          |      | 3              |                | mV/°C |
| R <sub>DS(on)</sub>                   | Static Drain–Source<br>On–Resistance              | $V_{GS} = -4.5 \text{ V},  I_D = -5.5 \text{ A}$<br>$V_{GS} = -2.5 \text{ V},  I_D = -4.5 \text{ A}$<br>$V_{GS} = -4.5 \text{ V},  I_D = -5.5 \text{AT}_J = 125^{\circ}\text{C}$ |      | 27<br>38<br>38 | 35<br>50<br>53 | mΩ    |
| I <sub>D(on)</sub>                    | On-State Drain Current                            | $V_{GS} = -4.5 \text{ V},  V_{DS} = -5 \text{ V}$                                                                                                                                | -20  |                |                | Α     |
| <b>G</b> FS                           | Forward Transconductance                          | $V_{DS} = -5 \text{ V}, \qquad I_{D} = -5.5 \text{ A}$                                                                                                                           |      | 19             |                | S     |
| Dynamic                               | Characteristics                                   | <u>,                                      </u>                                                                                                                                   |      | •              | •              | •     |
| Ciss                                  | Input Capacitance                                 | $V_{DS} = -10 \text{ V},  V_{GS} = 0 \text{ V},$                                                                                                                                 |      | 1456           |                | pF    |
| Coss                                  | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                                      |      | 300            |                | pF    |
| C <sub>rss</sub>                      | Reverse Transfer Capacitance                      |                                                                                                                                                                                  |      | 150            |                | pF    |
| Switchin                              | g Characteristics (Note 2)                        |                                                                                                                                                                                  |      |                |                |       |
| t <sub>d(on)</sub>                    | Turn-On Delay Time                                | $V_{DD} = -10 \text{ V}, \qquad I_D = -1 \text{ A},$                                                                                                                             |      | 15             | 27             | ns    |
| t <sub>r</sub>                        | Turn-On Rise Time                                 | $V_{GS} = -4.5 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                                                                                                             |      | 11             | 20             | ns    |
| t <sub>d(off)</sub>                   | Turn-Off Delay Time                               |                                                                                                                                                                                  |      | 57             | 91             | ns    |
| t <sub>f</sub>                        | Turn-Off Fall Time                                |                                                                                                                                                                                  |      | 37             | 59             | ns    |
| Qg                                    | Total Gate Charge                                 | $V_{DS} = -10 \text{ V},  I_{D} = -5.5 \text{ A},$                                                                                                                               |      | 14             | 20             | nC    |
| Q <sub>gs</sub>                       | Gate-Source Charge                                | $V_{GS} = -4.5 \text{ V}$                                                                                                                                                        |      | 3              |                | nC    |
| $Q_{\text{gd}}$                       | Gate-Drain Charge                                 |                                                                                                                                                                                  |      | 5              |                | nC    |
| Drain-Se                              | ource Diode Characteristics                       | and Maximum Ratings                                                                                                                                                              |      |                |                |       |
| Is                                    | Maximum Continuous Drain-Source                   | Diode Forward Current                                                                                                                                                            |      |                | -1.3           | Α     |
| V <sub>SD</sub>                       | Drain-Source Diode Forward<br>Voltage             | $V_{GS} = 0 \text{ V},  I_S = -1.3 \text{ A}  \text{(Note 2)}$                                                                                                                   |      | -0.7           | -1.2           | V     |

#### Notes:

<sup>1.</sup>  $R_{0,N}$  is the sum of the junction-to-case and case-to-ambient resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{0,N}$  is guaranteed by design while  $R_{0,N}$  is determined by the user's board design.

a. 78°C/W when mounted on a 1in² pad of 2oz copper on FR-4 board.

b. 156°C/W when mounted on a minimum pad.

<sup>2.</sup> Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2.0%

## **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

## **Typical Characteristics**





Figure 7. Gate Charge Characteristics.







Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design.

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

FAST® ACEx™ OPTOPLANAR™ SuperSOT™-3 FASTr™ PACMAN™ SuperSOT™-6 Bottomless™ POPTM CoolFET™ FRFET™ SuperSOT™-8 CROSSVOLT™ SyncFET™ GlobalOptoisolator™ PowerTrench ®  $\mathsf{GTO}^\mathsf{TM}$ TinyLogic™ DenseTrench™ QFET™ UHC™  $HiSeC^{TM}$  $QS^{TM}$ DOME™ EcoSPARK™ ISOPLANAR™ QT Optoelectronics™ UltraFET®  $VCX^{TM}$ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™ Quiet Series™

EnSigna™ MicroFET™ SILENT SWITCHER® FACT™ MICROWIRE™ SMART START™

FACT Quiet Series™ OPTOLOGIC™ Stealth™

### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative