# **MOSFET** – N & P-Channel, POWERTRENCH® # 20 V # **FDG6332C** ## **General Description** The N & P-Channel MOSFETs are produced using onsemi advanced POWERTRENCH process that has been especially tailored to minimize on-state resistance and yet maintain superior switching performance. These devices have been designed to offer exceptional power dissipation in a very small footprint for applications where the bigger more expensive TSSOP-8 and SSOP-6 packages are impractical. #### **Features** - Q1 0.7 A, 20 V - $R_{DS(ON)} = 300 \text{ m}\Omega @ V_{GS} = 4.5 \text{ V}$ - ♦ $R_{DS(ON)} = 400 \text{ m}\Omega$ @ $V_{GS} = 2.5 \text{ V}$ - Q2 -0.6 A, -20 V - $R_{DS(ON)} = 420 \text{ m}\Omega$ @ $V_{GS} = -4.5 \text{ V}$ - $R_{DS(ON)} = 630 \text{ m}\Omega @ V_{GS} = -2.5 \text{ V}$ - · Low Gate Charge - High Performance Trench Technology for Extremely Low R<sub>DS(ON)</sub> - SC70-6 Package: Small Footprint (51% Smaller than SSOT-6); Low Profile (1 mm Thick) - ESD Protection Level: HBM >75 V, MM >25 V, CDM >1.5 kV - These Devices are Pb-Free and are RoHS Compliant #### **Applications** - DC-DC Converter - Load Switch - LCD Display Inverter ### ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25°C unless otherwise noted) | Symbol | Parame | Q1 | Q2 | Unit | | |--------------------------------------|-------------------------------------------|------------------------|-------|------|---| | V <sub>DSS</sub> | Drain-Source Volta | 20 | -20 | V | | | $V_{GSS}$ | Gate-Source Voltaç | ±12 | ±12 | V | | | I <sub>D</sub> | Drain Current | Continuous<br>(Note 1) | 0.7 | -0.6 | Α | | | | Pulsed | 2.1 | -2 | | | P <sub>D</sub> | Power Dissipation f<br>Operation (Note 1) | 0. | .3 | W | | | T <sub>J</sub> ,<br>T <sub>STG</sub> | Operating and Stora<br>Temperature Range | –55 to | o 150 | °C | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. SC-88/SC70-6/SOT-363 **CASE 419B-02** #### **PIN CONNECTIONS** Complementary #### MARKING DIAGRAM 32 = Specific Device Code Μ = Assembly Operation Month #### ORDERING INFORMATION See detailed ordering and shipping information on page 2 of this data sheet. ## FDG6332C #### THERMAL CHARACTERISTICS | Symbol | Parameter | Ratings | Unit | |-----------------|--------------------------------------------------|---------|------| | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1) | 415 | °C/W | <sup>1.</sup> $R_{\theta JA}$ is the sum of the junction–to–case and case–to–ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. $R_{\theta JC}$ is guaranteed by design while $R_{\theta CA}$ is determined by the user's board design. $R_{\theta JA} = 415^{\circ}C/W$ on minimum pad mounting on FR–4 board in still air. #### **ORDERING INFORMATION** | Device Marking | Device | Reel Size | Tape Width | Shipping <sup>†</sup> | |----------------|----------|-----------|------------|-----------------------| | 32 | FDG6332C | 7" | 8 mm | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted) | Symbol | Parameter | | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------|--------------------------------------|-------------------|---------------------------------------------------------------------------------|------|------|------|-------| | OFF CHARACT | TERISTICS | | | | | | | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | Q1 | $V_{GS} = 0 \text{ V, } I_D = 250 \mu\text{A}$ | 20 | - | - | V | | | | Q2 | $V_{GS} = 0 \text{ V, } I_D = -250 \mu\text{A}$ | -20 | - | - | | | $\Delta BV_{DSS} / \Delta T_{J}$ | Breakdown Voltage Temperature | Q1 | I <sub>D</sub> = 250 μA, Referenced to 25°C | - | 14 | - | mV/°C | | | Coefficient | Q2 | I <sub>D</sub> = -250 μA, Referenced to 25°C | - | -14 | - | | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | Q1 | V <sub>DS</sub> = 16V, V <sub>GS</sub> = 0 V | - | - | 1 | μΑ | | | | Q2 | $V_{DS} = -16 \text{ V}, V_{GS} = 0 \text{ V}$ | - | - | -1 | | | I <sub>GSSF</sub> / I <sub>GSSR</sub> | Gate-Body Leakage, Forward | V <sub>DS</sub> : | = ±12 V, V <sub>GS</sub> = 0 V | - | - | ±100 | nA | | I <sub>GSSF</sub> / I <sub>GSSR</sub> | Gate-Body Leakage, Reverse | V <sub>GS</sub> | = ±12 V, V <sub>DS</sub> = 0 V | - | - | ±100 | nA | | ON CHARACT | ERISTICS (Note 2) | | | | | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | Q1 | $V_{DS} = V_{GS}, I_D = 250 \mu A$ | 0.6 | 1.1 | 1.5 | V | | | | Q2 | $V_{DS} = V_{GS}, I_D = -250 \mu\text{A}$ | -0.6 | -1.2 | -1.5 | | | $\Delta V_{GS(th)} / \Delta T_{J}$ | Gate Threshold Voltage | Q1 | I <sub>D</sub> = 250 μA, Referenced to 25°C | - | -2.8 | - | mV/°C | | | Temperature Coefficient | Q2 | $I_D = -250 \mu A$ , Referenced to $25^{\circ}C$ | - | 3 | - | | | R <sub>DS(on)</sub> | Static Drain-Source<br>On-Resistance | Q1 | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 0.7 A | - | 180 | 300 | mΩ | | | | | V <sub>GS</sub> = 2.5 V, I <sub>D</sub> = 0.6 A | - | 293 | 400 | | | | | | $V_{GS} = 4.5 \text{ V}, I_D = 0.7 \text{ A}, T_J = 125^{\circ}\text{C}$ | - | 247 | 442 | | | | | Q2 | $V_{GS} = -4.5 \text{ V}, I_D = -0.6 \text{ A}$ | - | 300 | 420 | | | | | | $V_{GS} = -2.5 \text{ V}, I_D = -0.5 \text{ A}$ | - | 470 | 630 | 1 | | | | | $V_{GS} = -4.5 \text{ V}, I_D = -0.6 \text{ A},$<br>$T_J = 125^{\circ}\text{C}$ | - | 400 | 700 | | | 9 <sub>FS</sub> | Forward Transconductance | Q1 | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 0.7 A | - | 2.8 | - | S | | | | Q2 | $V_{DS} = -5 \text{ V}, I_{D} = -0.6 \text{ A}$ | - | 1.8 | - | | | I <sub>D(on)</sub> | On-State Drain Current | Q1 | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 5 V | 1 | - | - | Α | | | | Q2 | $V_{GS} = -4.5 \text{ V}, V_{DS} = -5 \text{ V}$ | -2 | - | - | | | DYNAMIC CHA | RACTERISTICS | | | | | | | | C <sub>iss</sub> | Input Capacitance | Q1 | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 0 V, f = 1.0 MHz | - | 113 | - | pF | | | | Q2 | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz}$ | - | 114 | - | | | C <sub>oss</sub> | Output Capacitance | Q1 | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 0 V, f = 1.0 MHz | - | 34 | - | pF | | | | Q2 | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz}$ | - | 24 | - | 1 | #### FDG6332C # $\textbf{ELECTRICAL CHARACTERISTICS} \ (T_{A} = 25^{\circ}C \ unless \ otherwise \ noted) \ (continued)$ | Symbol | Parameter | | Test Conditions | Min | Тур | Max | Unit | |---------------------|---------------------------------|-------|----------------------------------------------------------------------------------------------------|-----|-------|-------|------| | YNAMIC CH | ARACTERISTICS | | | | | ı | | | C <sub>rss</sub> | Reverse Transfer Capacitance | Q1 | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 0 V, f = 1.0 MHz | - | 16 | _ | pF | | | | Q2 | V <sub>DS</sub> = -10 V, V <sub>GS</sub> = 0 V, f = 1.0 MHz | | 9 | _ | | | WITCHING ( | CHARACTERISTICS (Note 2) | | | | | • | | | t <sub>d(on)</sub> | Turn-On Delay Time | Q1 | For Q1 | - | 5 | 10 | ns | | | | Q2 | $V_{DS}$ = 10 V, $I_D$ = 1 A,<br>$V_{GS}$ = 4.5 V, $R_{GEN}$ = 6 Ω | - | 5.5 | 11 | | | t <sub>r</sub> | Turn-On Rise Time | Q1 | For <i>Q2</i> | - | 7 | 15 | ns | | | | Q2 | $V_{DS} = -10 \text{ V, } I_{D} = -1 \text{ A,}$<br>$V_{GS} = -4.5 \text{ V, } R_{GEN} = 6 \Omega$ | - | 14 | 25 | | | t <sub>d(off)</sub> | Turn-Off Delay Time | Q1 | VGS = -4.5 V, NGEN = 0.52 | - | 9 | 18 | ns | | | | Q2 | | - | 6 | 12 | | | t <sub>f</sub> | Turn-Off Fall Time | Q1 | | - | 1.5 | 3 | ns | | | | Q2 | | - | 1.7 | 3.4 | | | Qg | Total Gate Charge | Q1 | For Q1 | - | 1.1 | 1.5 | nC | | | | Q2 | $V_{DS}$ = 10 V, $I_D$ = 0.7 A,<br>$V_{GS}$ = 4.5 V, $R_{GEN}$ = 6 Ω | - | 1.4 | 2 | 1 | | Q <sub>gs</sub> | Gate-Source Charge | Q1 | For Q2 | - | 0.24 | - | nC | | | | Q2 | $V_{DS} = -10 \text{ V}, I_{D} = -0.6 \text{ A},$<br>$V_{GS} = -4.5 \text{ V}, R_{GEN} = 6 \Omega$ | - | 0.3 | _ | | | Q <sub>gd</sub> | Gate-Drain Charge | Q1 | VGS = -4.5 V, FIGEN = 0.52 | - | 0.3 | - | nC | | | | Q2 | | ı | 0.4 | - | | | RAIN-SOUF | RCE DIODE CHARACTERISTICS AND I | MAXIN | IUM RATINGS | | | | | | I <sub>S</sub> | Maximum Continuous Drain-Source | Q1 | | - | - | 0.25 | Α | | | Diode Forward Current | Q2 | ? | - | - | -0.25 | | | $V_{SD}$ | Drain-Source Diode Forward | Q1 | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 0.25 A (Note 2) | - | 0.74 | 1.2 | V | | | Voltage | Q2 | V <sub>GS</sub> = 0 V, I <sub>S</sub> = -0.25 A (Note 2) | - | -0.77 | -1.2 | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 2. Pulse Test: Pulse Width ≤ 300 µs, Duty Cycle ≤ 2.0% ## FDG6332C ## TYPICAL PERFORMANCE CHARACTERISTICS: N-CHANNEL Figure 1. On-Region Characteristics Figure 3. On–Resistance Variation with Temperature Figure 5. Transfer Characteristics Figure 2. On-Resistance Variation with Drain Current and Gate Voltage Figure 4. On-Resistance Variation with Gate-to-Source Voltage Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature # TYPICAL PERFORMANCE CHARACTERISTICS: N-CHANNEL (continued) Figure 7. Gate Charge Characteristics Figure 9. Maximum Safe Operating Area Figure 8. Capacitance Characteristics Figure 10. Single Pulse Maximum Power Dissipation ## TYPICAL PERFORMANCE CHARACTERISTICS: P-CHANNEL Figure 11. On-Region Characteristics Figure 12. On-Resistance Variation with Drain Current and Gate Voltage Figure 13. On-Resistance Variation with Temperature Figure 14. On-Resistance Variation with Gate-to-Source Voltage Figure 15. Transfer Characteristics Figure 16. Body Diode Forward Voltage Variation with Source Current and Temperature ## TYPICAL PERFORMANCE CHARACTERISTICS: P-CHANNEL (continued) 160 Figure 17. Gate Charge Characteristics Figure 18. Capacitance Characteristics Figure 19. Maximum Safe Operating Area Figure 20. Single Pulse Maximum Power Dissipation Thermal characterization performed using the conditions described in Note 1. Transient thermal response will change depending on the circuit board design. Figure 21. Transient Thermal Response Curve POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. #### SC-88 2.00x1.25x0.90, 0.65P CASE 419B-02 **ISSUE Z** **DATE 18 APR 2024** #### NOTES: - DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5-2018. - ALL DIMENSION ARE IN MILLIMETERS. - DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.20 - DIMENSIONS D AND E1 AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY AND DATUM H. DATUMS A AND B ARE DETERMINED AT DATUM H. - DIMENSIONS 6 AND C APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.08 AND 0.15 FROM THE TIP. 6. - DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF DIMENSION 6 AT MAXIMUM MATERIAL CONDITION. THE DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. 6X 0.30 - TOP VIEW ## **GENERIC MARKING DIAGRAM\*** | DIM | MIN. | NOM. | MAX. | | | | |-----|----------|----------|------|--|--|--| | Α | | | 1.10 | | | | | A1 | 0.00 | | 0.10 | | | | | A2 | 0.70 | 0.90 | 1.00 | | | | | b | 0.15 | 0.20 | 0.25 | | | | | С | 0.08 | 0.15 | 0.22 | | | | | D | 2.00 BSC | | | | | | | E | 2.10 BSC | | | | | | | E1 | 1.25 BSC | | | | | | | е | | 0.65 BSC | ; | | | | | L | 0.26 | 0.36 | 0.46 | | | | | L2 | | 0.15 BSC | | | | | | aaa | 0.15 | | | | | | | bbb | 0.30 | | | | | | | ccc | 0.10 | | | | | | | ddd | | 0.10 | | | | | | | | | | | | | MILLIMETERS RECOMMENDED MOUNTING FOOTPRINT\* 6X 0.66 2.50 FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. XXX = Specific Device Code = Date Code\* = Pb-Free Package (Note: Microdot may be in either location) - \*Date Code orientation and/or position may vary depending upon manufacturing location. - \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. ## **STYLES ON PAGE 2** | DOCUMENT NUMBER: | MENT NUMBER: 98ASB42985B Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------------| | DESCRIPTION: | SC-88 2.00x1.25x0.90, 0.65 | 5P | PAGE 1 OF 2 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. ## SC-88 2.00x1.25x0.90, 0.65P CASE 419B-02 ISSUE Z **DATE 18 APR 2024** | STYLE 1:<br>PIN 1. EMITTER 2<br>2. BASE 2<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 1<br>6. COLLECTOR 2 | STYLE 2:<br>CANCELLED | STYLE 3:<br>CANCELLED | STYLE 4: PIN 1. CATHODE 2. CATHODE 3. COLLECTOR 4. EMITTER 5. BASE 6. ANODE | STYLE 5:<br>PIN 1. ANODE<br>2. ANODE<br>3. COLLECTOR<br>4. EMITTER<br>5. BASE<br>6. CATHODE | STYLE 6: PIN 1. ANODE 2 2. N/C 3. CATHODE 1 4. ANODE 1 5. N/C 6. CATHODE 2 | |------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | STYLE 7:<br>PIN 1. SOURCE 2<br>2. DRAIN 2<br>3. GATE 1<br>4. SOURCE 1<br>5. DRAIN 1<br>6. GATE 2 | STYLE 8:<br>CANCELLED | STYLE 9: PIN 1. EMITTER 2 2. EMITTER 1 3. COLLECTOR 1 4. BASE 1 5. BASE 2 6. COLLECTOR 2 | STYLE 10:<br>PIN 1. SOURCE 2<br>2. SOURCE 1<br>3. GATE 1<br>4. DRAIN 1<br>5. DRAIN 2<br>6. GATE 2 | STYLE 11:<br>PIN 1. CATHODE 2<br>2. CATHODE 2<br>3. ANODE 1<br>4. CATHODE 1<br>5. CATHODE 1<br>6. ANODE 2 | STYLE 12: PIN 1. ANODE 2 2. ANODE 2 3. CATHODE 1 4. ANODE 1 5. ANODE 1 6. CATHODE 2 | | STYLE 13: PIN 1. ANODE 2. N/C 3. COLLECTOR 4. EMITTER 5. BASE 6. CATHODE | STYLE 14:<br>PIN 1. VREF<br>2. GND<br>3. GND<br>4. IOUT<br>5. VEN<br>6. VCC | STYLE 15: PIN 1. ANODE 1 2. ANODE 2 3. ANODE 3 4. CATHODE 3 5. CATHODE 2 6. CATHODE 1 | STYLE 16: PIN 1. BASE 1 2. EMITTER 2 3. COLLECTOR 2 4. BASE 2 5. EMITTER 1 6. COLLECTOR 1 | STYLE 17:<br>PIN 1. BASE 1<br>2. EMITTER 1<br>3. COLLECTOR 2<br>4. BASE 2<br>5. EMITTER 2<br>6. COLLECTOR 1 | STYLE 18:<br>PIN 1. VIN1<br>2. VCC<br>3. VOUT2<br>4. VIN2<br>5. GND<br>6. VOUT1 | | STYLE 19:<br>PIN 1. I OUT<br>2. GND<br>3. GND<br>4. V CC<br>5. V EN<br>6. V REF | STYLE 20: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR | STYLE 21: PIN 1. ANODE 1 2. N/C 3. ANODE 2 4. CATHODE 2 5. N/C 6. CATHODE 1 | STYLE 22:<br>PIN 1. D1 (i)<br>2. GND<br>3. D2 (i)<br>4. D2 (c)<br>5. VBUS<br>6. D1 (c) | STYLE 23:<br>PIN 1. Vn<br>2. CH1<br>3. Vp<br>4. N/C<br>5. CH2<br>6. N/C | STYLE 24: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE | | STYLE 25:<br>PIN 1. BASE 1<br>2. CATHODE<br>3. COLLECTOR 2<br>4. BASE 2<br>5. EMITTER<br>6. COLLECTOR 1 | STYLE 26: PIN 1. SOURCE 1 2. GATE 1 3. DRAIN 2 4. SOURCE 2 5. GATE 2 6. DRAIN 1 | STYLE 27: PIN 1. BASE 2 2. BASE 1 3. COLLECTOR 1 4. EMITTER 1 5. EMITTER 2 6. COLLECTOR 2 | STYLE 28:<br>PIN 1. DRAIN<br>2. DRAIN<br>3. GATE<br>4. SOURCE<br>5. DRAIN<br>6. DRAIN | STYLE 29: PIN 1. ANODE 2. ANODE 3. COLLECTOR 4. EMITTER 5. BASE/ANODE 6. CATHODE | STYLE 30:<br>PIN 1. SOURCE 1<br>2. DRAIN 2<br>3. DRAIN 2<br>4. SOURCE 2<br>5. GATE 1<br>6. DRAIN 1 | Note: Please refer to datasheet for style callout. If style type is not called out in the datasheet refer to the device datasheet pinout or pin assignment. | DOCUMENT NUMBER: 98ASB42985B | | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | DESCRIPTION: | SC-88 2.00x1.25x0.90, 0.69 | SC-88 2.00x1.25x0.90, 0.65P | | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales