

August 2016

# FDMC89521L

# Dual N-Channel PowerTrench® MOSFET 60 V, 8.2 A, 17 m $\Omega$

#### **Features**

- Max  $r_{DS(on)} = 17 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 8.2 \text{ A}$
- Max  $r_{DS(on)} = 27 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 6.7 \text{ A}$
- Termination is Lead-free
- RoHS Compliant

# **General Description**

This device includes two 60 V N-Channel MOSFETs in a dual Power 33 (3 mm X 3 mm MLP) package. The package is enhanced for exceptional thermal performance.

# **Applications**

- Battery Protection
- Load Switching
- Bridge Topologies





Power 33



# **MOSFET Maximum Ratings** T<sub>A</sub> = 25 °C unless otherwise noted.

| Symbol                            | Para                                | ameter                 |           | Ratings     | Units |
|-----------------------------------|-------------------------------------|------------------------|-----------|-------------|-------|
| $V_{DS}$                          | Drain to Source Voltage             |                        |           | 60          | V     |
| V <sub>GS</sub>                   | Gate to Source Voltage              |                        |           | ±20         | V     |
| I <sub>D</sub>                    | Drain Current -Continuous           | T <sub>A</sub> = 25 °C | (Note 1a) | 8.2         | ^     |
|                                   | -Pulsed                             |                        |           | 40          | Α     |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy       |                        | (Note 3)  | 32          | mJ    |
| P <sub>D</sub>                    | Power Dissipation                   | T <sub>C</sub> = 25 °C |           | 16          | W     |
|                                   | Power Dissipation                   | T <sub>A</sub> = 25 °C | (Note 1a) | 1.9         | VV    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temp | erature Range          |           | -55 to +150 | °C    |

#### **Thermal Characteristics**

| $R_{\theta JC}$ | Thermal Resistance, Junction to Case            | 8.0   |      |
|-----------------|-------------------------------------------------|-------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1 | a) 65 | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1 | 155   |      |

# **Package Marking and Ordering Information**

| Device Marking | Device     | Package  | Reel Size | Tape Width | Quantity   |
|----------------|------------|----------|-----------|------------|------------|
| FDMC89521L     | FDMC89521L | Power 33 | 13 "      | 12 mm      | 3000 units |

# **Electrical Characteristics** $T_J = 25$ °C unless otherwise noted.

| Symbol                                 | Parameter                                    | Test Conditions                                   | Min. | Тур. | Max. | Units |
|----------------------------------------|----------------------------------------------|---------------------------------------------------|------|------|------|-------|
| Off Chara                              | cteristics                                   |                                                   |      |      |      |       |
| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage            | $I_D = 250 \mu A, V_{GS} = 0 V$                   | 60   |      |      | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D = 250 \mu A$ , referenced to 25 °C           |      | 30   |      | mV/°C |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current              | V <sub>DS</sub> = 48 V, V <sub>GS</sub> = 0 V     |      |      | 1    | μΑ    |
| I <sub>GSS</sub>                       | Gate to Source Leakage Current               | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$ |      |      | ±100 | nA    |

#### **On Characteristics**

| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                         | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                                | 1 | 1.9 | 3  | V     |
|----------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------|---|-----|----|-------|
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25 °C                                          |   | -6  |    | mV/°C |
| r <sub>DS(on)</sub>                    | Static Drain to Source On Resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 8.2 A                                    |   | 13  | 17 | mΩ    |
|                                        |                                                          | $V_{GS} = 4.5 \text{ V}, I_D = 6.7 \text{ A}$                                     |   | 21  | 27 |       |
|                                        |                                                          | $V_{GS} = 10 \text{ V}, I_{D} = 8.2 \text{ A},$<br>$T_{J} = 125 ^{\circ}\text{C}$ |   | 20  | 26 |       |
| 9 <sub>FS</sub>                        | Forward Transconductance                                 | $V_{DS} = 10 \text{ V}, I_{D} = 8.2 \text{ A}$                                    |   | 28  |    | S     |

### **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            | V 20 V V 0 V                                                | 1228 | 1635 | pF |
|------------------|------------------------------|-------------------------------------------------------------|------|------|----|
| C <sub>oss</sub> | Output Capacitance           | $V_{DS} = 30 \text{ V}, V_{GS} = 0 \text{ V},$<br>f = 1 MHz | 243  | 325  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance |                                                             | 10   | 15   | pF |
| $R_g$            | Gate Resistance              |                                                             | 0.7  |      | Ω  |

# **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time            |                                                                   | 7.9 | 16 | ns |
|---------------------|-------------------------------|-------------------------------------------------------------------|-----|----|----|
| t <sub>r</sub>      | Rise Time                     | V <sub>DD</sub> = 30 V, I <sub>D</sub> = 8.2 A,                   | 2.1 | 10 | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$                       | 18  | 33 | ns |
| t <sub>f</sub>      | Fall Time                     |                                                                   | 1.7 | 10 | ns |
| $Q_g$               | Total Gate Charge             | V <sub>GS</sub> = 0 V to 10 V                                     | 17  | 24 | nC |
| Qg                  | Total Gate Charge             | $V_{GS} = 0 \text{ V to } 4.5 \text{ V}$ $V_{DD} = 30 \text{ V},$ | 7.9 | 12 | nC |
| Q <sub>gs</sub>     | Gate to Source Charge         | I <sub>D</sub> = 8.2 A                                            | 3.8 |    | nC |
| $Q_{gd}$            | Gate to Drain "Miller" Charge |                                                                   | 1.9 |    | nC |

#### **Drain-Source Diode Characteristics**

| V <sub>SD</sub> | 1Source-Drain Dioge Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 8.2 A (Note 2)  | 0.85 | 1.3 | V  |
|-----------------|-------------------------------------|---------------------------------------------------------|------|-----|----|
|                 |                                     | $V_{GS} = 0 \text{ V, } I_{S} = 1.6 \text{ A}$ (Note 2) | 0.75 | 1.2 |    |
| t <sub>rr</sub> | Reverse Recovery Time               | I <sub>F</sub> = 8.2 A, di/dt = 100 A/μs                | 25   | 40  | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge             | T <sub>F</sub> = 0.2 A, α/αι = 100 A/μs                 | 11   | 20  | nC |

<sup>1</sup> R<sub>0JA</sub> is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>0JC</sub> is guaranteed by design while R<sub>0CA</sub> is determined by the user's board design.



a. 65 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b. 155 °C/W when mounted on a minimum pad of 2 oz copper

- 2. Pulse Test: Pulse Width < 300  $\mu$ s, Duty cycle < 2.0%.
- 3. EAS of 32 mJ is based on starting  $T_J = 25$  °C, L = 1 mH,  $I_{AS} = 8$  A,  $V_{DD} = 54$  V,  $V_{GS} = 10$  V. 100% tested at L = 3 mH,  $I_{AS} = 5.4$  A.

# **Typical Characteristics** $T_J = 25$ °C unless otherwise noted.



Figure 1. On Region Characteristics



Figure 3. Normalized On Resistance vs. Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage



Figure 4. On-Resistance vs. Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs. Source Current

# **Typical Characteristics** $T_J = 25$ °C unless otherwise noted.



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance vs. Drain to Source Voltage



Figure 9. Unclamped Inductive Switching Capability



Figure 10. Forward Bias Safe Operating Area



Figure 11. Single Pulse Maximum Power Dissipation

# **Typical Characteristics** $T_J = 25$ °C unless otherwise noted.



Figure 12. Junction-to-Ambient Transient Thermal Response Curve







#### 2.50±0.05 -0.30 (2X) PIN #1 (1.65) -(0.35)**IDENT** 4X $\langle A \rangle$ 0.755±0.05 (2X)-<sup>L</sup>0.163 (0.35)(0.25) 2X·0.32±0.05 (6X) 0.32±0.05 (2X) 0.10M C A B 0.05M C 5 0.35±0.05 0.35±0.05 (6X) (2X) 0.30 (4X) 0.65

**BOTTOM VIEW** 

# RECOMMENDED LAND PATTERN

# NOTES:

- A. DOES NOT FULLY CONFORM TO JEDEC REGISTRATION, MO-229.
  - B. DIMENSIONS ARE IN MILLIMETERS.
  - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994
  - D. LAND PATTERN RECOMMENDATION IS BASED ON FSC DESIGN ONLY
  - E. DRAWING FILE NAME: MKT-MLP08Xrev2.

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative