## **Faroudja Laboratories** a Division of Sage, Inc. Rev. 1.04 January 19, 2001 Company Confidential **FLI 2200** Digital Component Video Deinterlacer/Line Doubler ## FLI 2200 Digital Component Video Deinterlacer/Line Doubler ## Table of Contents | Description and Features | 3 | |-------------------------------------------------------------------------------|----| | Simplified Block Diagram | 4 | | Packaging and Pinout Information | | | Pin Connections and Functions | 5 | | Descriptions of Functional Blocks | 9 | | Memory Map | 11 | | Register Details | 13 | | Control Bus Operation and Control Protocol | 41 | | Electrical Characteristics | | | Input and Output Signal Timing | 44 | | Applications Information | 46 | | Interfacing to the FLI2000 decoder (or other decoder with ITU-R BT656 output) | | | Input Modes and Busses | 49 | | Output Modes and Busses | 50 | | Package Dimensions | | # FLI 2200 Digital Component Video Deinterlacer/Line Doubler #### **Description** The FLI2200 is a single chip implementation of Faroudja Laboratories' award winning deinterlacing and postprocessing algorithms that produce the highest quality progressive video output from a variety of interlaced video inputs including 525/60 (NTSC) or 625/50 (PAL or SECAM). It uses patented and patent pending motion-adaptive deinterlacing that selects the optimal filtering on a per-pixel basis. This includes detection and proper interleaving of 3:2 and 2:2 pulldown for film-base sources, including continuous monitoring and compensation for bad edits that occur frequently in broadcast material due to poor scene cuts or insertion of commercials. Video material is processed by a set of content-sensitive spatio-temporal filters that adapt to the appropriate direction for smoothest interpolation using the patented Faroudja DCDi<sup>TM</sup> algorithm. The FLI2200 also includes motion-adaptive cross-color suppression that removes highly objectionable coloration artifacts produced by commonly used video decoders. Its internal processing uses 10 bits per channel to maintain the highest quality. Its inputs and outputs are 10 bits/channel for best quality but also supports 8 bits/channel for more cost-sensitive applications. The FLI2200 requires 4 MB of low cost SDRAM for best quality deinterlacing, but it can also be operated in an optimized intra-field mode without memory for more costsensitive applications. This makes possible the use of a single design for both high-end and low-end applications. The FLI2200 integrates a number of functions to provide maximum flexibility in a low cost configuration. This includes an on-chip clock generator, SDRAM controller, display controller, input and output color-space converters. It uses a standard 2-wire serial control interface for easy control and access to the registers. The FLI2200 can be connected without glue logic to the FLI2200 video decoder and FLI2220 Enhancer and OSD Generator to produce the highest quality video pipeline for premium applications. It is also fully compatible with other decoders having a ITU-R BT 656 output format. #### **Applications** Flat panel TV – LCD, PDP Progressive scan TVs Multimedia front/rear projectors Home Theater Scan Converters Multimedia PCs/Workstations $DCDi^{\mbox{\tiny TM}}$ is a Faroudja trademark #### **Features** - Motion-adaptive cross-color suppression removes artifacts produced by improper Y/C separation in lowcost video decoders - Motion-adaptive video deinterlacing selects optimal filtering on a per-pixel basis - Film-mode for proper handling of 3:2 and 2:2 pulldown material - Bad-edit detection/correction compensates for poor scene cuts and insertions common in broadcast material - Motion-weighted interpolation for video sources produces maximum resolution without introducing motion artifacts - Directional Correlational Deinterlacing (DCDi<sup>TM</sup>) minimizes jaggies on angled lines - ◆ 8/10-bit Y/Cb/Cr (D1) (ITU-R BT 656), 16/20-bit Y Cb/Cr (ITU-R BT 601), 24/30-bit RGB or YCbCr/YPbPr interlaced input options - Supports 525/60 (NTSC), 625/50 (PAL/SECAM) - Accepts up to 1100 pixels/line - 8/10-bit, 16/20-bit YUV, 24/30-bit RGB or YCbCr/YPbPr progressive output options - ♦ Supports 8- or 10-bit inputs and outputs - ♦ 10-bit internal processing for highest quality - Includes color-space converters at input and output for maximum flexibility - ◆ Auto-detection of NTSC/PAL/SECAM inputs - ♦ High-order filtering produces smooth chroma output in 4:2:2 to 4:4:4 or 4:4:4 to 4:2:2 conversions - Resolution recovery maximizes output signal-to-noise ratio and dynamic range - ◆ Can be operated without glue logic with FLI2000 Video Decoder and FLI2220 Enhancer and OSD Generator ICs to produce highest quality video pipeline - ♦ Glue-less interface to most standard video decoders - ♦ Built-in display timing generator - On-chip clock generator eliminates external PLLs - ♦ On-chip SDRAM controller - ◆ Uses low cost SDRAM as field memory 4 MB - Optimized intra-field operation allows memory-less configuration for lowest cost applications with same design and layout as for high-end applications - ♦ 2-wire serial control interface for easy control - ♦ 176-pin TQFP package #### **Simplified Block Diagram** ### **Packaging and Pinout Information** Package: 176-pin TQFP. $\theta_{ia} = xx \, ^{\circ}C/watt$ ## **Pin Connections and Functions** | Pin# | Name | Description | |----------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power S | upply Connect | ions (not shown on Block diagram) | | See list | V <sub>SS</sub> | Ground connections. Connect to the digital ground plane. Pins: 2, 17, 34, 55, 64, 74, 85, 96, 106, 115, 124, 132, 138, 145, 152, 159, 168 | | See list | $V_{\mathrm{DD33}}$ | Pad Ring digital power connections. Connect to the digital 3.3 volt power supply and decouple to the digital ground plane. Pins: 1, 33, 63, 73, 84, 95, 105, 114, 123, 137, 144, 151, 167 | | See list | V <sub>DD25</sub> | Core Logic digital power connections. Connect to the digital 2.5 volt power supply and decouple to the digital ground plane. Pins: 16, 54, 107, 158 | | 43 | AV <sub>SS</sub> | Ground connection for the clock PLL circuits. Connect to the digital ground plane | | 42 | $AV_{ m DD}$ | Analog power connections for the clock PLL circuit. Connect to a separately decoupled 2.5 volt power supply and decouple directly to the AV <sub>SS</sub> pin | | Control | Signals | | | 49 | RESETB | Reset. When this input is set low it will reset all the internal registers to the default states. Refer to the section on the control registers for details of these states. The device must be reset after it is powered-up. | | 53 | OE | When this pin is set high the outputs of the FLI2200 will be enabled; when it is set low the outputs will be set into a high-impedance state. | | 56-58 | IFORMAT <sub>2-0</sub> | Input signal format control. The settings of these pins set the format of the input signal. This can be overridden by the IFmtOvr bit, bit 3 in register $00_H$ , allowing this function to be set or changed via the I <sup>2</sup> C bus. Please refer to the description of register $00_H$ for details. | | 59-61 | OFORMAT <sub>2-0</sub> | Output signal format control. The settings of these pins set the format of the output signal. This can be overridden by the OFmtOvr bit, bit 3 in register 07 <sub>H</sub> , allowing this function to be set or changed via the I <sup>2</sup> C bus. Please refer to the description of register 07 <sub>H</sub> for details. | | 44-45 | DADDR <sub>1-0</sub> | The settings of DADDR <sub>1-0</sub> allow the device address of the control bus to be programmed to prevent conflict with the other devices connected to the bus. DADDR <sub>1-0</sub> allow the device address to be set to any of the following values: C0/C1 <sub>H</sub> , C2/C3 <sub>H</sub> , E0/E1 <sub>H</sub> , E2/E3 <sub>H</sub> . Please refer to the section "Control Bus Operation and Protocol" for further information. | | 46 | MODE | When this pin is set low the control bus will operate in the slave mode; allowing the device to programmed from an external controller. When it is set high the FLI2200 will self-program from an external I <sup>2</sup> C memory connected to the bus. Please refer to the "Control Bus Operation and Control Protocol" section for more details. | | 47 | SDA | 2-wire serial control bus data. Data can be written to the control registers via this pin when it is in the input mode and data can be read from the status registers when it is in the output mode. Refer to the section on the serial port for timing and format details and to the section on the registers for programming information. | | 48 | SCL | 2-wire serial control bus clock. When the control port operates in slave mode this pin will be an input and when it operates in the self programming mode it will be an output. | | 40 | PIXCLK | Pixel clock input. This clock is used to drive all the circuits in the FLI2200. An internal PLL is used to upconvert this clock to provide the master clock signal and other clocks used internally. Note that when the FLI2200 is used in the D1 input mode the PIXCLK input should run at the rate of two cycles per pixel (one for luma and one for chroma). | | 62 | N/P/IN/OUT | NTSC/PAL input or output. The default function of this pin is NTSC/PAL signal indicator output. When the input video signal is a 525 line signal this pin will be set high and when it is a 625 line signal the pin is set low. This function of this pin can be programmed to be an input according to the setting of this pin if the NPOp <sub>1-0</sub> bits, bits 5-4 in register $03_{\rm H}$ , are set to $00_{\rm H}$ , overriding the internal line counter. i.e., it will treat the signal as a 525 line signal when it is set high and a 625 line signal when it is set low. | | Pin # | Name | Description | |----------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Control | Signals (contd.) | | | 52 | NOMEM | No Memory Mode control input. This pin controls the operation of the FLI2200 as follows: When this pin is set low the device is used with external field memories and operates in the full set of deinterlacing modes, i.e., motion adaptive video deinterlacing and full frame film source deinterlacing using 3:2 pulldown detection (2:2 pulldown for 625/50 sources). When this pin is set high the FLI2200 is forced into the intra-field only deinterlacing mode, which requires no external memories, allowing the FLI2200 to be used in low-cost applications where the ultimate video quality is not a requirement. <i>To ensure proper startup of the SDRAMs this pin should be set high during the power-up sequence</i> . This can be overridden by the NMOvr bit, bit 1 in register 05 <sub>H</sub> , allowing this function to be set or changed via the I <sup>2</sup> C bus. Please refer to the description of register 05 <sub>H</sub> for details. | | Input Si | ignals | | | 27-18 | G/YIN <sub>9-0</sub> | 10-bit green or luminance signal input bus. The mode is set by the IFORMAT $_{2-0}$ pins. This can be overridden by the IFmtOvr bit, bit 3 in register $00_H$ , allowing this function to be set or changed via the I <sup>2</sup> C bus. Please refer to the description of register $00_H$ for details. This signal is sampled on the rising edge of PIXCLK. | | 15-6 | B/CbIN <sub>9-0</sub> | 10-bit blue or Cb chroma signal input bus. The mode is set by the IFORMAT <sub>2-0</sub> pins. This can be overridden by the IFmtOvr bit, bit 3 in register 00 <sub>H</sub> , allowing this function to be set or changed via the I <sup>2</sup> C bus. Please refer to the description of register 00 <sub>H</sub> for details. Bits 6, 4 and 3 in register 08 <sub>H</sub> specify the busses used in the multiplexed modes. In all cases the signals are sampled on the rising edges of PIXCLK. In the Y Cb Cr and Y Pb Pr modes the Cb or Pb signal is sampled on alternate rising edges of PIXCLK in 4:2:2 mode. The frequency of PIXCLK will be 27 MHz in the multiplexed Y/Cb/Cr mode and 13.5 MHz in all other modes. These pins should be tied low when not used. | | 39-35<br>32-28 | R/CrIN <sub>9-0</sub> | 10-bit red or Cr chroma signal input bus. The mode is set by the IFORMAT <sub>2-0</sub> pins. This can be overridden by the IFmtOvr bit, bit 3 in register 00 <sub>H</sub> , allowing this function to be set or changed via the I <sup>2</sup> C bus. Please refer to the description of register 00 <sub>H</sub> for details. Bits 6, 4 and 3 in register 08 <sub>H</sub> specify the busses used in the multiplexed modes. In all cases the signals are sampled on the rising edges of PIXCLK. In the Y Cb Cr mode the Cr signal is sampled on alternate rising edges of PIXCLK in 4:2:2 mode. The frequency of PIXCLK will be 27 MHz in the multiplexed Y/Cb/Cr mode and 13.5 MHz in all other modes. These pins should be tied low when not used. | | 3 | HSYNCREFI | Horizontal sync or reference. The horizontal sync or reference of the input signal should be connected to this pin. The function is programmed with bit 4 in register $00_H$ . The polarity and position of the sync or reference pulse relative to the start of active video are both programmable within a small range. When the FLI2200 is used in the ITU-R BT 601/D1 input mode with embedded syncs (IFormat = 110) this input is not used and should be tied low; in this case all sync information will be derived from the signal. | | 4 | VSYNCREFI | Vertical sync or reference. The vertical sync or reference of the input signal should be connected to this pin. The function is programmed with bit 4 in register $00_{\rm H}$ . The polarity and position of the sync or reference pulse relative to the start of active video are both programmable within a small range. When the FLI2200 is used in the ITU-R BT 601/D1 input mode with embedded syncs (IFormat = 110) this input is not used and should be tied low; in this case all sync information will be derived from the signal. | | 5 | FLDIN | Field identifier input. The field identifier output of the source signal should be connected to this pin. A low setting signifies an even field and a high level signifies an odd field. When bit 4 in register $00_H$ is set low, the input timing is based on HREF and VREF and this signal is required. When this bit is set high the input timing is based on HSYNC and VSYNC and this signal is generated internally and is not required. When bit 5 in register 06 is set high this signal is also used as the frame boundary identifier for 30 Hz film sources. | | Pin # | Name | Description | |-----------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Output | Signals | | | 65-72<br>75-76 | G/YOUT <sub>9-0</sub> | Green or luminance output bus. In the RGB mode this output is the Green signal and in the YCbCr mode it is the Y signal. The mode is set by the OFORMAT <sub>2-0</sub> pins. This can be overridden by the OFmtOvr bit, bit 3 in register 07 <sub>H</sub> , allowing this function to be set or changed via the I <sup>2</sup> C bus. Please refer to the description of register 07 <sub>H</sub> for details. The signal is clocked out on the falling edge of YCLKO. | | 93-94<br>97-104 | B/CbOUT <sub>9-0</sub> | Blue or Cb chrominance output bus. In the RGB mode this output is the Blue signal, in the Y Cb Cr mode it is the Cb signal. The mode is set by the OFORMAT <sub>2-0</sub> pins. This can be overridden by the OFmtOvr bit, bit 3 in register 07 <sub>H</sub> , allowing this function to be set or changed via the I²C bus. Please refer to the description of register 07 <sub>H</sub> for details. The busses used in the multiplexed modes are set by means of bit 5 in register 08 <sub>H</sub> . The signal is clocked out on the falling edge of YCLKO in the RGB and YUV 4:4:4 modes, on the falling edge of YCLKO prior to the next rising edge of CCLKO in the YUV 4:2:2 mode, and on the rising edge of MEMCLKO in the multiplexed YCbCr (pseudo D1) mode. | | 77-83<br>86-88 | R/CrOUT <sub>9-0</sub> | Red or Cr chrominance output bus. In the RGB mode this output is the Red signal, in the YCbCr mode it is the Cr signal. The mode is set by the OFORMAT $_{2-0}$ pins. This can be overridden by the OFmtOvr bit, bit 3 in register $07_{\rm H}$ , allowing this function to be set or changed via the I $^2$ C bus. Please refer to the description of register $07_{\rm H}$ for details. The busses used in the multiplexed modes are set by means of bit 5 in register $08_{\rm H}$ . The signal is clocked out on the falling edge of YCLKO in the RGB and YUV 4:4:4 modes, on the falling edge of YCLKO prior to the next rising edge of CCLKO in the YUV 4:2:2 mode, and on the rising edge of MEMCLKO in the multiplexed YCbCr (pseudo D1) mode. | | 116 | CCLKO | Chroma output sampling clock. This clock is derived from PIXCLK and will be at half the frequency of YCLKO. In 30-bit 4:2:2 output mode the chroma output signals will change on the falling edge of YCLKO prior to the next rising edge this clock. | | 117 | YCLKO | Luma output sampling clock. This clock is derived from PIXCLK and is double the frequency of PIXCLK. In 30-bit and 20-bit output modes the output signals will change on the falling edge of this clock. | | 89 | VREFO | Start of active field or frame indicator. This signal goes high to indicate the first active line in each field or frame and goes low during the vertical blanking interval. The polarity and timing of this signal are programmable. | | 90 | HREFO | Start of active line indicator output. This signal goes high to indicate the first active pixel in each line and goes low during the horizontal blanking interval. The polarity and timing of this signal are programmable. | | 91 | VSYNC/<br>CREFO | Vertical sync output. This signal provides the vertical sync function for the outputs. Its polarity is programmable to be active high or active low. It can also be programmed to be a composite reference for applications requiring this instead of sync. | | 92 | H/CSYNCO | Horizontal or composite sync output. This signal provides the horizontal sync function for the outputs. Its polarity is programmable to be active high or active low. This signal can also be programmed to be the composite sync output, CSYNC. | | 110 | FILM | Film mode detector output. This pin will be set high when the FLI2200 detects that the video input was converted from 24 fps film with a teleciné machine. If film mode is not detected this pin will be set low. | | Pin # | Name | Description | |-----------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDRAM | Interface Signa | als | | 125-131<br>133-136 | ADDR <sub>10-0</sub> | SDRAM Address bus. This signal bus is used to address the external SDRAM(s) used for field memories. It should be connected to the $A_{10-0}$ bus of the memory chip(s). Please refer to the Applications section of this data sheet for further details. | | 176-169<br>166-160<br>157-153<br>150-146<br>143-139 | DATA <sub>29-0</sub> | SDRAM Data bus. This signal bus is used to transfer the data to and from the external SDRAM(s) used for field memories. It should be connected to the $DQ_{29-0}$ bus of the memory chip when using a 64 Mbit SDRAM. When using two 16 Mbit SDRAMs this 30-bit bus may be connected to the two 16-bit data busses of the memories in two ways: either connect 16 lines to one chip and 14 to the other, or connect 15 to both. In all cases the two unused data lines on the memory chip(s) should be connected to ground via 22 k $\Omega$ resistors. Please refer to the Applications section of this data sheet for further details. | | 118 | MEMCLKO | SDRAM clock and 2x output sampling clock. This clock is derived from PIXCLK and will be at double the frequency of YCLKO. This active signal should be connected to the CLK pin(s) on the SDRAM(s). When the 10-bit output mode selected the output signals will also change at this clock rate and this should then be used as the output clock | | 119 | WEN | SDRAM Write Enable. This active low signal should be connected to the WE pin(s) on the SDRAM(s). | | 120 | RASN | SDRAM Row Address Select. This active low signal should be connected to the RAS pin(s) on the SDRAM(s). | | 121 | CASN | SDRAM Column Address Select. This active low signal should be connected to the CAS pin(s) on the SDRAM(s). | | 122 | BSEL | SDRAM Bank Select. When using two 16 Mbit SDRAMs this signal should be connected to the BA (also called BS or A <sub>11</sub> ) pin on both SDRAMs. When using a 64 Mbit SDRAM this signal should be connected to the BA0 (also called BS0 or A <sub>11</sub> ) pin on the SDRAM and BA1/BS1 (also called BA when BA0 is referred to as A <sub>11</sub> ) should be tied low. | | Test Inp | uts | | | 41, 50,<br>51, 108,<br>109, 111 | TEST <sub>5-0</sub> | These pins are used for test purposes only and should always be tied low for normal operation. | | Test Out | puts | | | 112, 113 | TESTO <sub>1-0</sub> | These pins are test outputs and should be left unconnected in normal operation. | #### **Description of Functional Blocks** #### Note on signal conventions used in this document: The following conventions are used to denote the three component signal formats used in the FLI2200: The name Cb is used to denote the B-Y component, regardless of the actual color space (Cb, Pb, etc.). The name Cr is used to denote the R-Y component, regardless of the actual color space (Cr, Pr, etc.). Y Cb Cr denotes a 3-bus signal, i.e., 3 x 10 bits, with the three components unmultiplexed. Signals in this format can have either 4:4:4 or 4:2:2 sampling structures. RGB signals will also be in this format, with a 4:4:4 sampling structure. Y Cb/Cr denotes a 2-bus signal, i.e., 2 x 10 bits, with the Cb and Cr components multiplexed. Signals in this format will always have a 4:2:2 sampling structure. Y/Cb/Cr denotes a 1-bus signal, i.e., 1 x 10 bits, with all three components multiplexed. Signals in this format will always have a 4:2:2 sampling structure. At the input this signal will be in parallel D1 format with either embedded timing codes or external horizontal and vertical timing references. #### **System Clock Generation Block** A number of system clocks are derived from the PIXCLK input using frequency multiplier circuits. This eliminates the need for an external high frequency clock driver and permits the device to be driven directly by the pixel clock of the input signal. #### **Control Interface and Register Block** The control interface and register block consists of a 2-wire serial bus controller and a number of control and status registers. When a write-byte command is received on the bus the controller writes bytes of data received from the bus into the control registers . When a read-byte command is received on the bus the decoder reads information bytes from the status registers and outputs them on the bus. The bus is generally I<sup>2</sup>C compatible. #### **Input Formatter Block** The input formatter block consists of two sections, the color space converter and the multiplexer/demultiplexer. The FLI2200 processes all signals in 4:2:2 Y Cb/Cr format. In order to allow the device to be operated with RGB inputs an optional color space conversion matrix is incorporated. After conversion the chroma components will be decimated to provide the 4:2:2 format. The FLI2200 can also be used with component inputs. The signals can be in 3 x 10-bit Y Cb Cr format, 2 x 10-bit Y Cb/Cr format or 1 x 10-bit Y/Cb/Cr (D1) format. Regardless of which format is used the signals will all be converted into 2 x 10-bit Y Cb/Cr format in this block before further processing. Thus, if the input format selected is 3 x 10-bit Y Cb Cr (or RGB) the chroma signals will be multiplexed, with an optional decimation stage for 4:4:4 inputs. Conversely, if the input mode selected is 1 x 10-bit Y/Cb/Cr at 27 MHz the luma and chroma signals will be demultiplexed. 2 x 10 bit Y Cb/Cr signals will not require any processing in this block. At the input, a programmable gain function can be used to maximize the signal range if the input signal has sync on Y or G. After the sync is stripped from the signal the gain function expands R G B or Y Cb Cr to the full 10-bit dynamic range to minimize quantization effects in the processing. The Y and Cb Cr signal gains can also be programmed independently. When the D1 mode is selected the embedded codes will be detected to generate all timing information, eliminating the need to use external syncs in this mode. The gains will be set automatically in this case. #### **Luma Processing Block** The luma processing block consists of a motion detector, film mode detector with bad-edit detector, the interpolator and luma line doubling FIFOs. The motion detector is frame based and compares the luma value of the current pixel and the same pixel in the previous frame. This is done in both the odd and even fields to generate a motion vector which is then used to switch the signal processing between field interleave and spatial interpolation modes on a pixel by pixel basis. In this way, non-moving parts of the picture, where sharpness is readily detected by the viewer, will not be interpolated and will have maximum sharpness. Conversely, moving parts of the picture, where sharpness is not easily detected by the viewer, will be interpolated to avoid motion artifacts. The consequences of interleaving fields in areas of the picture containing motion are significantly worse than the loss of resolution caused by interpolation. The film mode detector detects the 3:2 or 2:2 pulldown sequences from teleciné conversion. Converting 24 frame/sec. film to 60 field/sec. maps two film frames (1/12 sec.) into five video fields (also 1/12 sec.), alternating between three odd and two even fields and three even and two odd fields. This pattern repeats over ten video fields. For further information on film mode please refer to the Applications section of this data sheet. Converting 24 frame/sec. film to 50 field/sec. video is done by running the film at 25 frames/sec. This is the same procedure as converting 30 frame/sec. film to 60 field/sec. video and results in the much simpler pattern of one film frame being mapped into one odd and one even field of video. In all cases, the film mode detector detects these sequences in the signal and uses them to correctly pair odd and even fields originating from the same film frame. Once this is done, these field pairs can be interleaved without consideration of motion since there is, by definition, no motion between them. Film mode overrides video mode processing. The bad edit detector continually monitors the sequences for breaks caused by video edits made after the teleciné transfer. There are 25 possible ways for the 3:2 pulldown sequence to be interrupted, and only two of these will not result in a break in the sequence. The bad edit detector looks for the break and forces the FLI2200 to switch out of film mode and into video mode before the bad edit is seen on the screen. The film mode detector will then reaquire the pulldown sequence, allowing the system to be switched back into film mode transparently. Note that film mode detection is not done in the peripheral areas of the frame; this prevents the bad edit detector from causing the system to drop out of film mode in the presence of on-screen display (OSD) graphics, such as subtitles, added to the video in these regions by the source, e.g., a DVD player. However, any graphics added to the central zone can cause the system to drop out of film mode any time they change, since the changes will generally not be synchronized to the 3:2 pulldown sequence, in which case they will be indistinguishable from bad edits. The intra-field interpolator is used to generate the missing pixels in the field when motion is detected in video mode and the pixels from the previous field cannot be interleaved. The FLI2200 uses a new diagonal interpolation algorithm, Directional Correlation Deinterlacing<sup>TM</sup>, (DCDi<sup>TM</sup>, patent pending) that computes and tracks the angles of edges and uses this information to optimally fill in the missing pixels. Conventional vertical interpolation algorithms work well on edges close to the horizontal and vertical directions but can completely break down as the angles of edges become more diagonal. Diagonal interpolation eliminates this problem. The operation of the FLI2200 can be forced into the intra-field diagonal interpolation mode at all times, allowing it to be used without external field memories in low-cost applications. Finally, the results of the motion detector, film mode detector and bad edit detector are used to control the signal paths into the de-interleaving FIFOs, determining whether interpolated pixels or pixels from the previous field are used in the interleaving process. #### **Chroma Processing Block** The chroma processing block consists of a cross-color suppressor, chroma line-averager and the chroma line doubling FIFOs. Positioning the cross-color suppressor in the deinterlacer takes advantage of the frame buffers already required for temporal processing and eliminates the need to use a 3-D comb filter with duplicate frame buffers. 10 The cross-color suppressor helps to eliminate residual cross-color after the decoder. With the exception of 3-D decoders, all decoders, such as the Faroudja FLI2000, use a 2-D comb filter and/or notch filter, which leave residual cross-color under certain circumstances, such as diagonal edges, and the frame-based cross-color suppressor eliminates this in most cases, leaving the residual crosscolor at a very low level. Complete suppression is only possible in the absence of motion because some conditions (diagonal edges moving diagonally at rates with certain relationships to the field rate) result in signals which are completely impossible to fully separate because the luma and chroma spectra are completely superimposed. The chroma line averager is used to perform interpolation in the chroma path and passes the deinterlaced chroma signals into the line doubler memories. #### Field Memory Interface Block The field memory interface block formats the data and generates all the addressing required to use standard SDRAM for the field memories. The FLI2200 requires memory in a 1 Mbit x 30 configuration. This can be achieved either by using two 16 Mbit (1 Mbit x 16) SDRAMs or one 64 Mbit (2 Mbit x 32) SDRAMs. The FLI2200 was designed to operate with the Micron MT48LC1M16A1 and MT48LC2M32B2; it is also compatible with the following devices: | Vendor | 16 Mbit | 64 Mbit | |---------|--------------|--------------| | Fujitsu | MB81F161622C | MB81F643242B | | Hyundai | HY57V161610 | HY57V653220 | | Micron | MT48LC1M16A1 | MT48LC2M32B2 | | Samsung | K4S161622D | K4S643232C | The FLI2200 is also compatible with 1M x 32 SGRAMs. In all cases the speed grade required is application dependent, the SDRAM interface operates at twice the input pixel rate. For NTSC/PAL inputs (13.5 Mpix/sec.) the SDRAM clock speed requirement is 54 MHz, so that the lowest speed grade devices (10 nsec./100 MHz) will easily meet these requirements. #### **Output Formatter Block** The output formatter block consists of two sections, the multiplexer/demultiplexer and the color space converter. The multiplexer/demultiplexer allows the signal format to be converted from the 4:2:2 Y Cb/Cr format used internally to either Y Cb Cr or Y/Cb/Cr. An optional interpolation filter then allows the signals to be converted to 4:4:4 format when the Y Cb Cr mode is selected. The color space converter further allows the Y Cb Cr 4:4:4 signals to be converted into R G B 4:4:4 format. The 4:2:2 Y Cb Cr signal can also be converted into Y Pb Pr. ## **Memory Map** | 01 <sub>H</sub><br>02 <sub>H</sub><br>03 <sub>H</sub><br>04 <sub>H</sub><br>05 <sub>H</sub><br>06 <sub>H</sub><br>07 <sub>H</sub><br>08 <sub>H</sub><br>09 <sub>H</sub><br>0A <sub>H</sub> | Name INPUT YCLAMP CCLAMP NP DELAY MODE1 MODE2 OUTPUT IOSEL GAIN FDELAY HSSTN | 7 CCImpEn x Fm2430 CSync CSwapO D1Valid x | NPStat CDelay <sub>3-0</sub> x VITSEn ChrPhs CInSel | SOnYG NPOp <sub>1-0</sub> Test F30Hz CIntDis COutSel | Bits 4 Sync/Ref YClamp <sub>7-0</sub> CClamp <sub>7-0</sub> Test F30Inv OBlnkEn | CClamp <sub>9-8</sub> CSwapI DCDiOn Force30 | FilmOn | IFormat <sub>2-0</sub> YClamp <sub>9-8</sub> YDelay <sub>2-0</sub> NMOvr | NoMem | Default<br>Value<br>DO <sub>H</sub><br>40 <sub>H</sub><br>00 <sub>H</sub><br>18 <sub>H</sub><br>B4 <sub>H</sub><br>0C <sub>H</sub> /8C <sub>H</sub> | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--| | 01 <sub>H</sub><br>02 <sub>H</sub><br>03 <sub>H</sub><br>04 <sub>H</sub><br>05 <sub>H</sub><br>06 <sub>H</sub><br>07 <sub>H</sub><br>08 <sub>H</sub><br>09 <sub>H</sub><br>0A <sub>H</sub> | YCLAMP CCLAMP NP DELAY MODE1 MODE2 OUTPUT IOSEL GAIN FDELAY HSSTN | x Fm2430 CSync CSwapO D1Valid | NPStat CDelay <sub>3-0</sub> x VITSEn ChrPhs CInSel | NPOp <sub>1-0</sub> Test F30Hz CIntDis | YClamp <sub>7-0</sub> CClamp <sub>7-0</sub> Test F30Inv OBlnkEn | CClamp <sub>9-8</sub> CSwapI DCDiOn Force30 | FilmOn | YClamp <sub>9-8</sub><br>YDelay <sub>2-0</sub><br>NMOvr | NoMem | 40 <sub>H</sub><br>00 <sub>H</sub><br>18 <sub>H</sub><br>B4 <sub>H</sub> | | | 02 <sub>H</sub> 03 <sub>H</sub> 04 <sub>H</sub> 05 <sub>H</sub> 06 <sub>H</sub> 07 <sub>H</sub> 08 <sub>H</sub> 09 <sub>H</sub> 004 <sub>H</sub> 100 <sub>H</sub> | CCLAMP NP DELAY MODE1 MODE2 OUTPUT IOSEL GAIN FDELAY HSSTN | Fm2430<br>CSync<br>CSwapO<br>D1Valid | CDelay <sub>3-0</sub> x VITSEn ChrPhs CInSel | Test<br>F30Hz<br>CIntDis | CClamp <sub>7-0</sub> Test F30Inv OBlnkEn | CClamp <sub>9-8</sub> CSwapI DCDiOn Force30 | FilmOn | YDelay <sub>2-0</sub><br>NMOvr | NoMem | 00 <sub>H</sub><br>18 <sub>H</sub><br>B4 <sub>H</sub> | | | 03 <sub>H</sub> 04 <sub>H</sub> 05 <sub>H</sub> 06 <sub>H</sub> 07 <sub>H</sub> 08 <sub>H</sub> 09 <sub>H</sub> 004 <sub>H</sub> 100 <sub>H</sub> | NP DELAY MODE1 MODE2 OUTPUT IOSEL GAIN FDELAY HSSTN | Fm2430<br>CSync<br>CSwapO<br>D1Valid | CDelay <sub>3-0</sub> x VITSEn ChrPhs CInSel | Test<br>F30Hz<br>CIntDis | Test<br>F30Inv<br>OBlnkEn | CClamp <sub>9-8</sub> CSwapI DCDiOn Force30 | FilmOn | YDelay <sub>2-0</sub><br>NMOvr | NoMem | 00 <sub>H</sub><br>18 <sub>H</sub><br>B4 <sub>H</sub> | | | 04 <sub>H</sub> | DELAY MODE1 MODE2 OUTPUT IOSEL GAIN FDELAY HSSTN | Fm2430<br>CSync<br>CSwapO<br>D1Valid | CDelay <sub>3-0</sub> x VITSEn ChrPhs CInSel | Test<br>F30Hz<br>CIntDis | F30Inv<br>OBlnkEn | CSwapI<br>DCDiOn<br>Force30 | FilmOn | YDelay <sub>2-0</sub><br>NMOvr | NoMem | B4 <sub>H</sub> | | | 05 <sub>H</sub> 06 <sub>H</sub> 07 <sub>H</sub> 08 <sub>H</sub> 09 <sub>H</sub> 00A <sub>H</sub> 10 <sub>H</sub> | MODE1 MODE2 OUTPUT IOSEL GAIN FDELAY HSSTN | CSync<br>CSwapO<br>D1Valid | x VITSEn ChrPhs CInSel | Test<br>F30Hz<br>CIntDis | F30Inv<br>OBlnkEn | DCDiOn<br>Force30 | | NMOvr | NoMem | | | | 06 <sub>H</sub> 07 <sub>H</sub> 08 <sub>H</sub> 09 <sub>H</sub> 0A <sub>H</sub> 10 <sub>H</sub> | MODE2 OUTPUT IOSEL GAIN FDELAY HSSTN | CSync<br>CSwapO<br>D1Valid | VITSEn<br>ChrPhs<br>CInSel | F30Hz<br>CIntDis | F30Inv<br>OBlnkEn | Force30 | | | | 0C <sub>1</sub> /8C <sub>-</sub> | | | 07 <sub>H</sub> 08 <sub>H</sub> 09 <sub>H</sub> 0A <sub>H</sub> 10 <sub>H</sub> | OUTPUT IOSEL GAIN FDELAY HSSTN | CSwapO<br>D1Valid | ChrPhs CInSel | CIntDis | OBlnkEn | | Motion | | | L J H J J H | | | 08 <sub>H</sub> 09 <sub>H</sub> 0A <sub>H</sub> 10 <sub>H</sub> | IOSEL GAIN FDELAY HSSTN | D1Valid | CInSel | | | | Motion <sub>1-0</sub> | | PComp | 05 <sub>H</sub> | | | 09 <sub>H</sub> 0A <sub>H</sub> 1 | GAIN<br>FDELAY<br>HSSTN | | | COutSel | | OFmtOvr | | OFormat <sub>2</sub> . | -0 | 10 <sub>H</sub> | | | 0A <sub>H</sub> 1 | FDELAY<br>HSSTN | X | X | | D1InSel <sub>1-0</sub> | D1Valid CInSel COutSel D1InSel <sub>1-0</sub> FSyncDel <sub>2-0</sub> | | | | | | | 10 <sub>H</sub> | HSSTN | | | X | X | X | X | YInGain | CInGain | 03 <sub>H</sub> | | | - 11 | | | | | BSStart <sub>7-0</sub> | | | | | 4A <sub>H</sub> | | | 44 | LICCONT | | | | HSStartN <sub>7</sub> | '-0 | | | | 00 <sub>H</sub> | | | 11 <sub>H</sub> | HSSPN | | | | HSStopN <sub>7</sub> | -0 | | | | 00 <sub>H</sub> | | | 12 <sub>H</sub> | HRSTN | | | | HRStartN <sub>2</sub> | 7-0 | | | | 00 <sub>H</sub> | | | 13 <sub>H</sub> | HRSPN | | HRStopN <sub>7-0</sub> | | | | | | | 00 <sub>H</sub> | | | 14 <sub>H</sub> | VMSN | VSStartN <sub>5</sub> | 5-4 | VSStopN <sub>5</sub> | -4 | VRStartN <sub>5-4</sub> VRStopl | | | 5-4 | 00 <sub>H</sub> | | | 15 <sub>H</sub> | VSSSN | VSStartN <sub>3-0</sub> VSStopN <sub>3-0</sub> | | | | | | | | 00 <sub>H</sub> | | | 16 <sub>H</sub> | VRSSN | | VRStartN <sub>3</sub> | 3-0 | | | VRStopN <sub>3</sub> | VBIStopN | | 00 <sub>H</sub> | | | 17 <sub>H</sub> | VBIMSN | х | VBStartN <sub>4</sub> | X | VBStopN <sub>4</sub> | VBIStartN | 00 <sub>H</sub> | | | | | | 18 <sub>H</sub> | VBTN | | VBStartN <sub>3</sub> | | | | VBStopN <sub>3</sub> | - | | 00 <sub>H</sub> | | | 19 <sub>H</sub> | VBITN | | VBIStartN <sub>3-0</sub> VBIStopN <sub>3-0</sub> | | | | | | | | | | 20 <sub>H</sub> | HSSTP | | HSStartP <sub>7-0</sub> | | | | | | | | | | 21 <sub>H</sub> | HSSPP | | | | HSStopP <sub>7</sub> | | | | | 00 <sub>H</sub> | | | 22 <sub>H</sub> | HRSTP | | | | HRStartP <sub>7</sub> | -0 | | | | 00 <sub>H</sub> | | | 23 <sub>H</sub> | HRSPP | | | | HSRtopP <sub>7</sub> | -0 | | | | 00 <sub>H</sub> | | | 24 <sub>H</sub> | HMSP | HSStartP <sub>9</sub> | -8 | HSStopP <sub>9</sub> . | -8 | HRStartP <sub>9</sub> | -8 | HRStopP <sub>9</sub> | 9-8 | 00 <sub>H</sub> | | | 25 <sub>H</sub> | VSSTP | | | | VSStartP <sub>7</sub> | - | | | | 00 <sub>H</sub> | | | 26 <sub>H</sub> | VSSPP | | | | VSStopP <sub>7</sub> . | | | | | 00 <sub>H</sub> | | | 11 | VRSTP | | | | VRStartP <sub>7</sub> | - | | | | 01 <sub>H</sub> | | | 28 <sub>H</sub> | VRSPP | | | | VRStopP <sub>7</sub> | | | | | 01 <sub>H</sub> | | | 29 <sub>H</sub> | VBSTP | | | | VBStartP <sub>7</sub> | | | | | 01 <sub>H</sub> | | | 2A | VBSPP | | | | VBStopP <sub>7</sub> | | | | | 00 <sub>H</sub> | | | 2B | VBISTP | | | | VBIStartP. | | | | | 02 <sub>H</sub> | | | 2C | VBISPP | | | | VBIStopP. | | | | | 08 <sub>H</sub> | | | п | VBTP | Test | X | X | UseHSize | X | | HSize <sub>10-8</sub> | | 03 <sub>H</sub> | | | $2F_{\rm H}$ | HSIZE | | | | HSize <sub>7-0</sub> | | | 1 | | 60 <sub>H</sub> | | | 30 <sub>H</sub> | INV1 | ISyncInv | ORefInv | OSyncInv | | HDatBlnk | Test | Test | CCSOn | 05 <sub>H</sub> | | | 31 <sub>H</sub> | EDBL | | | | EdBlnkL <sub>7-</sub> | 0 | | | EO <sub>H</sub> | | | | Regis | ter | | | | Bits | | | | | Default | | | |-----------------|-------|------------------------|-------------------------------------------------|--------------|------------------------|---------------------|---------------------|---------------------|---------|----------------------------------|--|--| | Addr. | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Value | | | | $32_{\rm H}$ | EDBR | EdBlnkR <sub>7-0</sub> | | | | | | | | | | | | 33 <sub>H</sub> | EDBT | EdBlnkT <sub>7-0</sub> | | | | | | | | | | | | 34 <sub>H</sub> | EDBBN | | EdBlnkBN <sub>7-0</sub> | | | | | | | | | | | 35 <sub>H</sub> | EDBBP | | EdBlnkBN <sub>7-0</sub> EdBlnkBP <sub>7-0</sub> | | | | | | | | | | | 36 <sub>H</sub> | EDBMS | EdBlnkL <sub>8</sub> | EdBlnkR <sub>9</sub> | 8 | EdBlnkT <sub>8</sub> | EdBlnkBl | N <sub>9-8</sub> | EdBlnkBP | 9-8 | 66 <sub>H</sub> | | | | 37 <sub>H</sub> | FMBL | | | | FmBlnkL <sub>7</sub> . | -0 | | | | 96 <sub>H</sub> | | | | 38 <sub>H</sub> | FMBR | | FmBlnkR <sub>7-0</sub> | | | | | | | | | | | 39 <sub>H</sub> | FMBT | | FmBlnkT <sub>7-0</sub> | | | | | | | | | | | 3A <sub>H</sub> | FMBBN | | FmBlnkBN <sub>7-0</sub> | | | | | | | | | | | 3B <sub>H</sub> | FMBBP | | | | FmBlnkBF | 7-0 | | | | 58 <sub>H</sub> | | | | 3C <sub>H</sub> | FMBMS | FmBlnkL <sub>8</sub> | FmBlnkR <sub>9</sub> | -8 | FmBlnkT <sub>8</sub> | FmBlnkB | N <sub>9-8</sub> | FmBlnkBI | 9-8 | 66 <sub>H</sub> | | | | $3D_{H}$ | TEST | | | | Test <sub>7-0</sub> | | | | | 14 <sub>H</sub> | | | | 3E <sub>H</sub> | TEST | | | | Test <sub>7-0</sub> | | | | | 0E <sub>H</sub> | | | | 3F <sub>H</sub> | TEST | | | | Test <sub>7-0</sub> | | | | | 60 <sub>H</sub> | | | | 40 <sub>H</sub> | TEST | | Test <sub>7-0</sub> | | | | | | | | | | | 41 <sub>H</sub> | TEST | X | x | X | X | | Test <sub>3-0</sub> | | | OC <sub>H</sub> | | | | 42 <sub>H</sub> | TEST | Test <sub>7-0</sub> | | | | | | | | | | | | throu | gh | I | See registe | er descripti | ons for defa | ult values | of these reg | isters | | 14 <sub>H</sub> | | | | $4C_{\rm H}$ | TEST | | | | Test <sub>7-0</sub> | | | | | 38 <sub>H</sub> | | | | 4D <sub>H</sub> | TEST | | | | | | Test <sub>4-0</sub> | | | 00 <sub>H</sub> | | | | 4E <sub>H</sub> | PFILM | | | | | | Test <sub>3-0</sub> | | | 07 <sub>H</sub> | | | | 4F <sub>H</sub> | PFTHR | | • | | Test <sub>7-0</sub> | | | | | 04 <sub>H</sub> | | | | 50 <sub>H</sub> | TEST | | | | | Test <sub>5-0</sub> | | | | 14 <sub>H</sub> | | | | 51 <sub>H</sub> | TEST | | | • | Test <sub>7-0</sub> | | | | | 18 <sub>H</sub> | | | | 52 <sub>H</sub> | TEST | | | | Test <sub>7-0</sub> | | | | | 06 <sub>H</sub> | | | | 53 <sub>H</sub> | TEST | | | | Test <sub>7-0</sub> | | | | | 30 <sub>H</sub> | | | | 54 <sub>H</sub> | TEST | | | | Test <sub>7-0</sub> | | | | | 30 <sub>H</sub> | | | | 60 <sub>H</sub> | PLL0 | | | | PLL MDi | V <sub>7-0</sub> | | | | 18 <sub>H</sub> | | | | 61 <sub>H</sub> | PLL1 | | | | PLL NDiv | 7-0 | | | | 30 <sub>H</sub> | | | | 62 <sub>H</sub> | PLL2 | Lock | | Disable | PByp | PLLOvr | | PDiv <sub>2-0</sub> | | 02 <sub>H</sub> /82 <sub>H</sub> | | | | 63 <sub>H</sub> | ODIS | | | | | | ROutDis | GOutDis | BOutDis | 00 <sub>H</sub> | | | | 64 <sub>H</sub> | INV2 | | Test <sub>1-0</sub> | InvYClk | | | Test <sub>4-0</sub> | | | 00 <sub>H</sub> | | | | 65 <sub>H</sub> | TEST | | | | Test <sub>7-0</sub> | | | | | 00 <sub>H</sub> | | | | 66 <sub>H</sub> | SDEL | | | | | | SDel <sub>4-0</sub> | | | 00 <sub>H</sub> | | | | 67 <sub>H</sub> | TEST | | | | Test <sub>7-0</sub> | | | | | 08 <sub>H</sub> | | | | 71 <sub>H</sub> | TEST | | | | Test <sub>7-0</sub> | | | | | 00 <sub>H</sub> | | | | 72 <sub>H</sub> | TEST | | | | | | | Test <sub>2-0</sub> | | 00 <sub>H</sub> | | | | 7E <sub>H</sub> | IDL | | | | ChipID <sub>7-0</sub> | | | | | 41 <sub>H</sub> | | | | 7F <sub>H</sub> | IDH | | | | ChipID <sub>15-8</sub> | | | | | 4B <sub>H</sub> | | | ## **Register Details** | Address 00 <sub>H</sub> : I | NPUT Contr | ol Register . 1 | Default valu | ie D0 <sub>H</sub> | | | | | | | | | | |-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|----------------|----------------------|----------------------|----------------------|--|--|--|--|--| | The eight bits in | | _ | | 11 | tion, as show | n below: | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Mnemonic | CClmpEn | YClmpEn | SOnYG | Sync/Ref | <b>IFmtOvr</b> | IFormat <sub>2</sub> | IFormat <sub>1</sub> | IFormat <sub>0</sub> | | | | | | | Default value | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | | | CClmpEn: | The CClm | The CClmpEn bit is used to enable the chroma clamp circuit, as follows: | | | | | | | | | | | | | | 0 = Chroma clamp disabled. The input clamp levels will be used | | | | | | | | | | | | | | | 1* = Chroma clamp enabled. The clamp levels will be set according to the value of the CClamp data in register 02 <sub>H</sub> . | | | | | | | | | | | | | | YClmpEn: | The YClm | The YClmpEn bit is used to enable the luma clamp circuit, as follows: | | | | | | | | | | | | | | 0 : | | | | | | | | | | | | | | | $1^*$ = Luma clamp enabled. The clamp level will be set according to the value of the YClamp data in register $01_H$ . | | | | | | | | | | | | | | SOnYG: | The SOnYG bit is used according to whether or not there is sync on the luma/green input, as follows: | | | | | | | | | | | | | | | 0* : | = No sync pu | lses on the l | uma/green ch | annel input. | | | | | | | | | | | 1 : | = Luma/green | channel inp | put contains s | ync pulses. | | | | | | | | | | | | _ | | _ | | ded to full sca | • | | | | | | | | | | maximize the dynamic range of the processing operations, overriding the settings of the YInGain and CInGain bits in register 09 <sub>H</sub> . When this bit is set low the gains can be set independently with the | | | | | | | | | | | | | | | YInGain and CInGain bits in register 09 <sub>H</sub> . When this bit is set low the gams can be set independently with the | | | | | | | | | | | | | Sync/Ref: | The Sync/Ref bit is used to define the input timing signals, as follows: | | | | | | | | | | | | | | | 0 = The FLI2200 is configured to use horizontal and vertical references as timing signals. | | | | | | | | | | | | | | | 1* = The FLI2200 is configured to use horizontal and vertical sync pulses as timing signals. | | | | | | | | | | | | | | IFmtOvr: | The IFmtOvr bit is used to control the input format function, as follows: | | | | | | | | | | | | | | | 0* = The FLI2200 is configured to use the input format defined by the IFORMAT <sub>2-0</sub> pins, pins 56-58. The formats defined will be same as those defined for the IFormat <sub>2-0</sub> bits. | | | | | | | | | | | | | | | 1 = The FLI2200 is configured to use the input format defined by the IFormat <sub>2-0</sub> bits in this register, overriding the pin settings. | | | | | | | | | | | | | | IFormat <sub>2-0</sub> : | The IForm | The IFormat <sub>2-0</sub> bits are used to define the format of the input signals, as follows: | | | | | | | | | | | | | | IForm | at <sub>2-0</sub> Input | signal forma | at | | | | | | | | | | | | ( | 000* = YC | b/Cr | | | | | | | | | | | | | ( | $001 = Y C_1$ | r Cb | | | | | | | | | | | | | ( | $010 = \mathbf{Y} \mathbf{P} \mathbf{t}$ | o/Pr | | | | | | | | | | | | | ( | $011 = \mathbf{Y} \mathbf{Pr}$ | | | | | | | | | | | | | | | 10x = RG | В | | | | | | | | | | | | | | 110 = Y/C | b/Cr (D1, wi | th embedded t | timing) | | | | | | | | | | | | 111 = Y/C | b/Cr (D1, wi | ith external/se | eparate syncs) | ) | | | | | | | | | | ; | Set the InvYC | lk bit, bit 5 i | n register 62 <sub>H</sub> | , high when u | ising the D1 in | put modes, 1 | 1x. | | | | | | | | FED.1 . | 1.0 .1 | 1.1 1 | . 1 (01 (0 | 1 1 1 1 (01 (0 | 1 | 20 111 | | | | | | | The busses used for the multiplexed signals (Cb/Cr and Y/Cb/Cr) in modes 000 and 11x are determined by the settings of the CinSel and D1InSel bits in register $08_{\rm H}$ , as shown on page 49. | The eight bits in | the YCLAM | P register set | the luma clar | mp level, as s | shown below: | | | | | | | | |-----------------------------|----------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------|---------------------|---------------------|---------------------|--|--|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Mnemonic | YClamp <sub>7</sub> | YClamp <sub>6</sub> | YClamp <sub>5</sub> | $YClamp_4$ | YClamp <sub>3</sub> | YClamp <sub>2</sub> | YClamp <sub>1</sub> | YClamp <sub>0</sub> | | | | | | Default value | 0 | 4 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | YClamp <sub>7-0</sub> | the YClmp | En bit is set h | igh, as follow | /s: | 03 <sub>H</sub> , set the c | lamp level for | the luma sig | nal when | | | | | | | $000_{\text{H}}^*$ = Minimum clamp level $000_{\text{H}}(0)$ . | | | | | | | | | | | | | | ** | $040_{\rm H}^*$ = Default clamp level $040_{\rm H}$ (64). | | | | | | | | | | | | | $3FF_{H}$ = Maximum clamp level, $3FF_{H}(1023)$ | | | | | | | | | | | | | Address 02 <sub>H</sub> : C | CCLAMP Co | ntrol Registe | er. Default va | lue 00 <sub>H</sub> | | | | | | | | | | The eight bits in | the CCLAM | P register set | the luma clas | mp level, as s | shown below: | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Mnemonic | CClamp <sub>7</sub> | CClamp <sub>6</sub> | CClamp <sub>5</sub> | CClamp <sub>4</sub> | CClamp <sub>3</sub> | CClamp <sub>2</sub> | CClamp <sub>1</sub> | CClamp <sub>0</sub> | | | | | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | These bits, in conjunction with bits 3-2 in register 03 <sub>H</sub> , set the clamp level for the chroma signals when the CClmpEn bit is set high, as follows: | | | | | | | | | | | CClamp <sub>7-0</sub> | | | | | 03 <sub>H</sub> , set the c | lamp level for | r the chroma | signals | | | | | | CClamp <sub>7-0</sub> | when the C | ClmpEn bit i | | follows: | 03 <sub>H</sub> , set the c | lamp level for | r the chroma | signals | | | | | = Maximum clamp level, 3FF<sub>H</sub> (1023) $3FF_{H}$ | Address 03: | NP | (NTSC/PAL) | Control Register. | Default value 18 <sub>H</sub> | |-----------------|-------|----------------|--------------------|-------------------------------| | Trace cop of H. | T 1 T | (I TIDOTI III) | , control attended | Deluait falae lou | Seven bits in the NP register are used to control the NTSC/PAL operation and the clamp levels, as shown below. Bit 6 is Read Only.: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---------------|----------|----------|---------------------|---------------------|---------------------|------------| | Mnemonic | X | <b>NPStat</b> | $NPOp_1$ | $NPOp_0$ | CClamp <sub>9</sub> | CClamp <sub>8</sub> | YClamp <sub>9</sub> | $YClamp_8$ | | Default value | X | R/O | 0 | 1 | 1 | 0 | 0 | 0 | **x:** This bit is not used and does not exist physically. NPStat: This bit indicates the status of the NTSC/PAL (525/625 line) detector. It is a read-only (R/O) function. This bit, as well as the NP/IN/OUT pin when it is an output, will indicate the actual line count, regardless of the settings of the NPO $vr_{1-0}$ bits in this register, as follows: 0 = 625 line signal detected. 1 = 525 line signal detected. **NPOp<sub>1.0</sub>:** These bits configure the operation of the FLI2200 and the N/P/IN/OUT pin, pin 62, as follows: NPOp<sub>1-0</sub> Configuration N/P/IN/OUT Function = Set NTSC/PAL mode according to setting of N/P/IN/OUT pin. Input = Auto detect signal using internal NTSC/PAL detector. Output 10 = Force FLI2200 to NTSC operation. Output (high) 11 = Force FLI2200 to PAL operation. Output (low) **CClamp<sub>9.8</sub>:** These bits, in conjunction with bits 7-0 in register $02_{\rm H}$ , set the clamp level for the chroma signals. These are the most significant bits of the 10-bit value. See description of register 02<sub>H</sub> for details. YClamp<sub>9-8</sub>: These bits, in conjunction with bits 7-0 in register 01<sub>H</sub>, set the clamp level for the luma signal. These are the most significant bits of the 10-bit value. See description of register $01_{\rm H}$ for details. #### Address 04<sub>H</sub>: DELAY Control Register. Default value B4<sub>H</sub> The seven bits in the DELAY register set the luma and chroma delay at the front end, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---------------------|---------------------|---------------------|------------|--------|---------------------|---------------------|------------| | Mnemonic | CDelay <sub>3</sub> | CDelay <sub>2</sub> | CDelay <sub>1</sub> | $CDelay_0$ | CSwapI | YDelay <sub>2</sub> | YDelay <sub>1</sub> | $YDelay_0$ | | Default value | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | **CDelay**<sub>3-0</sub>: These bits set the delay for the chroma signals, as follows: $0_{\rm H}$ = Minimum chroma delay, 0 pixels. $B_{H}^{*}$ = Default chroma delay, 11 pixels. $F_{H}$ = Maximum chroma delay, 15 pixels. **CSwapI:** This bit swaps the Cb and Cr components at the input, as follows: 0\* = Chroma components not swapped (normal). 1 = Chroma components swapped (reversed). **YDelay**<sub>3,0</sub>: These bits set the delay for the luma signal, as follows: $0_{\rm H}~=$ Minimum luma delay, 0 pixels. $4_{H}^*$ = Default luma delay, 4 pixels. 7<sub>H</sub> = Maximum luma delay, 7 pixels. #### Address 05<sub>H</sub>: MODE1 Control Register. Default value 0C<sub>H</sub> The six bits in the MODE1 register control various deinterlacing functions, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|---|------|------|--------|--------|-------|-------| | Mnemonic | Fm2430 | X | Test | Test | DCDiOn | FilmOn | NMOvr | NoMem | | Default value | R/O | X | 0 | 0 | 1 | 1 | 0 | 0 | #### **Fm2430:** This read-only bit indicates the type of film mode detected, as follows: - 0 = 2:2 pulldown detected. This is the normal mode when the video source is 625 line PAL. Note that 2:2 pulldown in NTSC indicates a 30 fps film source. This mode will only be active if the F30Hz bit in register $06_H$ is set high. - 1 = 3:2 pulldown detected. This indicates 24 fps film in NTSC. This mode is not active when the video source is 625 line PAL. **x:** This bits is not used and does not physically exist. **Test:** These bits turn on special test functions, as follows: 0\* = Normal mode. 1 = Test mode, not for normal use. **DCDiOn:** This bit controls the operation of the interpolator, as follows: 0 = DCDi OFF. Vertical interpolation is used. 1\* = DCDi ON. Diagonal Correlation interpolation is used. **FilmOn:** This bit controls the operation of the film mode detector, as follows: 0 = Film mode detector is disabled, all signals processed as video. 1\* = Film mode detector is enabled, film and video sourced signals are processed separately. **NMOvr:** This bit controls the operation of the FLI2200, as follows: 0\* = Operating mode is determined by the setting of the NOMEM pin, pin 52. 1 = Operating mode is determined by the setting of the NoMem bit, overriding the setting of the NOMEM pin, pin 52.. **NoMem:** This bit controls the operation of the FLI2200, as follows: 16 0\* = The FLI2200 is used with external field memories and operates in the full set of deinterlacing modes, i.e., motion adaptive video deinterlacing and full frame film source deinterlacing using 3:2 pulldown detection (2:2 pulldown for 625/50 sources). 1 = The FLI2200 is forced into the intra-field only deinterlacing mode, which requires no external memories, allowing the FLI2200 to be used in low-cost applications where the ultimate video quality is not a requirement. | Address 06: | MODE2 | Control Register. | Default value 05 <sub>H</sub> | |----------------|--------|-------------------|-------------------------------| | riuur coo oou. | TITODE | Control Registers | Default value of | The eight bits in the MODE2 register control various deinterlacing functions, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|--------|-------|--------|---------|------------|------------|-------| | Mnemonic | CSync | VITSEn | F30Hz | F30Inv | Force30 | $Motion_1$ | $Motion_0$ | PComp | | Default value | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | **CSync:** This bit controls the output syncs, as follows: 0\* = Horizontal sync appears on the H/CSYNCO output and vertical sync on the VSYNC/CREFO output. 1 = Composite sync appears on the H/CSYNCO output and composite reference on the VSYNC/CREFO output. **VITSEn:** This bit controls the use of the film mode flag which sometimes appears on line 22, as follows: 0\* = Film mode flag is ignored and the internal film mode detector is operational. 1 = Film mode flag is used to control film mode in the deinterlacer. **F30Hz:** This bit controls the film mode detector when the signal comes from a 525 line (NTSC) source, as follows: 0\* = Disabled the detection of 30 fps film using 2:2 pulldown detection in 525 line NTSC. This prevents the accidental detection of this mode when the source is video, not 30 fps film. Note that this does not disable 2:2 pulldown detection in 625 line PAL. 1 = Allow detection of 30 fps film using 2:2 pulldown detection in NTSC. **F30Inv:** This bit controls the 30 fps film operation when the field flag input is used for frame detection (Force 30 = 1), as follows: 0\* = FLDIN = 1 identifies first field in frame. 1 = FLDIN = 0 identifies first field in frame. **Force30:** This bit controls the 30 fps film operation, as follows: $0^*$ = 30 fps film mode operation controlled by internal film mode detector. 1 = 30 fps film mode operation controlled by FLDIN signal. **Motion**<sub>1.0</sub>: These bits set the motion processing mode in the deinterlacer, as follows: $Motion_{1-0}$ Mode 0x Test mode. 10\* Normal operation 11 Test mode. **PComp:** This bit controls the operation of the PAL line averager, as follows: 0 = PAL line averager will be operational when 625 line (PAL) source signals are detected. 1\* = PAL line averager disabled. Improved performance can be achieved with 625 line signals which have never been encoded into composite PAL format and therefore do no require line averaging to eliminate Hannover blinds. #### Address $07_H$ : OUTPUT Control Register. Default value $10_H$ The eight bits in the OUTPUT register control the following output functions, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|--------|---------|---------|---------|----------------------|----------------------|-------------| | Mnemonic | CSwap | ChrPhs | CIntDis | OBlnkEn | OFmtOvr | OFormat <sub>2</sub> | OFormat <sub>1</sub> | $OFormat_0$ | | Default value | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | #### **CSwap:** This bit controls the sequence of the chroma outputs prior to demultiplexing at the output, as follows: 0\* = Normal mode, Cb precedes Cr in Y Cb/Cr and Y/Cb/Cr modes and Cr and Cb appear on the corresponding busses in Y Cr Cb mode. 1 = Inverted color mode. The Cb and Cr signals will be switched. R and B will also be swapped in the R G B mode. #### **ChrPhs:** This bit delays the chroma output in the Y/Cb/Cr mode, as follows: $0^*$ = Normal mode, no delay 1 = Chroma output is delayed by two luma pixels/one chroma pixel. #### **CIntDis:** This bit controls the chroma interpolator, as follows: 0\* = Chroma interpolator enabled. This mode is only used to generate 4:4:4 Y Cr Cb outputs. 1 = Chroma interpolator disabled. This is the normal mode of operation and must be selected for all 4:2:2 output formats. Note: Selecting the 4:4:4 R G B output mode automatically enables the chroma interpolator. #### **OBlnkEn:** This bit controls the output blanking, as follows: 0 = Output blanking disabled. The output signal will be the same as the input in the blanking regions. $1^*$ = Output blanking enabled. The output signal will be blanked in the blanking regions regardless of the input signal. #### **OFmtOvr**: The OFmtOvr bit is used to control the output format function, as follows: $0^*$ = The FLI2200 is configured to use the output format defined by the OFORMAT<sub>2-0</sub> pins, pins 59-61. The formats defined will be same as those defined for the OFormat<sub>2-0</sub> bits. = The FLI2200 is configured to use the output format defined by the OFormat<sub>2-0</sub> bits in this register, overriding the pin settings. #### OFormat<sub>2-0</sub>: These bits are used to define the format of the output signals, as follows: OFormat<sub>2-0</sub> Output signal format 000\* = RGB(4:4:4) 001 = Y Cr Cb (4:2:2) 010 = Y Cb/Cr + Y/Cb/Cr (double rate D1, with external/separate syncs) 011 = Y Cb/Cr + Y/Cb/Cr (double rate D1, with embedded timing) 100 = Y Pb Pr (4:2:2) 101 = Y Pb/Pr 110 = Y Cb Cr (4:4:4) = Test mode 18 The busses used for the multiplexed signals (Cb/Cr and Y/Cb/Cr) in modes 01x and 101 are determined by the settings of the COutSel bit in register $08_{\rm H}$ , as shown on page 50. **Company Confidential** | Address 08 <sub>11</sub> : | IOSEL | (IOSELect) | Control Register. | Default value 52 <sub>H</sub> | |----------------------------|-------|------------|-------------------|-------------------------------| | | | | | | The eight bits in the IOSEL register select the busses used for multiplexed signals, and set the film sync delay in the film mode detector, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---------|--------|---------|----------------------|-------------|--------------|-------------------------|----------------------| | Mnemonic | D1Valid | CInSel | COutSel | D1InSel <sub>1</sub> | $D1InSel_0$ | $FSyncDel_2$ | FSyncDel <sub>1</sub> F | SyncDel <sub>0</sub> | | Default value | R/O | 1 | 0 | 1 | 0 | 0 | 1 | 0 | D1Valid: This bit indicates the validity of the input in Y/Cb/Cr (D1) mode. It is a read only function. This bit is set as follows: 0 = The FLI2200 has not been able to lock onto the input signal. 1 = The FLI2200 has locked onto the input signal. CInSel: This bit selects which bus is used for the multiplexed chroma input signal in the Y Cb/Cr input mode, as follows: 0 = Multiplexed chroma signal Cb/Cr is input on the B/CbIN bus. 1\* = Multiplexed chroma signal Cb/Cr is input on the R/CrIN bus. **COutSel:** This bit selects which bus is used for the multiplexed chroma output signal in the Y Cb/Cr output mode, as follows: 0\* = Multiplexed chroma signal Cb/Cr is output on the B/CbOUT bus. Multiplexed pseudo-D1 signal Y/Cb/Cr is output on the R/CrOUT bus. = Multiplexed chroma signal Cb/Cr is output on the R/CrOUT bus. Multiplexed pseudo-D1 signal Y/Cb/Cr is output on the B/CbOUT bus. **D1InSel**<sub>1-0</sub>: These bits set the input bus used for the D1 (Y/Cb/Cr) multiplexed input signal, as follows: $\begin{array}{ccc} {\rm D1InSel}_{\rm 1-0} & {\rm D1~bus} \\ & 00 & {\rm G/Y} \\ & 01 & {\rm G/Y} \\ & 10^* & {\rm B/Cb} \\ & 11 & {\rm R/Cr} \end{array}$ FSyncDel<sub>3.0</sub>: These bits set the delay in the film mode detector, as follows: $0_{\rm H}$ = Minimum film sync delay, zero fields. $2_{H}^{*}$ = Default film sync delay, 2 fields. 4<sub>H</sub> = Maximum film sync delay, 4 fields. $5-7_{H}$ = Not valid. The two bits in the IGAIN register set the gain of the input signals after sync removal, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---------|---------| | Mnemonic | X | X | X | X | X | X | YInGain | CInGain | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | YInGain: This bit sets the gain of the luma input path, as follows: - 0 = Gain = 1. This value must be used when there is no sync on the input signal and the input signal has a full scale range. - 1\* = Gain = 1.5625. This value can be used when there is sync on the input signal, allowing the signal to be stretched to full scale range after sync removal. **CInGain:** This bit sets the gain of the luma input path, as follows: - O = Gain = 1. This value must be used when there is no sync on the luma input signal and the input signals have a full scale range. - 1\* = Gain = 1.5625. This value can be used when there is sync on the luma input signal if the chroma signal range matches that of the luma signal. Note that SOnYG, bit 5 in register $00_{\rm H}$ , overrides these bits when it is set low, forcing the gains to 1. #### Address 0A<sub>H</sub>: BSStart (Blanking Sampling Start) Control Register. Default value 02<sub>H</sub> The eight bits in the BSStart register set the start of the sampling period for the horizontal blanking level detector, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----------------------|-------------|----------------------|-------------|----------------------|-------------|-------------|-------------| | Mnemonic | BSStart <sub>7</sub> | $BSStart_6$ | BSStart <sub>5</sub> | $BSStart_4$ | BSStart <sub>3</sub> | $BSStart_2$ | $BSStart_1$ | $BSStart_0$ | | Default value | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | #### $BSStartN_{7-0}$ : These bits set the start of the 32-pixel sampling period for the blanking level detector. The adjustment is in 1 pixel increments relative to the start of the horizontal blanking interval, as follows: | BSStartN <sub>7-0</sub> | Timing relative to start of blanking | |-------------------------|--------------------------------------| | $00_{\mathrm{H}}$ | 0 pixels | | $4A_H^*$ | 74 pixels | | $FF_{rr}$ | +127 pixels | Care should be taken to not allow the 32-pixel period extend beyond the end of the horizontal blanking interval. | Address 10 <sub>H</sub> : HSSTN (Horizontal Sync StarT/NTSC) Control Register. Default value 00 <sub>H</sub> | | | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------|-----------------------|-----------------------|--------------------|--------------|-------------------|--|--| | The eight bits in the HSSTN register set the start of the output horizontal sync pulse when the input signal comes from a 525 line (NTSC) source, as shown below: | | | | | | | | | | | | from a 525 line ( | NTSC) sourc | e, as shown b | elow: | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Mnemonic | , | HSStartN <sub>6</sub> | HSStartN <sub>5</sub> | HSStartN <sub>4</sub> | HSStartN <sub>3</sub> | ${\sf HSStartN}_2$ | | o o | | | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | HSStartN <sub>7-0</sub> : | These bits set the start of the output horizontal sync pulse when the input signal comes from a 525 line (NTSC) source. The number is a signed, two's complement value. The adjustment is in 1 pixel increments relative to the default standard timing of this signal as shown in the timing diagrams, as follows: | | | | | | | | | | | | | HSStartN <sub>7-0</sub> Timing relative to default value | | | | | | | | | | | 8 | $80_{\rm H}$ –128 pixels | | | | | | | | | | | ( | 00 <sub>H</sub> * | Default ti | ming | | | | | | | | | 7 | $F_{H}$ | +127 pixels | | | | | | | | | Address 11 <sub>H</sub> : I | | | | | | | | | | | | The eight bits in from a 525 line | | - | | e output horiz | zontal sync pi | ulse when the | input signal | l comes | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Mnemonic | HSStopN <sub>7</sub> | $\mathrm{HSStopN}_6$ | $\mathrm{HSStopN}_5$ | ${\rm HSStopN_4}$ | $\mathrm{HSStopN}_3$ | ${\rm HSStopN}_2$ | $HSStopN_1$ | ${\rm HSStopN}_0$ | | | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | HSStopN <sub>7-0</sub> : | These bits set the end of the output horizontal sync pulse when the input signal comes from a 525 line (NTSC) source. The number is a signed, two's complement value. The adjustment is in 1 pixel increments relative to the default standard timing of this signal as shown in the timing diagrams, as follows: | | | | | | | t is in 1 | | | | | HSSto | | _ | lative to defa | ault value | | | | | | | | | $80_{\mathrm{H}}$ | −128 pixe | | | | | | | | | | ( | 00 <sub>H</sub> * | Default ti | ming | | | | | | | | | 7 | F <sub>H</sub> | +127 pixel | s | | | | | | | | | | | | | | | | | | | | Address 12 <sub>H</sub> : If | | | | | | | | | |----------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|-----------------------------------------|----------------------------------|--------------------------------------------------|----------------|---------------|------------| | The eight bits in | HSTN (Hori | zontal <b>R</b> efere | nce StarT/NT | (SC) Control | Register. De | fault value 00 | $0_{ m H}$ | | | comes from a 52 | | | | output horiz | ontal reference | ce signal whe | n the input s | ignal | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | HRStartN_ | HRStartN. | HRStartN. | | HRStartN <sub>3</sub> | | HRStartN. | HRStartN. | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Default value | Ŭ | · · | · · | · · | Ü | v | | · · | | HRStartN <sub>7-0</sub> : | 525 line (N | TSC) source.<br>ments relative | . The number | is a signed, t | erence signal<br>wo's compler<br>ming of this si | nent value. T | he adjustme | nt is in 1 | | | HRSta | rtN <sub>7-0</sub> | Timing re | lative to defa | ult value | | | | | | 8 | 80 <sub>H</sub> | −128 pixe | els | | | | | | | C | 00 <sub>H</sub> * | Default ti | ming | | | | | | | 7 | $F_{\rm H}$ | +127 pixel | S | | | | | | | • | * H | , 12, pe. | .5 | | | | | | Address 13 <sub>H</sub> : If The eight bits in from a 525 line | HRSPN (Hori | zontal <b>R</b> efere | ence StoP/NT | SC) Control | | | | gnal comes | | The eight bits in | HRSPN (Hori | zontal <b>R</b> efere | ence StoP/NT | SC) Control | | e signal when | | gnal comes | | The eight bits in from a 525 line | HRSPN (Hori<br>in the HRSPN<br>(NTSC) sourc<br>7 | zontal <b>R</b> efere<br>register set the, as shown b | ence StoP/NT;<br>ne end of the<br>elow: | SC) <b>Control</b> output horizo | ontal reference | e signal when | the input si | 0 | | The eight bits in from a 525 line Bit | HRSPN (Hori<br>in the HRSPN<br>(NTSC) sourc<br>7 | zontal <b>R</b> efere<br>register set the, as shown b | ence StoP/NT;<br>ne end of the<br>elow: | SC) <b>Control</b> output horizo | ontal reference | e signal when | the input si | 0 | | Address 14 <sub>H</sub> : V | | | | | | | | | |------------------------------------|---------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------|---------------------------------|----------------------------| | The eight bits in the input signal | | - | _ | | | nc and refere | ence timing s | ignals when | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | VSStartN <sub>5</sub> | VSStartN <sub>4</sub> | VSStopN <sub>5</sub> | VSStopN <sub>4</sub> | VRStartN <sub>5</sub> | VRStartN <sub>4</sub> | VRStopN <sub>5</sub> | VRStopN <sub>4</sub> | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | VSStartN <sub>5-4</sub> : | when the ir | nput signal co | omes from a 5 | 7-4 in register<br>525 line (NTS<br>er 15 <sub>H</sub> for deta | 15 <sub>H</sub> , set the s<br>C) source. Thails. | start of the ou<br>hese are the n | tput vertical<br>nost significa | sync pulse<br>nt bits of a | | VSStopN <sub>5-4</sub> : | when the in | nput signal c | omes from a | | 15 <sub>H</sub> , set the 6<br>CSC) source.<br>for details. | | | | | VRStartN <sub>5-4</sub> : | signal whe | n the input s | ignal comes | from a 525 li | r 16 <sub>H</sub> , set the<br>ne (NTSC) so<br>6 <sub>H</sub> for details | ource. These | | | | VRStopN <sub>5-4</sub> : | signal whe | n the input s | ignal comes | from a 525 li | r 16 <sub>H</sub> , set the<br>ne (NTSC) so<br>6 <sub>H</sub> for details | ource. These | | | | Address 15 <sub>H</sub> : | | | | | | | an dha tan d | 1 | | The eight bits i comes from a 5 | | - | | | put verticai s | ync puise wn | en the input | signai | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | VSStartN. | | _ | | VSStopN <sub>3</sub> | | | | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | VSStartN <sub>3-0</sub> : | pulse wher<br>complement<br>of this sign<br>VSStar<br>2 | n the input si<br>nt value. The<br>nal as shown | gnal comes f<br>e adjustment<br>in the timing | rom a 525 lin<br>is in 1 line in<br>diagrams, as<br>elative to defa | | urce. The nu | mber is a sig | gned, two's | | VSStopN <sub>3-0</sub> : | These bits, when the in complement of this sign VSSto | in conjunction<br>input signal cont value. The<br>nal as shown | omes from a<br>e adjustment<br>in the timing | 525 line (NT is in 1 line in diagrams, as elative to defa | | The number | is a signed, t | wo's | | | | /°н<br> F | +31 lines | O | | | | | $1F_{\rm H}$ +31 lines | Address 16 <sub>rr</sub> : V | VRTN (Vertical I | Reference Timing | y/NTSC) Contr | ol Register. | Default value 00 <sub>11</sub> | |------------------------------|------------------|------------------|---------------|--------------|--------------------------------| |------------------------------|------------------|------------------|---------------|--------------|--------------------------------| The eight bits in the VRTN register set the start and end of the output vertical reference signal when the input signal comes from a 525 line (NTSC) source, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------------|--------------|-----------------------|--------------|-------------|-------------|-------------|-------------| | Mnemonic | VRStartN <sub>3</sub> | $VRStartN_2$ | VRStartN <sub>1</sub> | $VRStartN_0$ | $VRStopN_3$ | $VRStopN_2$ | $VRStopN_1$ | $VRStopN_0$ | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### VRStartN<sub>3.0</sub>: These bits, in conjunction with bits 7-6 in register $14_{\rm H}$ , set the start of the output vertical reference signal when the input signal comes from a 525 line (NTSC) source. The number is a signed, two's complement value. The adjustment is in 1 line increments relative to the default standard timing of this signal as shown in the timing diagrams, as follows: | VRStartN3-0 | Timing relative to default value | |-------------------|----------------------------------| | $40_{\mathrm{H}}$ | −32 lines | | $00_{\rm H}^*$ | Default timing | | $3F_{\rm H}$ | +31 lines | #### VRStopN<sub>3-0</sub>: These bits, in conjunction with bits 5-4 in register $14_{\rm H}$ , set the end of the output vertical reference signal when the input signal comes from a 525 line (NTSC) source. The number is a signed, two's complement value. The adjustment is in 1 line increments relative to the default standard timing of this signal as shown in the timing diagrams, as follows: | VRStopN <sub>5-0</sub> | Timing relative to default value | |------------------------|----------------------------------| | $40_{\mathrm{H}}$ | -32 lines | | $00_{\rm H}^{*}$ | Default timing | | $3F_{yy}$ | +31 lines | #### Address 17<sub>H</sub>: VBIMSN (VBI timing MS bits/NTSC) Control Register. Default value 00<sub>H</sub> The six bits in the VBIMSN register are the most significant bits for the VBI timing signals when the input signal comes from a 525 line (NTSC) source, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------------|---|-------------|------------------------|------------------------|-----------------------|-----------------------| | Mnemonic | X | $VBStartN_4$ | X | $VBStopN_4$ | VBIStartN <sub>5</sub> | VBIStartN <sub>4</sub> | VBIStopN <sub>5</sub> | VBIStopN <sub>4</sub> | | Default value | X | 0 | X | 0 | 0 | 0 | 0 | 0 | #### VBStartN₁: This bit, in conjunction with bits 7-4 in register $18_{\rm H}$ , set the start of the output vertical blanking signal when the input signal comes from a 525 line (NTSC) source. This is the most significant bit of a 5-bit value. See description of register $18_{\rm H}$ for details. #### VBStopN<sub>4</sub>: This bit, in conjunction with bits 3-0 in register $18_{\rm H}$ , set the end of the output vertical blanking signal when the input signal comes from a 525 line (NTSC) source. This is the most significant bit of a 5-bit value. See description of register $18_{\rm H}$ for details. #### VBIStartN<sub>5.4</sub>: These bits, in conjunction with bits 7-4 in register $19_{\rm H}$ , set the start of the output VBI data pass-through signal when the input signal comes from a 525 line (NTSC) source. These are the most significant bits of a 6-bit value. See description of register $19_{\rm H}$ for details. #### VBIStopN<sub>5-4</sub>: These bits, in conjunction with bits 3-0 in register $19_{\rm H}$ , set the end of the output VBI data pass-through signal when the input signal comes from a 525 line (NTSC) source. These are the most significant bits of a 6-bit value. See description of register $19_{\rm H}$ for details. | Address 18 <sub>11</sub> : VBTN (Vertical Blanking Timing/NTSC) Control Register. Default value 00 <sub>12</sub> | Address 18: | VBTN (Vertical | Blanking Timin | ng/NTSC) Con | trol Register. | Default value $00_{rr}$ | |------------------------------------------------------------------------------------------------------------------|-------------|----------------|----------------|--------------|----------------|-------------------------| |------------------------------------------------------------------------------------------------------------------|-------------|----------------|----------------|--------------|----------------|-------------------------| The eight bits in the VBTN register set the start and end of the output vertical blanking signal when the input signal comes from a 525 line (NTSC) source, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------------|--------------|-----------------------|--------------|-------------|-------------|-------------|-------------| | Mnemonic | VBStartN <sub>3</sub> | $VBStartN_2$ | VBStartN <sub>1</sub> | $VBStartN_0$ | $VBStopN_3$ | $VBStopN_2$ | $VBStopN_1$ | $VBStopN_0$ | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### **VBStartN**<sub>3-0</sub>: These bits, in conjunction with bit 6 in register 17<sub>H</sub>, set the start of the output vertical blanking signal when the input signal comes from a 525 line (NTSC) source. The number is a signed, two's complement value. The adjustment is in 1 line increments relative to the default standard timing of this signal as shown in the timing diagrams, as follows: | VBStartN <sub>4-0</sub> | Timing relative to default value | |-------------------------|----------------------------------| | 10 <sub>H</sub> | -16 lines | | $00_{\rm H}^{*}$ | Default timing | | $0F_{H}$ | +15 lines | #### $VBStopN_{3-0}$ : These bits, in conjunction with bit 4 in register $17_{\rm H}$ , set the end of the output vertical blanking signal when the input signal comes from a 525 line (NTSC) source. The number is a signed, two's complement value. The adjustment is in 1 line increments relative to the default standard timing of this signal as shown in the timing diagrams, as follows: | VBStopN <sub>5-0</sub> | Timing relative to default value | |------------------------|----------------------------------| | $10_{\mathrm{H}}$ | -16 lines | | $00_{\rm H}^{*}$ | Default timing | | $0F_{H}$ | +15 lines | | | | | | | | | | Default value | | | | |-----------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------|-----------------------------------| | The eight bits i signal comes fr | | - | | _ | ut VBI data p | ass-through s | signal when t | he input | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | VBIStartN <sub>3</sub> | VBIStartN <sub>2</sub> | VBIStartN <sub>1</sub> | VBIStartN <sub>0</sub> | VBIStopN <sub>3</sub> | VBIStopN <sub>2</sub> | VBIStopN <sub>1</sub> | VBIStopN | | Default value | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | | VBIStartN <sub>3-0</sub> : | through sig<br>contiguous<br>lines. The<br>relative to t<br>VBISta | gnal when the<br>group of lind<br>number is a s<br>the default sta | input signal<br>es during the<br>igned, two's<br>andard timing | comes from a VBI period of complement of this signal lative to defa | 17 <sub>H</sub> , set the saction in sac | SC) source. 'ded to pass the ljustment is in | This allows a rough the dat a line increr | selected<br>a on these<br>ments | | VBStopN <sub>3-0</sub> : | through sig<br>contiguous<br>lines. The<br>relative to t<br>VBSto | gnal when the<br>group of lin-<br>number is a s<br>the default sta | input signal es during the igned, two's andard timing | comes from a VBI period to complement to g of this signal lative to defa | 17 <sub>H</sub> , set the 6 525 line (NT to be unblank value. The ad l as shown in ult value | SC) source. 'ed to pass the ljustment is in | This allows a<br>rough the dat<br>a 1 line increr | a selected<br>a on these<br>ments | | | HSSTP (Horiz | zontal <b>S</b> ync <b>S</b> | tar <b>T/P</b> AL) <b>C</b> | ontrol Regist | er. Default v | alue 00 <sub>11</sub> | | | | Address 20 <sub>H</sub> : In The eight bits is a 625 line (PAL) | n the HSSTP 1 | register set th | ne start of the | | | | input signal o | comes from | | The eight bits is a 625 line (PAL | n the HSSTP 1 | register set th | ne start of the | | | | input signal o | comes from | | The eight bits is a 625 line (PAL) Bit | n the HSSTP 1<br>2) source, as sh<br>7 | register set the<br>nown below:<br>6 | 5 | output horize | ontal sync pu | lse when the | 1 | 0 | | The eight bits i | n the HSSTP 1<br>2) source, as sh<br>7 | register set the<br>nown below:<br>6 | 5 | output horize | ontal sync pu | lse when the | 1 | 0 | | 625 line (PAL) source, as shown below: | tai by iic pair | se when the ir | nput signal co | omes from a | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------|-----------------------|-----------------------| | | • • | | | | | Bit 7 6 5 4 | 3 | 2 | 1 | 0 | | Mnemonic HSStopP <sub>7</sub> HSStopP <sub>6</sub> HSStopP <sub>5</sub> HSStopP <sub>4</sub> | HSStopP <sub>3</sub> | $HSStopP_2$ | HSStopP <sub>1</sub> | $HSStopP_0$ | | Default value 0 0 0 0 | 0 | 0 | 0 | 0 | | | | | | | | $\begin{tabular}{lll} \textbf{HSStopP}_{7-0}$: & These bits, in conjunction with bits 5-4 in register 2 \\ & pulse when the input signal comes from a 625 line (large of the complement value). The adjustment is in 1 pixel increase this signal as shown in the timing diagrams, as follo & \textbf{HSStopP}_{7-0} & \textbf{Timing relative to defaul} \\ & 200_{\textbf{H}} & -512 \text{pixels} \\ & 000_{\textbf{H}}^* & \textbf{Default timing} \\ & 1FF_{\textbf{H}} & +511 \text{pixels} \\ \end{tabular}$ | PAL) source<br>rements rela-<br>ws: | . The numbe | r is a signed, | two's | | Address 22 <sub>H</sub> : HRSTP (Horizontal Reference StarT/PAL) Control Re | gister. Defa | ult value 00_ | _ | | | The eight bits in the HRSTP register set the start of the output horizon from a 625 line (PAL) source, as shown below: | | - | - | gnal comes | | Bit 7 6 5 4 | 3 | 2 | 1 | 0 | | Mnemonic HRStartP <sub>7</sub> HRStartP <sub>6</sub> HRStartP <sub>5</sub> HRStartP <sub>4</sub> | HRStartP <sub>3</sub> | HRStartP <sub>2</sub> | HRStartP <sub>1</sub> | HRStartP <sub>0</sub> | | Default value 0 0 0 0 | 0 | 0 | 0 | 0 | | $\begin{array}{c} \textbf{HRStartP}_{\textbf{7-0}}\textbf{:} & \textbf{These bits, in conjunction with bits } 3\text{-}2 \text{ in register } 2\\ \text{signal when the input signal comes from a } 625 \text{ line (}\\ \text{complement value. The adjustment is in 1 pixel increthis signal as shown in the timing diagrams, as follo}\\ \textbf{HRStartP}_{\textbf{7-0}} & \textbf{Timing relative to defaul}\\ \textbf{200}_{\textbf{H}} & -512 \text{ pixels}\\ \textbf{000}_{\textbf{H}}^* & \textbf{Default timing}\\ \textbf{1FF}_{\textbf{H}} & +511 \text{ pixels} \\ \end{array}$ | (PAL) source<br>rements rela-<br>ws: | e. The number | er is a signed, | two's | | Address 23 <sub>H</sub> : HRSPP (Horizontal Reference StoP/PAL) Control Reg<br>The eight bits in the HRSPP register set the end of the output horizont | | | the input sig | nal comes | | from a 625 line (PAL) source, as shown below: | | <i>J</i> | 1 *** **** | | | Bit 7 6 5 4 | 3 | 2 | 1 | 0 | | Mnemonic HRStopP <sub>7</sub> HRStopP <sub>6</sub> HRStopP <sub>5</sub> HRStopP <sub>4</sub> | HRStopP <sub>3</sub> | HRStopP <sub>2</sub> | HRStopP <sub>1</sub> | $HRStopP_0$ | | Default value 0 0 0 0 | 0 | 0 | 0 | 0 | | <b>HRStopP</b> <sub>7-0</sub> : These bits, in conjunction with bits 1-0 in register 2 signal when the input signal comes from a 625 line ( | (PAL) source<br>rements rela | e. The number | er is a signed, | two's | | complement value. The adjustment is in 1 pixel incr<br>this signal as shown in the timing diagrams, as follo | | | | | | this signal as shown in the timing diagrams, as follo HRStopP <sub>7-0</sub> Timing relative to defaul | | | | | | this signal as shown in the timing diagrams, as follo ${\rm HRStopP}_{7\text{-}0}$ Timing relative to defaul $200_{\rm H}$ $-512~{\rm pixels}$ | | | | | | this signal as shown in the timing diagrams, as follo HRStopP <sub>7-0</sub> Timing relative to defaul | | | | | | Address 24 · I | | ontal timina N | MS bite/DAI) | Control Poo | rictor Dofoul | t volue OO | | | |-----------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------|-----------------------------| | Address 24 <sub>H</sub> : If The eight bits in the input signal | n the HMSP re | egister are the | e most signifi | icant bits for | the vertical sy | | ence timing si | gnals when | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | HSStartP <sub>9</sub> | HSStartP <sub>8</sub> | HSStopP <sub>9</sub> | $HSStopP_8$ | HRStartP <sub>9</sub> | HRStartP <sub>8</sub> | HRStopP <sub>9</sub> | HRStopP <sub>8</sub> | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | HSStartP <sub>9-8</sub> : | when the ir | nput signal co | | 525 line (PAL | r 20 <sub>H</sub> , set the solution | | | | | HSStopP <sub>9-8</sub> : | when the in | nput signal c | | 625 line (PA | r 21 <sub>H</sub> , set the (<br>L) source. T<br>details. | | | | | HRStartP <sub>9-8</sub> : | signal whe | n the input si | ignal comes t | from a 625 li | er 22 <sub>H</sub> , set the<br>line (PAL) sou<br>22 <sub>H</sub> for detai | rce. These a | | | | HRStopP <sub>9-8</sub> : | signal whe | n the input si | ignal comes t | from a 625 li | er 23 <sub>H</sub> , set the<br>ne (PAL) sou<br>23 <sub>H</sub> for detai | rce. These a | | | | Address 25 <sub>H</sub> : The eight bits i 625 line (PAL) | n the VSTP re | egister set the | | | | | out signal coi | mes from a | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | VSStartP <sub>7</sub> | VSStartP <sub>6</sub> | VSStartP <sub>5</sub> | VSStartP <sub>4</sub> | VSStartP <sub>3</sub> | VSStartP <sub>2</sub> | VSStartP <sub>1</sub> | VSStartD | | | , | | | • | | | | v sstarti <sub>0</sub> | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Default value VSStartP <sub>7-0</sub> : | These bits line (PAL) increments as follows: | set the start of<br>source. The<br>relative to the | of the output<br>number is a<br>he default sta | vertical sync<br>signed, two'<br>andard timing | pulse when to<br>s complement<br>g of this signa | the input sign<br>t value. The | al comes fro<br>adjustment is | 0<br>m a 625<br>s in 1 line | | | These bits line (PAL) increments as follows: | set the start of source. The relative to the rtP <sub>7-0</sub> | of the output<br>number is a<br>he default sta<br>Timing re | vertical sync<br>signed, two'<br>andard timing | pulse when to<br>s complement<br>g of this signa | the input sign<br>t value. The | al comes fro<br>adjustment is | 0<br>m a 625<br>s in 1 line | | | These bits line (PAL) increments as follows: | set the start of<br>source. The<br>relative to the | of the output<br>number is a<br>he default sta | vertical sync<br>signed, two'<br>andard timing<br>elative to defa | pulse when to<br>s complement<br>g of this signa | the input sign<br>t value. The | al comes fro<br>adjustment is | 0<br>m a 625<br>s in 1 line | +127 lines $7F_{\rm H}$ | Address 26 <sub>H</sub> : V<br>The eight bits in<br>625 line (PAL) so | the VSSPP r | egister set th | | | | | nt signal com | es from a | |-----------------------------------------------------------------------|------------------------------------------------|---------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------|----------------------|----------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | VSStopP <sub>7</sub> | VSStopP <sub>c</sub> | VSStopP <sub>5</sub> | VSStopP <sub>4</sub> | VSStopP <sub>2</sub> | $VSStopP_2$ | VSStopP <sub>1</sub> | VSStopP <sub>0</sub> | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | VSStopP <sub>7-0</sub> : | (PAL) sour | ce. The num | ber is a sign | ed, two's cor | nplement val | ne input signa<br>ue. The adju<br>ul as shown in | stment is in | l line | | | VSSto | $pP_{7-0}$ | Timing re | lative to defa | ault value | | | | | | | $0_{\rm H}$ | -128 line | S | | | | | | | | 0 <sub>H</sub> * | Default ti | ming | | | | | | | | F <sub>H</sub> | +127 line | - | | | | | | Address 27 <sub>H</sub> : V The eight bits in from a 625 line ( | RSTP (Vert | register set t | he start of th | | | | | gnal comes | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | VRStartP <sub>7</sub> | VRStartP <sub>c</sub> | VRStartP <sub>5</sub> | VRStartP <sub>4</sub> | VRStopP <sub>2</sub> | $VRStopP_2$ | VRStopP <sub>1</sub> | VRStopP <sub>0</sub> | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | VRStartP <sub>7-0</sub> : | 625 line (Pline increm<br>diagrams, a<br>VRSta | AL) source.<br>ents relative<br>as follows: | The number to the defau | is a signed, all standard tile standard tile standard tile stative to defas ming | two's comple<br>ming of this | when the inpu<br>ment value. '<br>signal as show | The adjustme | ent is in 1 | | Address 28 <sub>H</sub> : V<br>The eight bits in<br>from a 625 line ( | the VRSPP | register set t | he end of the | | _ | 1.1 | L | nal comes | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | VRStopP <sub>7</sub> | $VRStopP_6$ | VRStopP <sub>5</sub> | $VRStopP_4$ | VRStopP <sub>3</sub> | $VRStopP_2$ | $VRStopP_1$ | $VRStopP_0$ | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | VRStopP <sub>7-0</sub> : | 625 line (Pline incremdiagrams, a VRSto | AL) source.<br>ents relative<br>as follows: | The number to the defau | is a signed, all standard tile | two's comple<br>ming of this | hen the input<br>ment value. '<br>signal as shov | The adjustme | ent is in 1 | | Address 29 <sub>H</sub> : V | BSTP (Vertic | cal <b>B</b> lanking S | StarT/PAL) ( | Control Regis | ster. Default | value 01 <sub>H</sub> | | | |-------------------------------------------------------------|----------------------------------|--------------------------------------|---------------------|---------------------|---------------|-----------------------------------------------------|----------------|-----------| | The eight bits in | the VBSTP | register set th | e start of the | | | | e input signa | l comes | | from a 625 line ( | | | | | _ | _ | | _ | | Bit | 7 | 6 | 5 | | 3 | | | 0 | | Mnemonic | | | | | | VBStartP <sub>2</sub> | | | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | VBStartP <sub>7-0</sub> : | line (PAL) | source. The i | number is a si | igned, two's | complement v | en the input s<br>value. The adj<br>as shown in the | ustment is in | 1 line | | | VBSta | rtP <sub>7-0</sub> | Timing re | lative to defa | ult value | | | | | | | $80_{\mathrm{H}}$ | -129 lines | S | | | | | | | C | 1 <sub>H</sub> * | Default ti | ming | | | | | | | 7 | F <sub>H</sub> | +126 line | S | | | | | | | | | | | | | | | | Address 2A <sub>H</sub> : The eight bits in from a 625 line | the VBSTP | register set t | he end of the | | | | | nal comes | | The eight bits in | n the VBSTP<br>(PAL) source<br>7 | register set t<br>e, as shown b<br>6 | he end of the elow: | e output verti<br>4 | cal blanking | signal when | the input sign | 0 | | The eight bits ir from a 625 line | n the VBSTP<br>(PAL) source<br>7 | register set t<br>e, as shown b<br>6 | he end of the elow: | e output verti<br>4 | cal blanking | signal when | the input sign | 0 | | The eight bits ir from a 625 line Bit | n the VBSTP<br>(PAL) source<br>7 | register set t<br>e, as shown b<br>6 | he end of the elow: | e output verti<br>4 | cal blanking | signal when | the input sign | 0 | | Address 2B <sub>H</sub> : ` | VBISTP (VB | I data StarT/I | PAL) Contro | Register. D | efault value ( | )2 <sub>H</sub> | | | |-----------------------------------|------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------| | The eight bits in comes from a 62 | | - | | e output VBI | data pass-thr | ough signal v | when the inp | ut signal | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | VBIStartP <sub>7</sub> | VBIStartP <sub>6</sub> | VBIStartP <sub>5</sub> | VBIStartP <sub>4</sub> | VBIStartP <sub>3</sub> | VBIStartP <sub>2</sub> | VBIStartP <sub>1</sub> | VBIStartP <sub>0</sub> | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | VBIStartP <sub>7-0</sub> : | from a 625<br>to be unbla<br>value. The<br>shown in the<br>VBISt | line (PAL) so<br>anked to pass<br>adjustment in<br>timing diag | ource. This a<br>through the<br>is in 1 line inc<br>grams, as follows: | llows a select<br>data on these<br>crements rela-<br>ows:<br>lative to defa | ted contiguou<br>lines. The native to the def | anal when the<br>s group of lind<br>umber is a sig<br>ault standard | es during the<br>gned, two's c | VBI period complement | | | | )2 <sub>H</sub> * | Default tin | | | | | | | | | 7 <del>2</del> H<br>7F <sub>H</sub> | +125 lines | _ | | | | | | Address 2C <sub>H</sub> : | VBISPP (VB | I data StoP/P | AL) Control | Register. De | fault value 0 | 8 <sub>H</sub> | | | | The eight bits in comes from a 6 | | | | output VBI | data pass-thro | ough signal w | hen the inpu | t signal | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | VBIStartP <sub>3</sub> | VBIStartP <sub>2</sub> | VBIStartP <sub>1</sub> | VBIStartP <sub>0</sub> | VBIStopP <sub>3</sub> | $VBIStopP_2$ | VBIStopP <sub>1</sub> | $VBIStopP_0$ | | Default value | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | VBIStopP <sub>7-0</sub> : | a 625 line<br>to be unbla<br>complement<br>of this sign<br>VBSto | (PAL) source<br>anked to pass<br>nt value. The<br>nal as shown | e. This allow<br>through the<br>e adjustment<br>in the timing | s a selected of<br>data on these<br>is in 1 line in<br>diagrams, a<br>clative to defa | contiguous greatines. The response to the contract of cont | nal when the isoup of lines on the desired to d | luring the V<br>gned, two's | BI period | | | | )8 <sub>H</sub> * | Default tin | | | | | | | | | 7F <sub>H</sub> | +119 lines | _ | | | | | #### Address 2E<sub>H</sub>: HOVR (Horizontal Override) Control Register. Default value 04<sub>H</sub> The four bits in the HOVR register control the horizontal line length, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|---|---|----------|---|--------------|--------------------|--------------------| | Mnemonic | Test | X | X | HSizeOvr | X | $HSize_{10}$ | HSize <sub>9</sub> | HSize <sub>8</sub> | | Default value | 0 | X | X | 0 | X | 1 | 0 | 0 | **Test:** This bit is used to put the device into a special test mode, as follows: $0^*$ = Normal operating mode. 1 = Test mode, not normally used. **x:** This bit is not used and does not exist physically. #### **HSizeOvr:** This bit controls the horizontal line length, as follows: 0\* = Line length is set automatically set according to ITU-R BT656 and the video standard, i.e., 858 pixels for 525 line (NTSC) signals and 864 pixels for 625 line (PAL) signals. When the device is used with external memory for fully adaptive deinterlacing this bit must be set low, i.e., the NOMEM pin is tied low or the NMOvr bit is set high and the NoMem bit is set low. 1 = Line length is set by the number of clock cycles in each horizontal period, as determined by the horizontal sync or reference input signal. In this mode the HSize register must be programmed to match this number for correct operation. This mode can only be used when the FLI2200 is configured in the stand-alone mode with no external memory (intra-field deinterlacing only), i.e., the NOMEM pin is tied high or the NMOvr and NoMem bits are set high. When the device is used with external memory for fully adaptive deinterlacing HSizeOvr must be set low. #### $HSize_{10-8}$ : These bits, in conjunction with bits 7-0 in register $2F_H$ , set the total line length when the HSizeOvr bit is set high . See description of register $2F_H$ for details. #### Address 2F<sub>H</sub>: HSIZE (Horizontal Size) Control Register. Default value 4C<sub>H</sub> The eight bits in the HSIZE register control the horizontal line length, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------------------|--------------------|--------------------|--------------------|--------------------|-----------|--------------------|-----------| | Mnemonic | HSize <sub>7</sub> | HSize <sub>6</sub> | HSize <sub>5</sub> | HSize <sub>4</sub> | HSize <sub>3</sub> | $HSize_2$ | HSize <sub>1</sub> | $HSize_0$ | | Default value | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | #### HSize<sub>7-0</sub>: These bits, in conjunction with bits 3-0 in register $2E_{\rm H}$ , set the total line length when the HSizeOvr bit is set high . HSize $_{10\text{-}0}$ must be programmed to be equal to the total number of pixels. The maximum allowable number is 1104 and the default value is 1100. #### Address 30<sub>H</sub>: INV1 (Invert) Control Register. Default value 05<sub>H</sub> The eight bits in the INV1 register control the polarities of some signals and other related functions, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----------|---------|----------|---------|----------|------|-------|-------| | Mnemonic | ISyncInv | ORefInv | OSyncInv | DatBlnk | HDatBlnk | Test | IMode | CCSOn | | Default value | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | **ISyncInv:** This bit is set according to the polarity of the sync inputs, as follows: 0\* = Normal sync inputs (active high). 1 = Inverted sync inputs (active low). **ORefInv:** This controls the polarity of the H and V reference outputs, as follows: 0\* = Normal reference outputs (active high). 1 = Inverted reference outputs (active low). **OSyncInv:** This controls the polarity of the sync outputs, as follows: 0\* = Normal sync outputs (active high). 1 = Inverted sync outputs (active low). **DatBlnk:** This controls the passing of ancillary data, as follows: 0\* = Ancillary data in the vertical blanking interval is not passed. 1 = Ancillary data in the vertical blanking interval is passed according to the settings of the HBStartN/P<sub>4-0</sub>/HBStopN/P<sub>5-0</sub> and VBStartN/P<sub>4-0</sub>/VBStopN/P<sub>5-0</sub> bits in registers $17_{\rm H}$ - $19_{\rm H}$ (NTSC) or $27_{\rm H}$ - $29_{\rm H}$ (PAL). **HDatBlnk:** This controls the passing of ancillary data in the horizontal blanking interval, as follows: 0\* = Ancillary data in the horizontal blanking interval is not passed. 1 = Ancillary data in the horizontal blanking interval is passed. Note that when the deinterlacer is operating in interpolation mode, either adaptively or in stand-alone (NoMem) mode, no horizontal data will appear on the interpolated lines, only on the direct lines.. **Test:** This controls the operation of the deinterlacer, as follows: 0 = Test mode. 1\* = Normal operating mode. **Test:** This controls the operation of the deinterlacer, as follows: $0^*$ = Normal operating mode. 1 = Test mode. **CCSOn:** This controls the operation of the Cross Color Suppressor function, as follows: 0 = Cross Color suppressor disabled. This primarily a test mode. 1\* = Cross Color suppressor enabled. This is the normal operating mode. | Edit Detector, a | | N. | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | EdBlnkL <sub>7</sub> | EdBlnkL <sub>6</sub> | | | | | | EdBlnkL <sub>0</sub> | | Default value | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | Default value | 1 | 1 | • | Ü | Ü | Ü | Ü | Ü | | EdBlkL <sub>7-0</sub> : | | | | | <sub>H</sub> , set the pos<br>alue is the nur | | | | | Address 32 <sub>H</sub> : If The eight bits in Edit Detector is | n the EDBR re | egister contro | | | | he area of the | image used | in the Bad | | Edit Detector, a<br>Bit | s shown belov | v.<br>6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | EdBlnkR <sub>7</sub> | | | 4<br>EdBlnkR₄ | | | | | | Default value | 0 | EabinkR <sub>6</sub> | 0 | 1 | 0 | 0 | 1 | еавткк <sub>а</sub> | | Default value | U | 1 | U | 1 | U | U | 1 | U | | EdBlkR <sub>7-0</sub> : | | the image use | | | ister 36 <sub>H</sub> , set<br>r. The value i | | | | | Address 33 <sub>H</sub> : I | EDBT (EDit B | slank <b>T</b> op) <b>C</b> o | | | | | | | | The eight bits in Detector, as sho | EDBT (EDit B | slank Top) Co | ol the position | of the top of | the area of th | - | in the Bad E | | | The eight bits in Detector, as sho | EDBT (EDit B<br>in the EDBT re<br>own below:<br>7 | slank Top) Co<br>egister contro | ol the position 5 | of the top of | the area of th | 2 | 1 | 0 | | The eight bits in Detector, as sho | EDBT (EDit B<br>in the EDBT re<br>own below:<br>7 | slank Top) Co<br>egister contro | ol the position 5 | of the top of | the area of th | 2 | 1 | 0 | | The eight bits in Detector, as sho Bit Mnemonic | EDBT (EDit B<br>in the EDBT re<br>own below:<br>7<br>EdBlnkT <sub>7</sub><br>0<br>These bits, | elank Top) Co<br>egister contro<br>6<br>EdBlnkT <sub>6</sub><br>1<br>in conjunction | of the position $5$ EdBlnkT $_{5}$ 0 on with bit 4 | of the top of | the area of the $\frac{3}{5}$ EdBlnkT <sub>3</sub> | $\begin{array}{c} 2 \\ \mathbf{EdBlnkT_2} \\ 0 \\ \mathbf{sition of the} \end{array}$ | 1 EdBlnkT <sub>1</sub> 1 top of the are | 0<br>EdBlnkT <sub>0</sub><br>0<br>a of the | | The eight bits in Detector, as sho Bit Mnemonic Default value EdBlkT <sub>7-0</sub> : Address 34 <sub>H</sub> : If The eight bits in Detector when | EDBT (EDit Benthe EDBT recown below: 7 EdBlnkT7 0 These bits, image used video. EDBBN (EDit in the EDBBN the input sign | egister control 6 EdBlnkT <sub>6</sub> 1 in conjunction in the Bad I Blank Bottor register control comes from | the position 5 EdBlnkT <sub>5</sub> 0 on with bit 4 Edit Detector m/NTSC) Con rol the position a 525 line | of the top of 4 EdBlnkT <sub>4</sub> 0 in register 30 The value in atrol Register on of the bott (NTSC) soun | the area of ar | EdBlnkT <sub>2</sub><br>0<br>sition of the story of pixels from the F4 <sub>H</sub> are of the image below: | EdBlnkT <sub>1</sub> 1 top of the are me the start of o | 0 EdBlnkT <sub>0</sub> 0 ea of the f active Bad Edit | | The eight bits in Detector, as sho Bit Mnemonic Default value EdBlkT <sub>7-0</sub> : Address 34 <sub>H</sub> : If The eight bits in Detector when Bit | EDBT (EDit Both the EDBT recover below: 7 EdBlnkT <sub>7</sub> 0 These bits, image used video. EDBBN (EDit in the EDBBN the input signs | egister control 6 EdBlnkT <sub>6</sub> 1 in conjunction in the Bad I Blank Bottor register control al comes from 6 | 5 EdBlnkT <sub>5</sub> 0 on with bit 4 Edit Detector m/NTSC) Con rol the position a 525 line 5 | 4 EdBlnkT <sub>4</sub> 0 in register 30 The value introl Register on of the botte (NTSC) sour | the area of the 3 EdBlnkT <sub>3</sub> 0 56 <sub>H</sub> , set the poor is the number of the area o | EdBlnkT <sub>2</sub> 0 sition of the report of pixels from the image below: 2 | EdBInkT <sub>1</sub> 1 top of the are m the start o | 0 EdBlnkT <sub>0</sub> 0 ea of the f active Bad Edit 0 | | The eight bits in Detector, as sho Bit Mnemonic Default value EdBlkT <sub>7-0</sub> : Address 34 <sub>H</sub> : If The eight bits in Detector when Bit Mnemonic | EDBT (EDit Both the EDBT recover below: 7 EdBlnkT <sub>7</sub> 0 These bits, image used video. EDBBN (EDit in the EDBBN the input signs | egister control 6 EdBlnkT <sub>6</sub> 1 in conjunction in the Bad I Blank Bottor register control al comes from 6 | 5 EdBlnkT <sub>5</sub> 0 on with bit 4 Edit Detector m/NTSC) Con rol the position a 525 line 5 | 4 EdBlnkT <sub>4</sub> 0 in register 30 The value introl Register on of the botte (NTSC) sour | the area of ar | EdBlnkT <sub>2</sub> 0 sition of the report of pixels from the image below: 2 | EdBInkT <sub>1</sub> 1 top of the are m the start o | 0 EdBlnkT <sub>0</sub> 0 ea of the f active Bad Edit 0 | | The eight bits in Detector, as sho Bit Mnemonic Default value EdBlkT <sub>7-0</sub> : Address 34 <sub>H</sub> : If The eight bits in | EDBT (EDit Both the EDBT recover below: 7 EdBlnkT <sub>7</sub> 0 These bits, image used video. EDBBN (EDit in the EDBBN the input signs | egister control 6 EdBlnkT <sub>6</sub> 1 in conjunction in the Bad I Blank Bottor register control al comes from 6 | 5 EdBlnkT <sub>5</sub> 0 on with bit 4 Edit Detector m/NTSC) Con rol the position a 525 line 5 | 4 EdBlnkT <sub>4</sub> 0 in register 30 The value introl Register on of the botte (NTSC) sour | the area of the 3 EdBlnkT <sub>3</sub> 0 6 6 7 The point of the point of the number of the area | EdBlnkT <sub>2</sub> 0 sition of the report of pixels from the image below: 2 | EdBInkT <sub>1</sub> 1 top of the are m the start o | 0 EdBlnkT <sub>0</sub> 0 ea of the f active Bad Edit 0 | | Address 35 <sub>H</sub> : E | DBBP (EDit | Blank Botton | n/PAL) Cont | rol Register. | Default value | e 58 <sub>H</sub> | | | |----------------------------------|--------------------------|------------------------------|--------------------------------|----------------------------------|------------------------------------------------------------|-----------------------------------|-------------------------------------------|-----------------------| | The eight bits in | | | | | | | used in the E | Bad Edit | | Detector when the | ne input signa | al comes fron | n a 625 line (I | PAL) source, | as shown belo | ow: | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | $EdBlnkT_7$ | $EdBlnkT_6$ | ${\rm EdBlnkT}_5$ | $\mathrm{EdBlnkT}_{4}$ | $\operatorname{EdBlnkT}_3$ | $\operatorname{EdBlnkT}_2$ | $EdBlnkT_1$ | $EdBlnkT_0$ | | Default value | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | | EdBlkBN <sub>7-0</sub> : | of the imag | | Bad Edit Det | ector when the | ister 36 <sub>H</sub> , set the input signal active video. | | | | | Address 36 <sub>H</sub> : E | DBMS (EDi | t <b>B</b> lank <b>M</b> ost | significant bi | ts) <b>Control F</b> | Register. Defa | ult value 66 | • | | | The eight bits in shown below: | | | | | | | | ctor, as | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | $EdBlnkL_8$ | $EdBlnkR_9$ | EdBlnkR <sub>8</sub> | EdBlnkT <sub>8</sub> | EdBlnkBN <sub>9</sub> | EdBlnkBN <sub>8</sub> | EdBlnkBP <sub>9</sub> | EdBlnkBP <sub>8</sub> | | Default value | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | EdBlkL <sub>8</sub> : | This bit, in area of the | conjunction image used i | with bits 7-0<br>in the Bad Ed | ) in register 3<br>lit Detector. | S1 <sub>H</sub> , sets the p | oosition of the<br>on of register | e left hand side 31 <sub>H</sub> for deta | de of the ils. | | EdBlkR <sub>9-8</sub> : | | | | | er 32 <sub>H</sub> , set the<br>tor. See descr | | | | | EdBlkT <sub>8</sub> : | | | | | 33 <sub>H</sub> , sets the potion of regist | | | rea of the | | EdBlkBN <sub>9-8</sub> : | the image | | ad Edit Dete | ctor when th | 34 <sub>H</sub> , set the pe input signal s. | | | | | EdBlkBP <sub>9-8</sub> : | the image | | ad Edit Dete | ctor when th | 35 <sub>H</sub> , set the pe input signal s. | | | | | Address 37 <sub>H</sub> : F | MBL (FilM I | Blank Left) C | ontrol Regist | er. Default v | alue E0 | | | | | The eight bits in Mode Detector, | the FMBL re | egister contro | | | | e area of the i | mage used in | the Film | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | FmBlnkL <sub>7</sub> | | | | FmBlnkL <sub>3</sub> | | | FmBlnkL <sub>0</sub> | | Default value | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | - | - | - | - | | | FmBlkL <sub>7-0</sub> : | | ge used in the | | | C <sub>H</sub> , set the pose value is the n | | | | | | as shown bel | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | $FmBlnkR_7$ | $\mathrm{FmBlnkR}_{6}$ | $FmBlnkR_5$ | $\mathrm{FmBlnkR}_4$ | $\mathrm{FmBlnkR}_3$ | $\mathrm{FmBlnkR}_2$ | $FmBlnkR_1$ | FmBlnkR <sub>(</sub> | | Default value | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | | FmBlkR <sub>7-0</sub> : | | the image use | | | ister 3C <sub>H</sub> , set<br>tor. The valu | | | | | Address 39 <sub>H</sub> : F | | | | | | | | | | The eight bits in Detector, as sho | | egister contro | ol the position | n of the top of | f the area of the | he image used | d in the Film | Mode | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Mnemonic | $FmBlnkT_7$ | ${\rm FmBlnkT}_6$ | ${\rm FmBlnkT}_5$ | ${\rm FmBlnkT_4}$ | ${\rm FmBlnkT_3}$ | ${\rm FmBlnkT}_2$ | $FmBlnkT_1$ | FmBlnkT <sub>0</sub> | | Default value | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | FmBlkT <sub>7-0</sub> : | image used | | | | $C_{\rm H}$ , set the poste is the number | | | | | Address 3A <sub>H</sub> : 1 | | | | | | | e used in the | Film | | The eight bits in Mode Detector | F <b>MBBN</b> (Fil <b>N</b> | register cont | trol the positi | on of the bott | om of the are | a of the imag | | Film<br>0 | | The eight bits in Mode Detector Bit | FMBBN (FilM<br>the FMBBN<br>when the inp | register cont<br>ut signal con<br>6 | trol the positi<br>nes from a 52<br>5 | on of the bott<br>25 line (NTS)<br>4 | com of the are<br>C) source, as | a of the image<br>shown below<br>2 | :<br>1 | 0 | | Address 3A <sub>H</sub> : In the eight bits in Mode Detector Bit Mnemonic Default value | FMBBN (FilM<br>the FMBBN<br>when the inp | register cont<br>ut signal con<br>6 | trol the positi<br>nes from a 52<br>5 | on of the bott<br>25 line (NTS)<br>4 | com of the are<br>C) source, as | a of the image<br>shown below<br>2 | :<br>1 | 0 | | The eight bits in Mode Detector Bit Mnemonic | FMBBN (Film the FMBBN when the inp 7 FmBlnkT <sub>7</sub> 1 These bits, the image t | register cont<br>ut signal con<br>6<br>FmBlnkT <sub>6</sub><br>1<br>in conjunctionsed in the Fil | trol the positions from a 52 5 FmBlnkT <sub>5</sub> 1 on with bits 3 Im Mode Determine the position of | on of the bott<br>25 line (NTSO<br>4<br>FmBlnkT <sub>4</sub><br>1<br>3 and 2 in reg<br>ector when th | com of the are<br>C) source, as<br>3<br>FmBlnkT <sub>3</sub> | a of the imageshown below 2 FmBlnkT <sub>2</sub> 1 the position of comes from a | : | $0$ FmBlnkT $_{0}$ 0 the area of | | The eight bits in<br>Mode Detector<br>Bit<br>Mnemonic<br>Default value | FMBBN (Film<br>the FMBBN)<br>when the inp<br>7<br>FmBlnkT <sub>7</sub><br>1<br>These bits,<br>the image u<br>source. Th | register cont<br>ut signal con<br>6<br>FmBlnkT <sub>6</sub><br>1<br>in conjunctionsed in the Fille value is the | frol the positiones from a 52 5 FmBlnkT <sub>5</sub> 1 on with bits 3 Im Mode Determine the number of line | on of the bott<br>25 line (NTSO<br>4<br>FmBlnkT <sub>4</sub><br>1<br>3 and 2 in reg<br>ector when the | com of the are C) source, as 3 FmBlnkT <sub>3</sub> 0 ister 3C <sub>H</sub> , set e input signal start of active | a of the imageshown below 2 FmBlnkT <sub>2</sub> 1 the position of comes from a civideo. | : | $0$ FmBlnkT $_{0}$ 0 the area of | | The eight bits in Mode Detector Bit Mnemonic Default value FmBlkBN <sub>7-0</sub> : Address 3B <sub>H</sub> : 1 | FMBBN (Film the FMBBN when the inp 7 FmBlnkT <sub>7</sub> 1 These bits, the image usource. The FMBBP (Film the FMBBP) | register contut signal con 6 FmBlnkT <sub>6</sub> 1 in conjunctionsed in the Filler value is the | frol the position as from a 52 5 5 FmBlnkT <sub>5</sub> 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | on of the bott 25 line (NTS) 4 FmBlnkT <sub>4</sub> 1 3 and 2 in reg ector when the ines from the atrol Register on of the bott | com of the are C) source, as 3 FmBlnkT <sub>3</sub> 0 ister 3C <sub>H</sub> , set e input signal start of active c. <b>Default val</b> om of the are | a of the images shown below 2 FmBlnkT <sub>2</sub> 1 the position of comes from a evideo. ue 58 <sub>H</sub> a of the image | The state of the top of the top of a 525 line (N | 0 FmBlnkT <sub>(</sub> 0 the area of TSC) | | The eight bits in Mode Detector Bit Mnemonic Default value FmBlkBN <sub>7-0</sub> : Address 3B <sub>H</sub> : 1 The eight bits in Detector when the state of | FMBBN (Film the FMBBN when the inp 7 FmBlnkT <sub>7</sub> 1 These bits, the image usource. The FMBBP (Film the FMBBP) | register contut signal con 6 FmBlnkT <sub>6</sub> 1 in conjunctionsed in the Filler value is the | frol the position as from a 52 5 5 FmBlnkT <sub>5</sub> 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | on of the bott 25 line (NTS) 4 FmBlnkT <sub>4</sub> 1 3 and 2 in reg ector when the ines from the atrol Register on of the bott | com of the are C) source, as 3 FmBlnkT <sub>3</sub> 0 ister 3C <sub>H</sub> , set e input signal start of active c. <b>Default val</b> om of the are | a of the images shown below 2 FmBlnkT <sub>2</sub> 1 the position of comes from a evideo. ue 58 <sub>H</sub> a of the image | The state of the top of the top of a 525 line (N | 0 FmBlnkT <sub>(</sub> 0 the area of TSC) | | The eight bits in Mode Detector Bit Mnemonic Default value FmBlkBN <sub>7-0</sub> : Address 3B <sub>H</sub> : 1 The eight bits in Detector when the Bit | FMBBN (Film the FMBBN when the inp 7 FmBlnkT <sub>7</sub> 1 These bits, the image usource. The FMBBP (Film the FMBBP) | register contut signal con 6 FmBlnkT <sub>6</sub> 1 in conjunctionsed in the Fille value is the register contual comes from | frol the position as from a 52 5 FmBlnkT <sub>5</sub> 1 on with bits 3 Im Mode Determine of line om/PAL) Control the position a 625 line (line | on of the bott 25 line (NTS) 4 FmBlnkT <sub>4</sub> 1 3 and 2 in reg ector when the ines from the atrol Register on of the bott PAL) source, 4 | com of the are C) source, as 3 FmBlnkT <sub>3</sub> 0 ister 3C <sub>H</sub> , set e input signal start of active common of the are as shown below 3 | a of the images shown below 2 FmBlnkT <sub>2</sub> 1 the position of comes from a evideo. ue 58 <sub>H</sub> a of the image ow: | FmBlnkT <sub>1</sub> 0 of the top of a 525 line (N) e used in the | 0 FmBlnkT <sub>(</sub> 0 the area of TSC) Film Mode | | The eight bits in Mode Detector Bit Mnemonic Default value FmBlkBN <sub>7-0</sub> : | FMBBN (Film the FMBBN when the inp 7 FmBlnkT <sub>7</sub> 1 These bits, the image u source. The FMBBP (Film the FMBBP) the input signary | register contut signal con 6 FmBlnkT <sub>6</sub> 1 in conjunctionsed in the File value is the register contual comes from 6 | frol the position as from a 52 5 FmBlnkT <sub>5</sub> 1 on with bits 3 Im Mode Determine of literature | on of the bott 25 line (NTS) 4 FmBlnkT <sub>4</sub> 1 3 and 2 in reg ector when the ines from the atrol Register on of the bott PAL) source, 4 | com of the are C) source, as 3 FmBlnkT <sub>3</sub> 0 ister 3C <sub>H</sub> , set e input signal start of active common of the are as shown below 3 | a of the images shown below 2 FmBlnkT <sub>2</sub> 1 the position of comes from a ce video. me 58 <sub>H</sub> a of the image ow: | FmBlnkT <sub>1</sub> 0 of the top of a 525 line (N) e used in the | FmBlnkT <sub>(</sub> 0 the area of TSC) Film Mode | #### Address 3C<sub>H</sub>: FMBMS (Film Blank Most Significant bits) Control Register. Default value 66<sub>H</sub> The eight bits in the FMBMS register control the position of the area of the image used in the Film Mode Detector, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------------------------|-------------|------------------------|------------------------|-----------------------|--------------|-----------------------|-------------------------| | Mnemonic | $\mathrm{FmBlnkL}_{8}$ | $FmBlnkR_9$ | $\mathrm{FmBlnkR}_{8}$ | $\mathrm{FmBlnkT}_{8}$ | FmBlnkBN <sub>9</sub> | $FmBlnkBN_8$ | FmBlnkBP <sub>9</sub> | $\mathrm{FmBlnkBP}_{8}$ | | Default value | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | # **EdBlkL**<sub>8</sub>: This bit, in conjunction with bits 7-0 in register $31_H$ , sets the position of the left hand side of the area of the image used in the Film Mode Detector. See description of register $31_H$ for details. | EdBlkBP <sub>9-8</sub> : | These bits, in conjunction with bits 7-0 in register 35 <sub>H</sub> , set the position of the bottom of the area of the | |--------------------------|--------------------------------------------------------------------------------------------------------------------------| | | image used in the Film Mode Detector when the input signal comes from a 625 line (PAL) source. See | | | description of register 35 <sub>H</sub> for details. | #### $Address 3D_H through Address 54_H: Test Registers$ These 24 registers are used purely for test purposes and should not be changed at any time for normal operation. The default values are listed below for reference only. | Address De | efault value | Address De | fault value | |-------------------|-------------------|-------------------|-------------------| | $3D_{H}$ | 14 <sub>H</sub> | $49_{\mathrm{H}}$ | $37_{\rm H}$ | | $3E_{H}$ | $0E_{H}$ | $4A_{H}$ | $1C_{\rm H}$ | | $3F_{H}$ | $60_{\mathrm{H}}$ | $4B_{\mathrm{H}}$ | 58 <sub>H</sub> | | $40_{\mathrm{H}}$ | $05_{\rm H}$ | $4C_{\rm H}$ | $38_{\rm H}$ | | $41_{\rm H}$ | $0C_{\mathrm{H}}$ | $4D_{H}$ | $00_{\mathrm{H}}$ | | $42_{\rm H}$ | 14 <sub>H</sub> | $4E_{H}$ | $07_{\rm H}$ | | $43_{\rm H}$ | $D5_{H}$ | $4F_{H}$ | 04 <sub>H</sub> | | 44 <sub>H</sub> | $28_{\mathrm{H}}$ | $50_{\mathrm{H}}$ | 14 <sub>H</sub> | | $45_{\rm H}$ | 64 <sub>H</sub> | 51 <sub>H</sub> | 18 <sub>H</sub> | | $46_{\mathrm{H}}$ | $08_{\mathrm{H}}$ | 52 <sub>H</sub> | $06_{\mathrm{H}}$ | | $47_{\rm H}$ | $70_{\mathrm{H}}$ | 53 <sub>H</sub> | $30_{\mathrm{H}}$ | | $48_{\mathrm{H}}$ | $C0_{H}$ | 54 <sub>H</sub> | $30_{\mathrm{H}}$ | | | | | | The eight bits in the PLL0 register set the pre-divider factor M in the PLL, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------------------|-------------------|-------------------|-------------------|----------|-------------------|-------------------|-------------------| | Mnemonic | $\mathrm{MDiv}_7$ | $\mathrm{MDiv}_6$ | $\mathrm{MDiv}_5$ | $\mathrm{MDiv}_4$ | $MDiv_3$ | $\mathrm{MDiv}_2$ | $\mathrm{MDiv}_1$ | $\mathrm{MDiv}_0$ | | Default value | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | ### **MDiv**<sub>7-0</sub>: The pre-divider divides the input pixel clock by the factor M. The requirement is that these bits be used to set the M pre-divider factor in the PLL according to the input pixel clock frequency, so that $1 \text{ MHz} \le f_{\text{CLKIN}}/\text{M} \le 2 \text{ MHz}$ . PDiv should then be set so that $2^{(6\text{-PDiv})} = \text{MDiv}$ . The values will be: | $f_{CLKIN}$ | MDiv | NDiv | PDiv | |--------------|-------------------|-------------------|------------------| | 8 to 16 MHz | $08_{\mathrm{H}}$ | $08_{\mathrm{H}}$ | $3_{\rm H}$ | | 16 to 32 MHz | $10_{\mathrm{H}}$ | $10_{\mathrm{H}}$ | $2_{\mathrm{H}}$ | | 32 to 54 MHz | $20_{\rm H}$ | $20_{\mathrm{H}}$ | $1_{\mathrm{H}}$ | Note that these registers will be programmed automatically if the PLLOvr bit, bit 3 in register 62<sub>H</sub>, is set low. #### Address $61_{\rm H}$ : PLL Control Register 1. Default value $30_{\rm H}$ The eight bits in the PLL1 register set the divider factor N in the PLL, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------------------|----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | Mnemonic | NDiv <sub>7</sub> | $NDiv_6$ | NDiv <sub>5</sub> | $\mathrm{NDiv}_4$ | NDiv <sub>3</sub> | NDiv <sub>2</sub> | NDiv <sub>1</sub> | $\mathrm{NDiv}_0$ | | Default value | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | #### **NDiv**<sub>7-0</sub>: These bits set the feedback division factor N in the PLL. This allows the clocks in the FLI2200 to be set up independently for test purposes. For normal operation, NDiv should always be set to be the same as MDiv. See description of register $60_{\rm H}$ for more details. The MSB is a read-only bit and the other seven bits in the PLL2 register control the operation of the clock generation PLL, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|---|---------|------|--------|-------------------|----------|-------------------| | Mnemonic | Lock | X | Disable | PByp | PLLOvr | $\mathrm{PDiv}_2$ | $PDiv_1$ | $\mathrm{PDiv}_0$ | | Default value | R/O | X | 0 | 0 | 0 | 0 | 1 | 0 | Lock This bit indicates the lock status of the PLL, as shown below. It is a read-only (R/O) function. > = PLL not locked. 1 = PLL locked. This bit is not used and does not exist physically. X: Disable: This bit allows the PLL to be disabled for test purposes, as follows: = PLL is enabled. This is the normal mode of operation. = PLL is disabled for test purposes. PByp: This bit allows the PLL to be bypassed for test purposes, as follows: = PLL is not bypassed. This is the normal mode of operation. = PLL is bypassed. PLLOvr: This bit controls the programming of the PLL, as follows: > = PLL registers are automatically programmed according to the input signal format selected. It will be programmed for a 13.5 MHz input clock frequency (PDiv = 2, $NDiv = 30_H$ , $MDiv = 0C_H$ ) unless the D1 (Y/Cb/Cr) input format is selected, in which case it will be programmed for a 27 MHz clock (PDiv = 2, NDiv = $30_H$ , MDiv = $18_H$ ). = PLL registers at addresses 60<sub>H</sub> - 62<sub>H</sub> must be programmed manually. **PDiv**<sub>2-0</sub>: These bits set the post-divider factor P in the PLL, determining the clock frequency. PDiv should be set as shown in the description of the PLL1 register above, such that $2^{(6-\text{PDiv})} = \text{MDiv}$ . This will double the clock, as required. See description of register $60_{\rm H}$ for more details. #### Address 63<sub>H</sub>: OUTPUT Control Register 2. Default value 00<sub>H</sub> The OUTPUT control register controls some of the output functions, as follows: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---------|---------|----------------| | Mnemonic | X | X | X | X | X | ROutDis | GOutDis | <b>BOutDis</b> | | Default value | X | X | X | X | X | 0 | 0 | 0 | These bits are not used and do not exist physically. These bits are used to control the R/Cr, G/Y and B/Cb output busses, as follows: **R/CrOutDis:** **G/YOutDis:** = Corresponding bus is Active **B/CbOutDis:** = Corresponding bus is Disabled (set low). This can be used to reduce noise and power consumption when an output bus is not being used in YCb/Cr or Y/Cb/Cr modes. 39 #### Address 64<sub>H</sub>: Clock Control Register 2. Default value 00<sub>H</sub> The MSB is a read-only bit and the other seven bits in the PLL2 register control the operation of the clock generation PLL, as shown below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|---------|------|------|------|------|------| | Mnemonic | Test | Test | InvYClk | Test | Test | Test | Test | Test | | Default value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **Test:** These bits all put the FLI2200 into special test modes and should always be set low for normal operation. InvYClk: This bit controls the phase of the internal 27 MHz sampling clock used in the IFormat = 11x modes, as follows: 0\* = Sampling clock has same phase as PIXCLK, samples on falling edges of PIXCLK 1 = Sampling clock is inverted relative to PIXCLK, samples on rising edges of PIXCLK It is recommended that this setting be used in the IFormat = 11x modes #### Address 65<sub>H</sub>: Test Register This register is used purely for test purposes and should not be changed at any time for normal operation. The default value is $00_H$ (for reference only). #### Address 66<sub>H</sub>: Input HSync Delay Control Register. Default value 00<sub>H</sub> The Input HSync Delay control register controls the input horizontal sync timing, as follows: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---------------|------------------------|---------------|---------------|------------------------| | Mnemonic | X | X | X | $IHSyncDel_4$ | IHSyncDel <sub>3</sub> | $IHSyncDel_2$ | $IHSyncDel_1$ | IHSyncDel <sub>0</sub> | | Default value | X | X | X | 0 | 0 | 0 | 0 | 0 | **x:** These bits are not used and do not exist physically. **IHSyncDel**<sub>4.0</sub>: These bits set the input horizontal sync tin These bits set the input horizontal sync timing. The number is a signed, two's complement value. The adjustment is in 1 pixel increments relative to the default standard timing of this signal as shown in the timing diagrams, as follows: | ISyncDel <sub>4-0</sub> | Timing relative to default value | |-------------------------|----------------------------------| | 10 <sub>H</sub> | –16 pixels | | $00^{+}_{H}$ | Default timing | | $0F_{\rm H}$ | +15 pixels | #### Address 67<sub>H</sub>: Test. Default value 08<sub>H</sub> This register is used purely for test purposes and should not be changed at any time for normal operation. The default values is $08_{\rm H}$ (for reference only). #### Address 71<sub>H</sub> and Address 72<sub>H</sub>: Test Registers. Default values 00<sub>H</sub> These 2 registers are used purely for test purposes and should not be changed at any time for normal operation. The default values are all $00_{\rm H}$ (for reference only). #### Address 7E and Address 7F<sub>H</sub>: Chip Identification Registers. Default values: $7E_H = 41_H$ , $7F_H = 4B_H$ (Read Only) The eight bits in the IDL and IDH registers contain the 16-bit chip identification information. Register $7E_{\rm H}$ contains the lower byte and register $7F_{\rm H}$ contains the upper byte, so that the chip identification number is $4B41_{\rm H}$ . #### **Control Bus Operation and Control Protocol** When the MODE pin (pin 46) is set low the FLI2200 operates as a slave device, responding to commands from a master controlling the bus. The protocol is generally I<sup>2</sup>C compatible. Between operations the master sets the bus into the idle state, during which the master releases both the clock (SCL) and data (SDA) lines so that they both go high. All operations commence with a START (S) command from the master; this is indicated by the master setting the SDA line low while the clock is in the high state, as shown in Fig. 1. The clock then goes low and an operation begins. All write operations consist of 8-bit (byte) transfers either from or to the master, after which the receiving slave responds with an Acknowledge (A) by setting the SDA line low for one clock cycle. In the read operation process is similar but the receiver (the master in this case) omits the acknowledge after the data byte is read from the FLI2200. During the course of all operations the SDA line will only change while the SCL line is low, and should remain stable while SCL is high. The master indicates the end of an operation or set of operations with a STOP (P) command, indicated a rising edge on SDA while SCL is high. Sets of multiple operations can be executed by means of further START commands at the end of each operation with or without a STOP. In all cases, the first byte is always the Slave Address byte, sent from the master to select the desired device. The settings of the ADDR<sub>1-0</sub> pins allow the device address of the FLI2200 to be programmed to prevent conflict with the other devices connected to the bus. The slave address can be set to any of the following values, as follows: | ADDR <sub>1-0</sub> | Device Address | |---------------------|--------------------| | 00 | C0/C1 <sub>H</sub> | | 01 | C2/C3 <sub>H</sub> | | 10 | E0/E1 <sub>H</sub> | | 11 | E2/E3 <sub>H</sub> | The seven MSBs of the Slave Address byte are the Slave Address itself and the LSB is the Read/Write bit. When the R/W bit is set low (write mode) it indicates that the master is going to transfer more bytes, as shown in Fig. 2. The minimum write operation consists of two more bytes, the Register Address (which selects the register to be written) followed by the Data Byte for that address. The FLI2200 will respond with an Acknowledge after each byte. The master follows these with a STOP command, terminating the operation. Multiple registers can also be written sequentially using the Auto Increment capability of the FLI2200. By sending further bytes of data before the STOP command, as shown in Fig. 3, the address is automatically incremented as each sequential byte is written. This is followed by a STOP bit, as before, to terminate the operation. When the R/W bit is set high (read mode) it indicates that the master intends the Slave to respond with a data byte from the specified register address. The register address must first be set by writing a Register Address byte to the FLI2200 (with R/W set high) without an accompanying Data Byte. The FLI2200 then responds by sending the contents of that register, as shown in Fig. 4. The master should terminate the operation at this point by Not (N) issuing an Acknowledge, followed by a STOP command. The FLI2200 only has one register containing a read-only bit, the PAL status bit, bit 7 in register 07<sub>H</sub>. Consequently, multiple byte read with auto increment is not supported in the FLI2200. In addition, although it is technically legal under I<sup>2</sup>C protocol to abort a sequence after issuing a **S**TART followed by a device address, the FLI2200 will not release the bus unless it receives a STO**P** before another **S**TART is issued once it is addressed in this way. When the MODE pin is set high the FLI2200 will self program from an I<sup>2</sup>C compatible serial memory by reading 128 bytes of data after it is reset. The memory must first be pre-programmed with the necessary programming information. ## **Control Bus Timing** Figure 1. Control Interface Timing ### **Control Bus Operation and Control Protocol** #### **ELECTRICAL CHARACTERISTICS** #### **Absolute Maximum Ratings** | Ambient temperature under bias (T <sub>A</sub> ) | $-40$ to $+85^{\circ}$ C | |--------------------------------------------------------------|---------------------------| | Storage temperature (T <sub>ST</sub> ) | $-65$ to $+150^{\circ}$ C | | Voltage on $V_{DD33}$ pins with respect to ground $(V_{SS})$ | -0.5 to $+V$ | | Voltage on $V_{DD25}$ pins with respect to ground $(V_{SS})$ | -0.5 to $+V$ | | Voltage on any pin with respect to ground (V <sub>SS</sub> ) | -0.3 to $+3.6$ V | | Input current on any pin during overload condition. | -10 to $+10$ mA | | Absolute sum of all input currents during overload condition | 100 mA | | Power dissipation | 1.75 W | Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not guaranteed. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions $(V_{IN} > V_{DD})$ or $V_{IN} < V_{SS}$ the voltage on pins with respect to ground $(V_{SS})$ must not exceed the values defined by the Absolute Maximum Ratings. #### **D.C.** Characteristics Unless otherwise noted, limits printed in **bold** characters are electrical testing limits at $V_{DD33}$ = 3.3 volts, $V_{DD25}$ = 2.5 volts and $T_A$ = 25° C. All other limits are design goals for $V_{DD33}$ = 3.3 volts ±5%, $V_{DD25}$ = 2.5 volts ±5% and $T_A$ = 0° to 70° C. This data sheet is preliminary and parameter limits are not indicative of characterization data with respect to power supply or temperature variations. Please contact Faroudja Laboratories for the most current product information. | Parameter | Symbol | min. | typ. | max. | Unit | Test Conditions | |--------------------------------|-----------------|-----------------------|------|------------------|-------|---------------------------------| | Input low voltage | V <sub>IL</sub> | -0.3 | | 0.8 | Volts | | | Input high voltage | $V_{IH}$ | 2.0 | | $V_{DD33} + 0.3$ | Volts | | | Output low voltage | V <sub>OL</sub> | | | 0.4 | Volts | See note | | Output high voltage | V <sub>OH</sub> | $0.85 \cdot V_{DD33}$ | | $V_{DD33}$ | Volts | See note | | Input leakage current | $I_{L}$ | | | ±10 | μΑ | $0 < V_{IN} < V_{DD}$ | | Pullup resistor value | R <sub>PU</sub> | 50 | | 250 | kΩ | TEST <sub>2-0</sub> only | | Digital input pin capacitance | $C_{\rm I}$ | | | 4 | pF | $f_{TEST} = 1 \text{ MHz}$ | | Digital output pin capacitance | $C_0$ | | | 8 | pF | $f_{TEST} = 1 \text{ MHz}$ | | Bidirectional pin capacitance | $C_{\rm B}$ | | | 2 | pF | $f_{TEST} = 1 \text{ MHz}$ | | Power supply current | $I_{DD33}$ | | 45 | | mA | $V_{DD33}$ = 3.3 volts | | | | | 50 | | mA | $V_{DD33} = 3.6 \text{ volts}$ | | | | | | | | $f_{CLKIN} = 13.5 \text{ MHz},$ | | | | | | | | $RESET = V_{SS}$ | | | $I_{DD25}$ | | 350 | | mA | $V_{DD25} = 2.5 \text{ volts}$ | | | | | 375 | | mA | $V_{DD25}$ = 2.65 volts | | | | | | | | $f_{CLKIN} = 13.5 \text{ MHz},$ | | | | | | | | RESET=V <sub>SS</sub> | ## **Input Signal Timing** ## **Input Signal Timing** | Symbol | Description | Min. | Max. | Units | Conditions | |---------------------|-----------------------|------|------|-------|----------------------------------------------------------| | f <sub>PIXCLK</sub> | Input clock frequency | | 13.5 | MHz | IFormat $\neq 11x$ , NOMEM = 0 or NMOvr = 1 NoMem = 0 | | | | | 27 | MHz | IFormat = $11x$ , NOMEM = $0$ or NMOvr = $1$ NoMem = $0$ | | | | | 37.5 | MHz | IFormat $\neq 11x$ , NOMEM = 1 or NMOvr = 1 NoMem = 1 | | | | | 75 | MHz | IFormat = $11x$ , NOMEM = $1$ or NMOvr = $1$ NoMem = $1$ | | t <sub>SU</sub> | Input to clock setup | 0 | | nsec. | | | t <sub>HD</sub> | Input to clock hold | 0 | | nsec. | | ## **Output Signal Timing** ## **Output Signal Timing** | Symbol | Description | Min. | Nom. | Max. | Units | Conditions | |----------------------|-----------------------------|------|------|------|-------|------------| | f <sub>YCLKOUT</sub> | Output luma clock frequency | | | 75 | MHz | | | t <sub>PDO</sub> | Clock to output delay | -3 | | +3 | nsec. | | #### **Applications Information** # Deinterlacing video signals: Optimal solutions for optimal images under different conditions There are several different conditions that exist in video signals that require different approaches to deinterlacing. The first and most obvious is a moving image (or portion of an image) versus a still image (or portion of an image). It is fairly obvious that still images can be deinterlaced simply by interleaving the odd and even fields, i.e., forming a full frame of 525 (in the case of NTSC) lines by taking the 262.5 lines from the odd field 1, 3, 5, etc. and interleaving them with the 262.5 lines from the even field (2, 4, 6, etc.) to form a complete frame of 525 lines (1, 2, 3, 4, etc.) and displaying it at the field rate, i.e., 59.94 Hz. However, if anything in the image moves between the odd and even fields the results will be disastrous! An example is shown in Fig. A1, below, where the car is moving from left to right. If the car is moving at 60 mph it will have moved 1.5 feet between the frames. (a) Odd field: time = t (a) Even field: time = $t + \frac{1}{60}$ sec. (c) Odd and even fields interleavedFig. A1. The result of interleaving fields containing motion. 46 The way to deal with a moving image is to deal with the fields independently and generate the missing lines in each field by interpolation. There are several way in which this can be done, the easiest being to assume that the image is always going to be in motion, and interpolate all the time. This, of course, results in an image which appears to very soft when (and where) there is no motion as a result of the fact that the true vertical resolution has been reduced, relative to the original image. The second method is to use a motion detector of some kind to detect whether anything has moved from frame to frame and to use this to control the system: interpolate when motion is detected, interleave when no motion is detected. Although it is possible to implement a motion detector simply by computing a metric for each field and comparing it with that for the same field from the previous frame, this only allows the choice of interleave versus interpolate to be made on a field by field basis. In addition, unless a field memory (delay) is used, the metric for the current field cannot be computed until the field has already been displayed. This is an extremely undesirable condition since the motion/no motion condition on a per field basis changes continuously. Even when the field delay is used, this method is far from optimum because any motion anywhere in the image will cause the system to switch into interpolate mode, resulting in soft images in areas of the picture containing no motion, a very common condition. A much better way is to compute a motion metric on a pixel by pixel basis, and this is the method used in the FLI2200. The motion detector is frame based and compares the luma value of the current pixel and the same pixel in the previous frame. This is done in both the odd and even fields to generate a motion vector which is then used to switch the signal processing between field interleave and interpolation modes on a pixel by pixel basis. In this way, non-moving parts of the picture, where sharpness is readily detected by the viewer, will not be interpolated and will have maximum sharpness. Conversely, moving parts of the picture, where sharpness is not easily detected by the viewer, will be interpolated to avoid motion artifacts. The most common method of implementing the interpolation function is to use a 2-line memory and generate the interpolated pixels from the pixel above (previous line) and the pixel below (next line). This implementation can be improved by using more "previous" and "next" lines to implement a higher order interpolating filter, giving slightly sharper images. However, no matter how complex the interpolating filter is, it always operates on the basis that the current pixel is related to the pixels above and below it, which is completely untrue of diagonal edges. Whenever an edge is not vertical, the current pixel is related to those diagonally above and below it in a relationship which depends on the angle of the edge, e.g., if the angle is 45°, the relationship is "one up and one across" and "one down and one across". With other angles becomes more complex and will involve non-integer relationships. Consequently, it is extremely difficult to implement such a "diagonal interpolation" algorithm, but this has been achieved in the FLI2200. This new algorithm (patent pending) computes and tracks the angles of edges and uses this information to optimally fill in the missing pixels. It greatly improves the quality of moving images, particularly those in fairly slow motion, such as the waving flag shown in Fig. A2 below, by eliminating the "jaggies" conventionally generated by interpolation. Fig. A2. Conventional vertical interpolation on diagonal edges (L) versus diagonal interpolation (R) #### Deinterlacing images which originated from progressive scan sources, including film Whenever an interlaced image is generated from a progressively scanned image (where the original frame rate equals the field rate after interlacing) the resulting odd and even field pairs will originate from the same frame and, by definition, there will be no motion between them since the images occurred at the same point in time. A special instance of this is the conversion of film to video in a teleciné machine. There are two types of teleciné machines. The first is the one used to convert 24 fps film to 60 field/sec. (30 fps) video, i.e., NTSC. Since it is not practical to run a 24 fps film at 30 fps the technique used is called "3:2 pulldown", in which each film frame is alternately mapped into three video fields and two video fields. The resulting ratio of two film frames to five video fields matches the rate of the film precisely to the 59.94 fields/sec. rate of the video when the film is run at 23.976 fps. The mapping sequence is shown in Fig. A3, below. Note that there are alternating consecutive pairs of odd fields and even fields originating from the same film frame. This makes it possible for a frame based motion detector to synchronize a state machine to this sequence (US patent 4,982,280) and match the odd and even fields originating from the same frame. In this way the video can be deinterlaced by interleaving these fields at all times, regardless of motion, resulting in the ultimate image quality. The second type of teleciné is the "one film frame to one pair of video fields" type (sometimes referred to as "2:2 pulldown"). This type is primarily used to convert conventional 24 frame/sec. (fps) film to 50 field/sec. video, i.e., PAL. In this case the film is actually run at 25 fps. The 4% speed increase is not noticeable in the video, but those with the sense of "perfect pitch" can detect the raised pitch of the sound track. This type of teleciné is also used to convert 30 fps film to NTSC video. Although there are no pairs of the same field (odd or even) originating form the same film frame in the resulting video it is still possible to detect the sequence by using a field based motion detector and use this to match pairs of fields originating from the same film frame, allowing them to be interleaved, again resulting in the ultimate image quality. The video resulting from both types of teleciné machines has one problem: if the video is edited, it is possible for the sequence to be broken. In the 2:2 pulldown case there are four possibilities: - 1. Good cut (at video frame start) - 2. Bad cut (mid frame, between odd and even fields) - 3. Good restart (at frame start) - 4. Bad restart (mid frame) Both the good cut/good restart and bad cut/bad restart combinations will result in the preservation of the sequence, although the bad cut/bad restart combination will result in a single bad frame (odd and even fields did not originate from the same film frame). Both the good cut/bad restart and bad cut/good restart combinations will break the sequence and result in bad video until the "film mode detect" state machine is resequenced, which typically takes up to 12 frames. Note that if the editor is frame based, only the good cut/good restart combination will occur. The situation with 3:2 pulldown derived video is significantly worse. Even with a frame based editor there are 25 possible cases since the transfer sequence repeats over a period of five video frames, resulting in five possible cut points and five possible restart points. Only two of these will result in good edits, the other 23 resulting in the "film mode detect" state machine going out of sync and having to be resequenced. Thus it is virtually guaranteed that a video edit in NTSC will cause the system to lose sync, resulting in very bad deinterlacing artifacts until it is resequenced. To minimize the consequences of bad edits, the FLI2200 incorporates a bad edit detector. This will detect even the single bad frame resulting from the bad/bad combination in PAL and, since it operates in a "look forward" mode, will cause the system to switch out of film mode before even a single bad field is displayed. The resulting lower quality video mode is preferable to the alternative, given the pixel by pixel motion handling and the high quality of the diagonal interpolation, even in the single bad frame case. ## Interfacing the FLI2200 to video and MPEG decoders with ITU-R BT656 outputs Fig. A4. Interfacing the FLI2200 to the FLI2000 NTSC/PAL decoder using the ITU-R BT656 (D1) format. Interfacing the FLI2200 to an 8- or 10-bit parallel ITU-R BT656 (D1) signal source, suchas the FLI2000, is very simple since the FLI2200 can decode these signals. Since these signals include timing information in the horizontal and vertical banking intervals, no other syncs are required, so that the only interconnections required are the 10-bit data and the clock, as shown in Fig. A4. The input signal format can be controlled by means of the IFORMAT<sub>2-0</sub> 48 pins (pins 56-58). The correct setting for the ITU-R BT656 input mode is 110. This setting can be overridden by the IFmtOvr bit, bit 3 in register $00_{\rm H}$ , allowing this function to be set or changed via the control bus if preferred. Please refer to the description of register $00_{\rm H}$ for details. It is recommended that the interconnections be kept short since the operating speed in this mode is 27 MHz. ## Input modes and busses The FLI2200 has very flexible input and output controls that make it very easy to use in all applications. The input formats and modes are summarized in the table below. For reference, the signals are as follows: $$\begin{split} & \text{IFORMAT}_{2\text{-}0} \text{ pins are pins 56-58} \\ & \text{IFormat}_{2\text{-}0} \text{ are bits 2-0 in register } 00_{\text{H}} \\ & \text{IFmtOvr is bit 3 in register } 00_{\text{H}} \\ & \text{CInSel is bit 6 in register } 08_{\text{H}} \\ & \text{D1InSel}_{1\text{-}0} \text{ are bits 4-3 in register } 08_{\text{H}} \end{split}$$ | | | | | | Input | Input signals on busses | | | |------------------------|----------------|------------------------|--------|------------------------|---------|-------------------------|---------|---------------------------------| | IFORMAT <sub>2-0</sub> | <b>IFmtOvr</b> | IFormat <sub>2-0</sub> | CInSel | D1InSel <sub>1-0</sub> | G/YIN | B/CbIN | R/CrIN | Clock rate/mode | | 000 | 0 | x | 0 | X | Y | Cb/Cr | X | (13.5 MHz, 4:2:2) | | 000 | 0 | x | 1 | X | Y | X | Cb/Cr | (13.5 MHz, 4:2:2) | | 001 | 0 | x | X | X | Y | Cb | Cr | (13.5/6.75 MHz, 4:2:2) | | 010 | 0 | x | 0 | X | Y | Pb/Pr | x | (13.5 MHz, 4:2:2) | | 010 | 0 | x | 1 | X | Y | X | Pb/Pr | (13.5 MHz, 4:2:2) | | 011 | 0 | x | X | X | Y | Pb | Pr | (13.5/6.75 MHz, 4:2:2) | | 100 | 0 | x | X | X | G | В | R | (13.5 MHz, 4:4:4) | | 101 | 0 | x | X | X | G | В | R | (13.5 MHz, 4:4:4) | | 110 | 0 | x | X | 00 | Y/Cb/Cr | X | x | (27 MHz, embedded timing) | | 110 | 0 | x | X | 01 | Y/Cb/Cr | X | x | (27 MHz, embedded timing) | | 110 | 0 | x | X | 10 | X | Y/Cb/Cr | | (27 MHz, embedded timing) | | 110 | 0 | x | X | 11 | X | X | Y/Cb/Cr | (27 MHz, embedded timing) | | 111 | 0 | x | X | 00 | Y/Cb/Cr | X | x | (27 MHz, separate timing/syncs) | | 111 | 0 | x | X | 01 | Y/Cb/Cr | X | x | (27 MHz, separate timing/syncs) | | 111 | 0 | x | x | 10 | X | Y/Cb/Cr | x | (27 MHz, separate timing/syncs) | | 111 | 0 | x | x | 11 | X | X | Y/Cb/Cr | (27 MHz, separate timing/syncs) | | X | 1 | 000 | 0 | X | Y | Cb/Cr | x | (13.5 MHz, 4:2:2) | | X | 1 | 000 | 1 | X | Y | X | Cb/Cr | (13.5 MHz, 4:2:2) | | X | 1 | 001 | X | X | Y | Cb | Cr | (13.5/6.75 MHz, 4:2:2) | | X | 1 | 001 | 0 | X | Y | Pb/Pr | x | (13.5 MHz, 4:2:2) | | X | 1 | 010 | 1 | X | Y | X | Pb/Pr | (13.5 MHz, 4:2:2) | | X | 1 | 011 | x | X | Y | Pb | Pr | (13.5/6.75 MHz, 4:2:2) | | X | 1 | 100 | x | X | G | В | R | (13.5 MHz, 4:4:4) | | X | 1 | 101 | x | X | G | В | R | (13.5 MHz, 4:4:4) | | X | 1 | 110 | x | 00 | Y/Cb/Cr | X | x | (27 MHz, embedded timing) | | X | 1 | 110 | x | 01 | Y/Cb/Cr | X | x | (27 MHz, embedded timing) | | X | 1 | 110 | x | 10 | X | Y/Cb/Cr | | (27 MHz, embedded timing) | | X | 1 | 110 | x | 11 | X | x | Y/Cb/Cr | (27 MHz, embedded timing) | | X | 1 | 111 | x | 00 | Y/Cb/Cr | x | x | (27 MHz, separate timing/syncs) | | X | 1 | 111 | x | 01 | Y/Cb/Cr | x | x | (27 MHz, separate timing/syncs) | | X | 1 | 111 | x | 10 | X | Y/Cb/Cr | x | (27 MHz, separate timing/syncs) | | X | 0 | 111 | X | 11 | X | x | Y/Cb/Cr | (27 MHz, separate timing/syncs) | ## Output modes and busses The FLI2200 has very flexible input and output controls that make it very easy to use in all applications. The output formats and modes are summarized in the table below. For reference, the signals are as follows: $\begin{aligned} & \text{OFORMAT}_{2\text{-}0} \, \text{pins are pins 59-61} \\ & \text{OFormat}_{2\text{-}0} \, \text{are bits 2-0 in register 07}_{\text{H}} \\ & \text{OFmtOvr is bit 3 in register 07}_{\text{H}} \\ & \text{COutSel is bit 5 in register 08}_{\text{H}} \end{aligned}$ | Input signals on busses | | | | | | | | |-------------------------|---------|------------------------|---------|--------|---------|---------|-------------------------------------------| | OFORMAT <sub>2-0</sub> | OFmtOvr | OFormat <sub>2-0</sub> | COutSel | G/YOUT | B/CbOUT | R/CrOUT | Clock rate/mode | | 000 | 0 | X | X | G | В | R | (27 MHz, 4:4:4) | | 001 | 0 | x | X | Y | Cb | Cr | (27/13.5 MHz, 4:2:2) | | 010 | 0 | x | 0 | Y | Cb/Cr | Y/Cb/Cr | (27/54 MHz, 4:2:2, separate timing/syncs) | | 010 | 0 | x | 1 | Y | Y/Cb/Cr | Cb/Cr | (27/54 MHz, 4:2:2, separate timing/syncs) | | 011 | 0 | x | 0 | Y | Cb/Cr | Y/Cb/Cr | (27/54 MHz, 4:2:2, embedded timing) | | 011 | 0 | x | 1 | Y | Y/Cb/Cr | Cb/Cr | (27/54 MHz, 4:2:2, embedded timing) | | 100 | 0 | x | X | Y | Pb | Pr | (27/13.5 MHz, 4:2:2) | | 101 | 0 | x | 0 | Y | Pb/Pr | x | (27 MHz, 4:2:2) | | 101 | 0 | x | 1 | Y | X | Pb/Pr | (27 MHz, 4:2:2) | | 110 | 0 | x | X | Y | Cb | Cr | (27 MHz, 4:4:4) | | 111 | 0 | x | X | X | X | x | Test mode only | | X | 1 | 000 | X | G | В | R | (27 MHz, 4:4:4) | | X | 1 | 001 | X | Y | Cb | Cr | (27/13.5 MHz, 4:2:2) | | X | 1 | 010 | 0 | Y | Cb/Cr | Y/Cb/Cr | (27/54 MHz, 4:2:2, separate timing/syncs) | | X | 1 | 010 | 1 | Y | Y/Cb/Cr | Cb/Cr | (27/54 MHz, 4:2:2, separate timing/syncs) | | X | 1 | 011 | 0 | Y | Cb/Cr | Y/Cb/Cr | (27/54 MHz, 4:2:2, embedded timing) | | X | 1 | 011 | 1 | Y | Y/Cb/Cr | Cb/Cr | (27/54 MHz, 4:2:2, embedded timing) | | X | 1 | 100 | X | Y | Pb | Pr | (27/13.5 MHz, 4:2:2) | | X | 1 | 101 | 0 | Y | Pb/Pr | x | (27 MHz, 4:2:2) | | X | 1 | 101 | 1 | Y | x | Pb/Pr | (27 MHz, 4:2:2) | | X | 1 | 110 | X | Y | Cb | Cr | (27 MHz, 4:4:4) | | x | 1 | 111 | X | X | X | X | Test mode only | # Package Dimensions | | | Millimeters | | Inches | | | | |----------------|------|-------------|------|--------|-------|-------|--| | Ref. | Min. | Тур. | Max. | Min. | Typ. | Max. | | | A | 1.40 | | 1.60 | 0.055 | | 0.063 | | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | | A2 | 1.35 | | 1.45 | 0.053 | | 0.057 | | | b | 0.17 | | 0.27 | 0.007 | | 0.011 | | | C | 0.09 | | 0.20 | 0.003 | | 0.008 | | | D | | 24.0 | | | 0.945 | | | | E | | 24.0 | | | 0.945 | | | | e | | 0.50 | | | 0.020 | | | | $H_{D}$ | | 26.0 | | | 1.024 | | | | H <sub>E</sub> | | 26.0 | | | 1.024 | | | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.029 | | | L1 | | 1.00 | | | 0.039 | | | | $Z_{\rm D}$ | | 1.25 | | | 0.05 | | | | $Z_{\rm E}$ | | 1.25 | | | 0.05 | | | | θ | 0° | | 7° | 0° | | 7° | | Note: Inch dimensions are derived from the original metric dimensions and may be approximate. **FAROUDJA**Laboratories is a registered trademark of Faroudja Laboratories, Inc. (FLI). FLI does not convey any license under its patents for the use of this product. For more information, write or call: Faroudja Laboratories, a Division of Sage, Inc., 750 Palomar Avenue, Sunnyvale, CA 94086 Phone: (408) 735-1492 Fax: (408) 735-1571 http://www.faroudja.com