

# **Die Datasheet**

# GA50JT12-CAL

# Normally – OFF Silicon Carbide Junction Transistor

#### **Features**

- 210 °C Maximum Operating Temperature
- Gate Oxide Free SiC Switch
- Exceptional Safe Operating Area
- Excellent Gain Linearity
- Temperature Independent Switching Performance
- Low Output Capacitance
- Positive Temperature Coefficient of RDS,ON
- Suitable for Connecting an Anti-parallel Diode

### **Advantages**

- Compatible with Si MOSFET/IGBT Gate Drive ICs
- > 20 µs Short-Circuit Withstand Capability
- Lowest-in-class Conduction Losses
- High Circuit Efficiency
- Minimal Input Signal Distortion
- High Amplifier Bandwidth





Die Size = 4.35 mm x 4.35 mm

## **Applications**

- Down Hole Oil Drilling, Geothermal Instrumentation
- Hybrid Electric Vehicles (HEV)
- Solar Inverters
- Switched-Mode Power Supply (SMPS)
- Power Factor Correction (PFC)
- Induction Heating
- Uninterruptible Power Supply (UPS)
- Motor Drives

# **Table of Contents**

| Section I: Absolute Maximum Ratings             | 1  |
|-------------------------------------------------|----|
| Section II: Static Electrical Characteristics   | 2  |
| Section III: Dynamic Electrical Characteristics | 2  |
| Section IV: Figures                             | 3  |
| Section V: Driving the GA50JT12-CAL             | 6  |
| Section VI: Mechanical Parameters               | 10 |
| Section VII: Chip Dimensions                    | 10 |
| Section VIII: SPICE Model Parameters            | 12 |

# **Section I: Absolute Maximum Ratings**

## (T<sub>C</sub> = 25 °C unless otherwise specified)

| Parameter                                     | Symbol            | Conditions                                                          | Value                                     | Unit | Notes   |
|-----------------------------------------------|-------------------|---------------------------------------------------------------------|-------------------------------------------|------|---------|
| Drain – Source Voltage                        | V <sub>DS</sub>   | V <sub>GS</sub> = 0 V                                               | 1200                                      | V    |         |
| Continuous Drain Current                      | Ι <sub>D</sub>    | $T_C = 25^{\circ}C$                                                 | 100                                       | Α    |         |
| Continuous Drain Current                      | $I_D$             | $T_C > 125$ °C, assumes $R_{thJC} < 0.26$ °C/W                      | 50                                        | Α    |         |
| Continuous Gate Current                       | I <sub>G</sub>    |                                                                     | 3.5                                       | Α    |         |
| Turn-Off Safe Operating Area                  | RBSOA             | T <sub>VJ</sub> = 210 °C,<br>Clamped Inductive Load                 | $I_{D,max} = 50$ @ $V_{DS} \le V_{DSmax}$ | Α    | Fig. 16 |
| Short Circuit Safe Operating Area             | SCSOA             | $T_{VJ} = 210$ °C, $I_G = 1$ A, $V_{DS} = 800$ V,<br>Non Repetitive | >20                                       | μs   |         |
| Reverse Gate – Source Voltage                 | $V_{SG}$          |                                                                     | 30                                        | V    |         |
| Reverse Drain – Source Voltage                | $V_{SD}$          |                                                                     | 25                                        | V    |         |
| Operating Junction and Storage<br>Temperature | $T_j$ , $T_{stg}$ |                                                                     | -55 to 210                                | °C   |         |
| Maximum Processing Temperature                | $T_{Proc}$        | 10 min. maximum                                                     | 325                                       | °C   | •       |



## **Section II: Static Electrical Characteristics**

| Dovemeter                        | Cumbal              | Symbol Conditions                                                                                                                                                                                                                                      |      | Value           |      | 11-24 | NI-1   |
|----------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-------|--------|
| Parameter                        | Symbol              | Conditions                                                                                                                                                                                                                                             | Min. | Typical         | Max. | Unit  | Notes  |
| A: On State                      |                     |                                                                                                                                                                                                                                                        |      |                 |      |       |        |
| Drain – Source On Resistance     | R <sub>DS(ON)</sub> | I <sub>D</sub> = 50 A, T <sub>j</sub> = 25 °C<br>I <sub>D</sub> = 50 A, T <sub>j</sub> = 150 °C<br>I <sub>D</sub> = 50 A, T <sub>i</sub> = 175 °C                                                                                                      |      | 20<br>30<br>35  |      | mΩ    | Fig. 4 |
| Gate – Source Saturation Voltage | $V_{GS,SAT}$        | I <sub>D</sub> = 50 A, I <sub>D</sub> /I <sub>G</sub> = 40, T <sub>j</sub> = 25 °C<br>I <sub>D</sub> = 50 A, I <sub>D</sub> /I <sub>G</sub> = 30, T <sub>j</sub> = 175 °C                                                                              |      | 3.42<br>3.23    |      | V     | Fig. 7 |
| DC Current Gain                  | h <sub>FE</sub>     | $\begin{aligned} &V_{DS} = 8 \text{ V, } I_{D} = 50 \text{ A, } T_{J} = 25 \text{ °C} \\ &V_{DS} = 8 \text{ V, } I_{D} = 50 \text{ A, } T_{J} = 125 \text{ °C} \\ &V_{DS} = 8 \text{ V, } I_{D} = 50 \text{ A, } T_{J} = 175 \text{ °C} \end{aligned}$ |      | 85<br>60<br>50  |      | _     | Fig. 5 |
| B: Off State                     |                     |                                                                                                                                                                                                                                                        |      |                 |      |       |        |
| Drain Leakage Current            | I <sub>DSS</sub>    | $V_{DS} = 1200 \text{ V}, V_{GS} = 0 \text{ V}, T_j = 25 \text{ °C}$<br>$V_{DS} = 1200 \text{ V}, V_{GS} = 0 \text{ V}, T_j = 150 \text{ °C}$<br>$V_{DS} = 1200 \text{ V}, V_{GS} = 0 \text{ V}, T_j = 175 \text{ °C}$                                 |      | 10<br>10<br>020 |      | μА    | Fig. 8 |
| Gate Leakage Current             | I <sub>SG</sub>     | V <sub>SG</sub> = 20 V, T <sub>j</sub> = 25 °C                                                                                                                                                                                                         |      | 20              |      | nA    |        |

# **Section III: Dynamic Electrical Characteristics**

| Davometer                                    | Cumbal              | Conditions                                                                                                   | Value |         | Unit | Notes |             |
|----------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------|-------|---------|------|-------|-------------|
| Parameter                                    | Symbol              | Conditions -                                                                                                 |       | Typical | Max. | Unit  | Notes       |
| A: Capacitance and Gate Charge               | )                   |                                                                                                              |       |         |      |       |             |
| Input Capacitance                            | C <sub>iss</sub>    | $V_{GS} = 0 \text{ V}, V_{DS} = 800 \text{ V}, f = 1 \text{ MHz}$                                            |       | 7080    |      | pF    | Fig. 9      |
| Reverse Transfer/Output Capacitance          | $C_{rss}/C_{oss}$   | $V_{DS} = 800 \text{ V}, f = 1 \text{ MHz}$                                                                  |       | 130     |      | pF    | Fig. 9      |
| Output Capacitance Stored Energy             | Eoss                | $V_{GS} = 0 \text{ V}, V_{DS} = 800 \text{ V}, f = 1 \text{ MHz}$                                            |       | 50      |      | μJ    | Fig. 10     |
| Effective Output Capacitance, time related   | $C_{\text{oss,tr}}$ | $I_D$ = constant, $V_{GS}$ = 0 V, $V_{DS}$ = 0800 V                                                          |       | 230     |      | pF    |             |
| Effective Output Capacitance, energy related | Coss,er             | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 0800 V                                                              |       | 160     |      | pF    |             |
| Gate-Source Charge                           | Q <sub>GS</sub>     | V <sub>GS</sub> = -53 V                                                                                      |       | 60      |      | nC    |             |
| Gate-Drain Charge                            | $Q_{GD}$            | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 0800 V                                                              |       | 185     |      | nC    |             |
| Gate Charge - Total                          | $Q_G$               |                                                                                                              |       | 245     |      | nC    |             |
| B: Switching <sup>1</sup>                    |                     |                                                                                                              |       |         |      |       |             |
| Internal Gate Resistance – ON                | $R_{G(INT-ON)}$     | $V_{GS} > 2.5 \text{ V}, V_{DS} = 0 \text{ V}, T_j = 175 ^{\circ}\text{C}$                                   |       | 0.1     |      | Ω     |             |
| Turn On Delay Time                           | t <sub>d(on)</sub>  | $T_i = 25  {}^{\circ}\text{C},  V_{DS} = 800  \text{V},$                                                     |       | 15      |      | ns    |             |
| Fall Time, V <sub>DS</sub>                   | t <sub>f</sub>      | I <sub>D</sub> = 50 A, Inductive Load                                                                        |       | 35      |      | ns    | Fig. 11, 13 |
| Turn Off Delay Time                          | $t_{d(off)}$        | Refer to Section V for additional                                                                            |       | 35      |      | ns    |             |
| Rise Time, V <sub>DS</sub>                   | t <sub>r</sub>      | driving information.                                                                                         |       | 20      |      | ns    | Fig. 12, 14 |
| Turn On Delay Time                           | $t_{d(on)}$         |                                                                                                              |       | 15      |      | ns    |             |
| Fall Time, V <sub>DS</sub>                   | t <sub>f</sub>      | $T_j = 175  ^{\circ}\text{C},  V_{DS} = 800  \text{V},$                                                      |       | 35      |      | ns    | Fig. 11     |
| Turn Off Delay Time                          | $t_{d(off)}$        | I <sub>D</sub> = 50 A, Inductive Load                                                                        |       | 40      |      | ns    |             |
| Rise Time, V <sub>DS</sub>                   | t <sub>r</sub>      | <del></del>                                                                                                  |       | 20      |      | ns    | Fig. 12     |
| Turn-On Energy Per Pulse                     | E <sub>on</sub>     | $T_i = 25  {}^{\circ}\text{C},  V_{DS} = 800  \text{V},$                                                     |       | 1070    |      | μJ    | Fig. 11, 13 |
| Turn-Off Energy Per Pulse                    | E <sub>off</sub>    | I <sub>D</sub> = 50 A, Inductive Load                                                                        |       | 360     |      | μJ    | Fig. 12, 14 |
| Total Switching Energy                       | $E_{tot}$           | Refer to Section V.                                                                                          |       | 1430    |      | μJ    |             |
| Turn-On Energy Per Pulse                     | Eon                 | T 475.00 W 000 W                                                                                             |       | 1030    |      | μJ    | Fig. 11     |
| Turn-Off Energy Per Pulse                    | E <sub>off</sub>    | $T_{J} = 175 ^{\circ}\text{C},  V_{DS} = 800  \text{V},$<br>$-I_{D} = 50  \text{A},   \text{Inductive Load}$ |       | 320     |      | μJ    | Fig. 12     |
| Total Switching Energy                       | $E_tot$             | —ip = 50 /t, iliddolive Load                                                                                 | •     | 1350    |      | μJ    |             |

 $<sup>^{\</sup>rm 1}$  – All times are relative to the Drain-Source Voltage  $\rm V_{\rm DS}$ 



# **Section IV: Figures**

#### A: Static Characteristics



Figure 1: Typical Output Characteristics at 25 °C



Figure 3: Typical Output Characteristics at 175 °C



Figure 5: Normalized On-Resistance vs. Temperature



Figure 2: Typical Output Characteristics at 150 °C



Figure 4: On-Resistance vs. Gate Current



Figure 6: DC Current Gain vs. Drain Current



Figure 7: Typical Gate - Source Saturation Voltage



**Figure 8: Typical Blocking Characteristics** 

#### **B: Dynamic Characteristics**



Figure 9: Input, Output, and Reverse Transfer Capacitance



Figure 10: Energy Stored in Output Capacitance



Figure 11: Typical Switching Times and Turn On Energy Losses vs. Temperature



Figure 12: Typical Switching Times and Turn Off Energy Losses vs. Temperature



Figure 13: Typical Switching Times and Turn On Energy Losses vs. Drain Current



Figure 15: Typical Hard Switched Device Power Loss vs. Switching Frequency <sup>2</sup>



Figure 14: Typical Switching Times and Turn Off Energy Losses vs. Drain Current



Figure 16: Turn-Off Safe Operating Area

<sup>&</sup>lt;sup>2</sup> – Representative values based on device conduction and switching loss. Actual losses will depend on gate drive conditions, device load, and circuit topology.



## Section V: Driving the GA50JT12-CAL

| Drive Topology               | Gate Drive Power Consumption | Switching<br>Frequency | Application Emphasis     | Availability |
|------------------------------|------------------------------|------------------------|--------------------------|--------------|
| TTL Logic                    | High                         | High Low Wide Ter      |                          | Coming Soon  |
| Constant Current             | Medium Medium                |                        | Wide Temperature Range   | Coming Soon  |
| High Speed – Boost Capacitor | Medium                       | High                   | Fast Switching           | Production   |
| High Speed – Boost Inductor  | peed – Boost Inductor Low    |                        | Ultra Fast Switching     | Coming Soon  |
| Proportional                 | Lowest                       | High                   | Wide Drain Current Range | Coming Soon  |
| Pulsed Power                 | Medium                       | N/A Pulse Power        |                          | Coming Soon  |

#### A: Static TTL Logic Driving

The GA50JT12-CAL may be driven using direct (5 V) TTL logic after current amplification. The (amplified) current level of the supply must meet or exceed the steady state gate current ( $I_{G,steady}$ ) required to operate the GA50JT12-CAL. The power level of the supply can be estimated from the target duty cycle of the particular application.  $I_{G,steady}$  is dependent on the anticipated drain current  $I_D$  through the SJT and the DC current gain  $h_{FE}$ , it may be calculated from the following equation. An accurate value of the  $h_{FE}$  may be read from Figure 6.

$$I_{G,steady} \approx \frac{I_D}{h_{FE}(T,I_D)} * 1.5$$



Figure 17: TTL Gate Drive Schematic

## **B: High Speed Driving**

The SJT is a current controlled transistor which requires a positive gate current for turn-on as well as to remain in on-state. An ideal gate current waveform for ultra-fast switching of the SJT, while maintaining low gate drive losses, is shown in Figure 18 which features a positive current peak during turn-on, a negative current peak during turn-off, and continuous gate current to remain on.



Figure 18: An idealized gate current waveform for fast switching of an SJT.

An SJT is rapidly switched from its blocking state to on-state, when the necessary gate charge,  $Q_G$ , for turn-on is supplied by a burst of high gate current,  $I_{G,on}$ , until the gate-source capacitance,  $C_{GS}$ , and gate-drain capacitance,  $C_{GD}$ , are fully charged.

$$Q_{on} = I_{G,on} \ast t_1$$

$$Q_{on} \ge Q_{as} + Q_{ad}$$



Ideally,  $I_{G,on}$  should terminate when the drain voltage falls to its on-state value in order to avoid unnecessary drive losses during the steady on-state. In practice, the rise time of the  $I_{G,on}$  pulse is affected by the parasitic inductances,  $L_{par}$  in the device package and drive circuit. A voltage developed across the parasitic inductance in the source path,  $L_{s_1}$  can de-bias the gate-source junction, when high drain currents begin to flow through the device. The voltage applied to the gate pin should be maintained high enough, above the  $V_{GS,sat}$  (see Figure 7) level to counter these effects.

A high negative peak current,  $-I_{G,off}$  is recommended at the start of the turn-off transition, in order to rapidly sweep out the injected carriers from the gate, and achieve rapid turn-off. While satisfactory turn off can be achieved with  $V_{GS} = 0$  V, a negative gate voltage  $V_{GS}$  may be used in order to speed up the turn-off transition.

Two high-speed drive topologies for the SiC SJTs are presented below.

#### B:1: High Speed, Low Loss Drive with Boost Capacitor, GA15IDDJT22-FR4

The GA50JT12-CAL may be driven using a High Speed, Low Loss Drive with Boost Capacitor topology in which multiple voltage levels, a gate resistor, and a gate capacitor are used to provide fast switching current peaks at turn-on and turn-off and a continuous gate current while in on-state. An evaluation gate drive board (GA15IDDJT22-FR4) utilizing this topology is commercially available for low-side driving, its datasheet provides additional details.



Figure 19: Topology of the GA03IDDJT30-FR4 Two Voltage Source gate driver.

The GA15IDDJT22-FR4 evaluation board comes equipped with two on board gate drive resistors (RG1, RG2) pre-installed for an effective gate resistance<sup>3</sup> of  $R_G = 0.7~\Omega$ . It may be necessary for the user to reduce RG1 and RG2 under high drain current conditions for safe operation of the GA50JT12-CAL. The steady state current supplied to the gate pin of the GA50JT12-CAL with on-board  $R_G = 0.7~\Omega$ , is shown in **Error! Reference source not found.** The maximum allowable safe value of  $R_G$  for the user's required drain current can be read from **Error! Reference source not found.** 

#### For the GA50JT12-CAL, R<sub>G</sub> must be reduced for I<sub>D</sub> ≥ ~60 A for safe operation with the GA15IDDJT22-FR4.

For operation at  $I_D \ge -60$  A,  $R_G$  may be calculated from the following equation, which contains the DC current gain  $h_{FE}$  (Figure 6) and the gate-source saturation voltage  $V_{GS,sat}$  (Figure 7).

$$R_{G,max} = \frac{(4.7V - V_{GS,sat}) * h_{FE}(T, I_D)}{I_D * 1.5} - 0.1\Omega$$



Figure 20: Typical steady state gate current supplied by the GA15IDDJT22-FR4 board for the GA50JT12-CAL with the on board resistance of 0.7  $\Omega$ 



Figure 21: Maximum gate resistance for safe operation of the GA50JT12-CAL at different drain currents using the GA15IDDJT22-FR4 board.

#### B:2: High Speed, Low Loss Drive with Boost Inductor

A High Speed, Low-Loss Driver with Boost Inductor is also capable of driving the GA50JT12-CAL at high-speed. It utilizes a gate drive inductor instead of a capacitor to provide the high-current gate current pulses  $I_{G,on}$  and  $I_{G,off}$ . During operation, inductor L is charged to a specified  $I_{G,on}$  current value then made to discharge  $I_L$  into the SJT gate pin using logic control of  $S_1$ ,  $S_2$ ,  $S_3$ , and  $S_4$ , as shown in Figure 22. After turn on, while the device remains on the necessary steady state gate current  $I_{G,steady}$  is supplied from source  $V_{CC}$  through  $R_G$ . Please refer to the article "A current-source concept for fast and efficient driving of silicon carbide transistors" by Dr. Jacek Rąbkowski for additional information on this driving topology.<sup>4</sup>



Figure 22: Simplified Inductive Pulsed Drive Topology

 $<sup>^3</sup>$  – R<sub>G</sub> = (1/RG1 +1/RG2) $^1$ . Driver is pre-installed with RG1 = RG2 = 7.5  $\Omega$ 

<sup>&</sup>lt;sup>4</sup> - Archives of Electrical Engineering. Volume 62, Issue 2, Pages 333–343, ISSN (Print) 0004-0746, DOI: 10.2478/aee-2013-0026, June 2013

#### C: Proportional Gate Current Driving

For applications in which the GA50JT12-CAL will operate over a wide range of drain current conditions, it may be beneficial to drive the device using a proportional gate drive topology to optimize gate drive power consumption. A proportional gate driver relies on instantaneous drain current I<sub>D</sub> feedback to vary the steady state gate current I<sub>G,steady</sub> supplied to the GA50JT12-CAL

#### C:1: Voltage Controlled Proportional Driver

The voltage controlled proportional driver relies on a gate drive IC to detect the GA50JT12-CAL drain-source voltage  $V_{DS}$  during on-state to sense  $I_D$ . The gate drive IC will then increase or decrease  $I_{G,steady}$  in response to  $I_D$ . This allows  $I_{G,steady}$ , and thus the gate drive power consumption, to be reduced while  $I_D$  is relatively low or for  $I_{G,steady}$  to increase when is  $I_D$  higher. A high voltage diode connected between the drain and sense protects the IC from high-voltage when the driver and GA50JT12-CAL are in off-state. A simplified version of this topology is shown in Figure 23, additional information will be available in the future at http://www.genesicsemi.com/commercial-sic/sic-junction-transistors/



Figure 23: Simplified Voltage Controlled Proportional Driver

#### C:2: Current Controlled Proportional Driver

The current controlled proportional driver relies on a low-loss transformer in the drain or source path to provide feedback  $I_D$  of the GA50JT12-CAL during on-state to supply  $I_{G,steady}$  into the device gate.  $I_{G,steady}$  will then increase or decrease in response to  $I_D$  at a fixed forced current gain which is set be the turns ratio of the transformer,  $h_{force} = I_D / I_G = N_2 / N_1$ . GA50JT12-CAL is initially tuned-on using a gate current pulse supplied into an RC drive circuit to allow  $I_D$  current to begin flowing. This topology allows  $I_{G,steady}$ , and thus the gate drive power consumption, to be reduced while  $I_D$  is relatively low or for  $I_{G,steady}$  to increase when is  $I_D$  higher. A simplified version of this topology is shown in Figure 24, additional information will be available in the future at http://www.genesicsemi.com/commercial-sic/sic-junction-transistors/.



Figure 24: Simplified Current Controlled Proportional Driver



## **Section VI: Mechanical Parameters**

| Die Dimensions                        | 4.35 x 4.35 | mm <sup>2</sup>                               | 171 x 171   | mil <sup>2</sup> |  |  |
|---------------------------------------|-------------|-----------------------------------------------|-------------|------------------|--|--|
| Die Area total / active               | 18.92/16.56 | mm <sup>2</sup>                               | 29330/25677 | mil <sup>2</sup> |  |  |
| Die Thickness                         | 360         | μm                                            | 14          | mil              |  |  |
| Wafer Size                            | 100         | mm                                            | 3937        | mil              |  |  |
| Flat Position                         | 0           | deg                                           | 0           | deg              |  |  |
| Die Frontside Passivation             |             | Polyimide                                     |             |                  |  |  |
| Gate/Source Pad Metallization         |             | 4000 nm Al                                    |             |                  |  |  |
| Bottom Drain Pad Metallization        |             | 400 nm Ni + 200 nm Au                         |             |                  |  |  |
| Die Attach                            | Elect       | Electrically conductive glue or solder        |             |                  |  |  |
| Wire Bond                             |             | Al ≤ 12 mil (Source)<br>Al ≤ 5 mil (Gate)     |             |                  |  |  |
| Reject ink dot size                   |             | Φ ≥ 0.3 mm                                    |             |                  |  |  |
| Decembered deterance any disapproprie | Store in    | Store in original container, in dry nitrogen, |             |                  |  |  |
| Recommended storage environment       | < 6 month   | < 6 months at an ambient temperature of 23 °C |             |                  |  |  |

# **Section VII: Chip Dimensions**



|                        |   | mm   | mil |
|------------------------|---|------|-----|
| DIE                    | Α | 4.35 | 171 |
| DIE                    | В | 4.35 | 171 |
| SOURCE<br>WIREBONDABLE | С | 3.30 | 130 |
|                        | D | 1.75 | 69  |
|                        | Е | 0.24 | 9   |
| GATE<br>WIREBONDABLE   | F | 0.46 | 18  |
|                        | G | 0.57 | 22  |



# **Die Datasheet**

GA50JT12-CAL

| Revision History                  |   |                                    |  |  |  |  |
|-----------------------------------|---|------------------------------------|--|--|--|--|
| Date Revision Comments Supersedes |   |                                    |  |  |  |  |
| 2015/02/06                        | 1 | Updated Electrical Characteristics |  |  |  |  |
| 2014/07/14                        | 0 | Initial release                    |  |  |  |  |

Published by GeneSiC Semiconductor, Inc. 43670 Trade Center Place Suite 155 Dulles, VA 20166

GeneSiC Semiconductor, Inc. reserves right to make changes to the product specifications and data in this document without notice.

GeneSiC disclaims all and any warranty and liability arising out of use or application of any product. No license, express or implied to any intellectual property rights is granted by this document.

Unless otherwise expressly indicated, GeneSiC products are not designed, tested or authorized for use in life-saving, medical, aircraft navigation, communication, air traffic control and weapons systems, nor in applications where their failure may result in death, personal injury and/or property damage.



#### **Section VIII: SPICE Model Parameters**

This is a secure document. Please copy this code from the SPICE model PDF file on our website (http://www.genesicsemi.com/images/hit\_sic/baredie/sjt/GA50JT12-CAL\_SPICE.pdf) into LTSPICE (version 4) software for simulation of the GA50JT12-CAL.

```
MODEL OF GeneSiC Semiconductor Inc.
     $Revision:
                   2.3
                                  $
     $Date: 26-FEB-2016
                                  Ś
     GeneSiC Semiconductor Inc.
     43670 Trade Center Place Ste. 155
     Dulles, VA 20166
     COPYRIGHT (C) 2016 GeneSiC Semiconductor Inc.
     ALL RIGHTS RESERVED
* These models are provided "AS IS, WHERE IS, AND WITH NO WARRANTY
 OF ANY KIND EITHER EXPRESSED OR IMPLIED, INCLUDING BUT NOT LIMITED
* TO ANY IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
* PARTICULAR PURPOSE."
 Models accurate up to 2 times rated drain current.
.model GA50JT12 NPN
+ IS
           9.833E-48
+ ISE
           1.073E-26
+ EG
           3.23
+ BF
           89
+ BR
           0.55
           9000
+ IKF
+ NF
           1
+ NE
           2
+ RB
           0.95
+ IRB
           0.005
+ RBM
           0.073
+ RE
           0.004
+ RC
           0.0125
+ CJC
           2.124E-9
+ VJC
           3.788
+ MJC
           0.537
           6.026E-09
+ CJE
           3.1791
+ VJE
           0.5295
+ MJE
+ XTI
           3
           -1.5
+ XTB
           9.00E-3
+ TRC1
+ VCEO
           1200
+ ICRATING 50
+ MFG
           GeneSiC Semiconductor
```

\* End of GA50JT12 SPICE Model