

# B HGTP3N60C3D, HGT1S3N60C3D, HGT1S3N60C3DS

Packaging

January 1997

Features

are essential.

# 6A, 600V, UFS Series N-Channel IGBT with Anti-Parallel Hyperfast Diodes

JEDEC TO-220AB

EMITTER COLLECTOR

EMITTER

COLLECTOR (FLANGE)

COLLECTOR GATE

GATE



Absolute Maximum Ratings  $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                                    | · · · · · · · · · · · · · · · · · · · | -                 |  |  |
|------------------------------------------------------------------------------------|---------------------------------------|-------------------|--|--|
|                                                                                    | HGT1S3N60C3DS                         | UNITS             |  |  |
| Collector-Emitter VoltageBV <sub>CES</sub>                                         | 600                                   | V                 |  |  |
| Collector Current Continuous                                                       |                                       |                   |  |  |
| At $T_{C} = 25^{\circ}C$ $I_{C25}$                                                 | 6                                     | А                 |  |  |
| At $T_{C} = 110^{\circ}C$                                                          | 3                                     | А                 |  |  |
| Collector Current Pulsed (Note 1)ICM                                               | 24                                    | А                 |  |  |
| Gate-Emitter Voltage Continuous                                                    | ±20                                   | V                 |  |  |
| Gate-Emitter Voltage Pulsed                                                        | ±30                                   | V                 |  |  |
| Switching Safe Operating Area at T <sub>J</sub> = 150 <sup>o</sup> C, Fig. 14 SSOA | 18A at 480V                           |                   |  |  |
| Power Dissipation Total at $T_C = 25^{\circ}C$ $P_D$                               | 33                                    | W                 |  |  |
| Power Dissipation Derating $T_{C} > 25^{\circ}C$                                   | 0.27                                  | W/ <sup>o</sup> C |  |  |
| Operating and Storage Junction Temperature Range                                   | -40 to 150                            | °C                |  |  |
| Maximum Lead Temperature for Soldering.                                            | 260                                   | °C                |  |  |
| Short Circuit Withstand Time (Note 2) at V <sub>GE</sub> = 10V, Fig 6              | 8                                     | μs                |  |  |
| NOTES:                                                                             |                                       |                   |  |  |
| 1 Repetitive Rating: Pulse width limited by maximum junction temperature           |                                       |                   |  |  |

1. Repetitive Rating: Pulse width limited by maximum junction temperature.

V<sub>CE(PK)</sub> = 360V, T<sub>J</sub> = 125<sup>o</sup>C, R<sub>GE</sub> = 82Ω.

HGTP3N60C3D, HGT1S3N60C3D тs

#### N-CHANNEL ENHANCEMENT MODE

| PARAMETER<br>ww.DataSheet4U.com      | SYMBOL               | TEST CON                                                                                                         | IDITIONS                            | MIN | TYP  | MAX  | UNITS |
|--------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|------|------|-------|
| Collector-Emitter Breakdown Voltage  | BV <sub>CES</sub>    | $I_{C} = 250 \mu A, V_{GE} =$                                                                                    | 600                                 | -   | -    | V    |       |
| Collector-Emitter Leakage Current    | ICES                 | $V_{CE} = BV_{CES}$                                                                                              | T <sub>C</sub> = 25 <sup>o</sup> C  | -   | -    | 250  | μΑ    |
|                                      |                      | V <sub>CE</sub> = BV <sub>CES</sub>                                                                              | T <sub>C</sub> = 150 <sup>o</sup> C | -   | -    | 2.0  | mA    |
| Collector-Emitter Saturation Voltage | V <sub>CE(SAT)</sub> | I <sub>C</sub> = I <sub>C110</sub> ,<br>V <sub>GE</sub> = 15V                                                    | T <sub>C</sub> = 25 <sup>o</sup> C  | -   | 1.65 | 2.0  | V     |
|                                      |                      |                                                                                                                  | T <sub>C</sub> = 150 <sup>o</sup> C | -   | 1.85 | 2.2  | V     |
| Gate-Emitter Threshold Voltage       | V <sub>GE(TH)</sub>  | I <sub>C</sub> = 250μA,<br>V <sub>CE</sub> = V <sub>GE</sub>                                                     | T <sub>C</sub> = 25 <sup>o</sup> C  | 3.0 | 5.5  | 6.0  | V     |
| Gate-Emitter Leakage Current         | I <sub>GES</sub>     | $V_{GE} = \pm 25V$                                                                                               |                                     | -   | -    | ±250 | nA    |
| Switching SOA                        | SSOA                 | T <sub>J</sub> = 150 <sup>o</sup> C                                                                              | V <sub>CE(PK)</sub> = 480V          | 18  | -    | -    | А     |
|                                      |                      | $R_G = 82\Omega$<br>$V_{GE} = 15V$<br>L = 1mH                                                                    | V <sub>CE(PK)</sub> = 600V          | 2   | -    | -    | A     |
| Gate-Emitter Plateau Voltage         | V <sub>GEP</sub>     | $I_{\rm C} = I_{\rm C110}, V_{\rm CE} = 0$                                                                       | -                                   | 8.3 | -    | V    |       |
| On-State Gate Charge                 | Q <sub>G(ON)</sub>   | IC = IC110,<br>VCE = 0.5 BVCES                                                                                   | V <sub>GE</sub> = 15V               | -   | 10.8 | 13.5 | nC    |
|                                      |                      |                                                                                                                  | V <sub>GE</sub> = 20V               | -   | 13.8 | 17.3 | nC    |
| Current Turn-On Delay Time           | t <sub>D(ON)</sub> I | $T_{J} = 150^{\circ}C$ $I_{CE} = I_{C110}$ $V_{CE(PK)} = 0.8 \text{ BV}_{CES}$ $V_{GE} = 15V$ $R_{G} = 82\Omega$ |                                     | -   | 5    | -    | ns    |
| Current Rise Time                    | t <sub>RI</sub>      |                                                                                                                  |                                     | -   | 10   | -    | ns    |
| Current Turn-Off Delay Time          | <sup>t</sup> D(OFF)I |                                                                                                                  |                                     | -   | 325  | 400  | ns    |
| Current Fall Time                    | t <sub>FI</sub>      | L = 1mH                                                                                                          | -                                   | 130 | 275  | ns   |       |
| Turn-On Energy                       | E <sub>ON</sub>      |                                                                                                                  | -                                   | 85  | -    | μJ   |       |
| Turn-Off Energy (Note 3)             | E <sub>OFF</sub>     |                                                                                                                  | -                                   | 245 | -    | μJ   |       |
| Diode Forward Voltage                | V <sub>EC</sub>      | I <sub>EC</sub> = 3A                                                                                             | -                                   | 2.0 | 2.5  | V    |       |
| Diode Reverse Recovery Time          | t <sub>RR</sub>      | $I_{EC} = 3A$ , $dI_{EC}/dt = 200A/\mu s$                                                                        |                                     | -   | 22   | 28   | ns    |
|                                      |                      | $I_{EC}$ = 1A, $dI_{EC}/dt$ = 200A/µs                                                                            |                                     | -   | 17   | 22   | ns    |
| Thermal Resistance                   | R <sub>θJC</sub>     | IGBT                                                                                                             |                                     | -   | -    | 3.75 | °C/W  |
|                                      |                      | Diode                                                                                                            | -                                   | -   | 3.0  | °C/W |       |

Electrical Spacifications  $-25^{\circ}$ C Unic -**04** 

NOTE:

3. Turn-Off Energy Loss (E<sub>OFF</sub>) is defined as the integral of the instantaneous power loss starting at the trailing edge of the input pulse and ending at the point where the collector current equals zero ( $I_{CE} = 0A$ ). The HGTP3N60C3D, HGT1S3N60C3D, and HGT1S3N60C3DS were tested per JEDEC standard No. 24-1 Method for Measurement of Power Device Turn-Off Switching Loss. This test method produces the true total Turn-Off Energy Loss. Turn-On losses include diode losses.

#### HARRIS SEMICONDUCTOR IGBT PRODUCT IS COVERED BY ONE OR MORE OF THE FOLLOWING U.S. PATENTS:

| 4,364,073 | 4,417,385 | 4,430,792 | 4,443,931 | 4,466,176 | 4,516,143 | 4,532,534 | 4,567,641 |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| 4,587,713 | 4,598,461 | 4,605,948 | 4,618,872 | 4,620,211 | 4,631,564 | 4,639,754 | 4,639,762 |
| 4,641,162 | 4,644,637 | 4,682,195 | 4,684,413 | 4,694,313 | 4,717,679 | 4,743,952 | 4,783,690 |
| 4,794,432 | 4,801,986 | 4,803,533 | 4,809,045 | 4,809,047 | 4,810,665 | 4,823,176 | 4,837,606 |
| 4,860,080 | 4,883,767 | 4,888,627 | 4,890,143 | 4,901,127 | 4,904,609 | 4,933,740 | 4,963,951 |







### HGTP3N60C3D, HGT1S3N60C3D, HGT1S3N60C3DS







FIGURE 20. INDUCTIVE SWITCHING TEST CIRCUIT



FIGURE 21. SWITCHING TEST WAVEFORMS

## **Operating Frequency Information**

Operating frequency information for a typical device (Figure 13) is presented as a guide for estimating device performance for a specific application. Other typical frequency vs collector current ( $I_{CE}$ ) plots are possible using the information shown for a typical unit in Figures 4, 7, 8, 11 and 12. The operating frequency plot (Figure 13) of a typical device shows  $f_{MAX1}$  or  $f_{MAX2}$  whichever is smaller at each point. The information is based on measurements of a typical device and is bounded by the maximum rated junction temperature.

 $f_{MAX1}$  is defined by  $f_{MAX1} = 0.05/(t_{D(OFF)I} + t_{D(ON)I})$ . Dead-time (the denominator) has been arbitrarily held to 10% of the on- state time for a 50% duty factor. Other definitions are possible.  $t_{D(OFF)I}$  and  $t_{D(ON)I}$  are defined in Figure 21.

Device turn-off delay can establish an additional frequency limiting condition for an application other than  $T_{JMAX}$ .  $t_{D(OFF)I}$  is important when controlling output ripple under a lightly loaded condition.

 $f_{MAX2}$  is defined by  $f_{MAX2} = (P_D - P_C)/(E_{OFF} + E_{ON})$ . The allowable dissipation  $(P_D)$  is defined by  $P_D = (T_{JMAX} - T_C)/R_{\theta JC}$ . The sum of device switching and conduction losses must not exceed  $P_D$ . A 50% duty factor was used (Figure 13) and the conduction losses  $(P_C)$  are approximated by  $P_C = (V_{CE} \times I_{CE})/2$ .

 $E_{ON}$  and  $E_{OFF}$  are defined in the switching waveforms shown in Figure 21.  $E_{ON}$  is the integral of the instantaneous power loss ( $I_{CE} \times V_{CE}$ ) during turn-on and  $E_{OFF}$  is the integral of the instantaneous power loss during turn-off. All tail losses are included in the calculation for  $E_{OFF}$ ; i.e. the collector current equals zero ( $I_{CE} = 0$ ).

### Handling Precautions for IGBTs

Insulated Gate Bipolar Transistors are susceptible to gateinsulation damage by the electrostatic discharge of energy through the devices. When handling these devices, care should be exercised to assure that the static charge built in the handler's body capacitance is not discharged through the device. With proper handling and application procedures, however, IGBTs are currently being extensively used in production by numerous equipment manufacturers in military, industrial and consumer applications, with virtually no damage problems due to electrostatic discharge. IGBTs can be handled safely if the following basic precautions are taken:

- Prior to assembly into a circuit, all leads should be kept shorted together either by the use of metal shorting springs or by the insertion into conductive material such as ECCOSORBD<sup>™</sup> LD26 or equivalent.
- 2. When devices are removed by hand from their carriers, the hand being used should be grounded by any suitable means - for example, with a metallic wristband.

ECCOSORBD<sup>™</sup> is a Trademark of Emerson and Cumming, Inc.

- 3. Tips of soldering irons should be grounded.
- 4. Devices should never be inserted into or removed from circuits with power on.
- 5. Gate Voltage Rating Never exceed the gate-voltage rating of  $V_{GEM}$ . Exceeding the rated  $V_{GE}$  can result in permanent damage to the oxide layer in the gate region.
- 6. Gate Termination The gates of these devices are essentially capacitors. Circuits that leave the gate open-circuited or floating should be avoided. These conditions can result in turn-on of the device due to voltage buildup on the input capacitor due to leakage currents or pickup.
- 7. **Gate Protection** These devices do not have an internal monolithic zener diode from gate to emitter. If gate protection is required an external zener is recommended.

All Harris Semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Harris Semiconductor products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Harris is believed to be accurate and reliable. However, no responsibility is assumed by Harris or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Harris or its subsidiaries.

#### Sales Office Headquarters

For general information regarding Harris Semiconductor and its products, call 1-800-4-HARRIS

#### NORTH AMERICA

Harris Semiconductor P. O. Box 883, Mail Stop 53-210 Melbourne, FL 32902 TEL: 1-800-442-7747 (407) 729-4984 FAX: (407) 729-5321

## EUROPE

Harris Semiconductor Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05



ASIA Harris Semiconductor PTE Ltd. No. 1 Tannery Road Cencon 1, #09-01 Singapore 1334 TEL: (65) 748-4200 FAX: (65) 748-0400