# **DPDT CMOS Analog Switch** ### HI-5046A/883 This CMOS analog switch offers low-resistance switching performance for analog voltages up to the supply rails and for signal currents up to 70mA. "ON" resistance is low and stays reasonably constant over the full range of operating signal voltage and current. $R_{ON}$ remains exceptionally constant for input voltages between +5V and -5V and currents up to 50mA. Switch impedance also changes very little over temperature, particularly between 0 °C and +75 °C. $R_{ON}$ is nominally $25\Omega$ for the HI-5046A/883. This device provides break-before-make switching and is TTL and CMOS compatible for maximum application versatility. Performance is further enhanced by Dielectric Isolation processing which insures latch-free operation with very low input and output leakage currents (0.8nA at +25°C). The HI-5046A/883 also features very low power operation (1.5mW at +25°C). The HI-5046A/883 is available in a 16 Ld CerDIP package and is specified over the temperature range of -55°C to +125°C. ### **Features** - This Circuit is Processed in Accordance to MIL-STD-883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1. - High Current Capability . . . . . . . . . 70mA (Max) - Break-Before-Make Switching - Turn-On Time......370ns (Typ), 800ns (Max) - Turn-Off Time .................280ns (Typ), 400ns (Max) - · No Latch Up - Input MOS Gates are Protected from Electrostatic Discharge - DTL, TTL, CMOS, PMOS Compatible ## Applications - High Frequency Analog - · Sample and Hold - Digital Filters - . Operational Amplifier Gain Switching # **Pin Configuration** HI1-5046/883 (16 LD CERDIP) TOP VIEW #### **LOGIC "O" INPUT** NOTE: Unused pins may be internally connected. Ground all unused pins. # **Ordering Information** | PART NUMBER | PART<br>MARKING | TEMP. RANGE<br>(°C) | | PKG.<br>DWG. # | |---------------|-----------------|---------------------|--------------|----------------| | HI1-5046A/883 | HI1-5046A/883 | -55 to +125 | 16 Ld CerDIP | F16.3 | ## **Functional Diagram** ### LOGIC "1" INPUT #### TYPICAL SWITCH NOTE: Source and Drain are arbitrarily depicted as Analog Input and Output, respectively. They may be interchanged without affecting performance. ### **Absolute Maximum Ratings** | Voltage Between V+ and V- Terminals | 36V | |----------------------------------------------------|----------------------------| | ±V <sub>SUPPLY</sub> to Ground (V+, V-) | ±18V | | V <sub>R</sub> to Ground | V <sub>SUPPLY</sub> | | V <sub>L</sub> to Ground | +V <sub>SUPPLY</sub> | | Digital and Analog Input Voltage $(V_A, V_S, V_D)$ | . +V <sub>SUPPLY</sub> +4V | | | -V <sub>SUPPLY</sub> -4V | | Peak Current (Source to Drain) | | | (Pulse at 1ms, 10% Duty Cycle Max) | 70mA | | Continuous Current Any Pin | 20mA | | ESD Rating | <2000V | ### **Thermal Information** | Thermal Resistance | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | |---------------------------------------------|------------------------|------------------------| | CerDIP Package | 82 | 20 | | Package Power Dissipation at +75°C | | | | CerDIP Package | | 1.0W | | Package Power Dissipation Derating Factor a | above +75°C | | | CerDIP Package | | 12.3mW/°C | | Junction Temperature | | +175°C | | Storage Temperature Range | ( | 65°C to +150°C | | Lead Temperature (Soldering 10s) | | +300°C | | | | | ### **Recommended Operating Conditions** | Operating Temperature Range | 55°C to +125°C | |-------------------------------------------|----------------------| | Operating Supply Voltage Range | ±15V | | Logic Supply Voltage (V <sub>L</sub> ) | +5.0V | | Logic Reference Voltage (V <sub>R</sub> ) | 0.0V | | Analog Input Voltage (V <sub>S</sub> ) | ±V <sub>SUPPLY</sub> | | Address Low Level (V <sub>AL</sub> ) | | | Address High Level (VAH) | 2.4V to +5.0V | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. ### TABLE 1. D.C. ELECTRICAL PERFORMANCE SPECIFICATIONS Device Tested at: Supply Voltage = $\pm$ 15V, V<sub>L</sub> = +5.0V, V<sub>R</sub> = 0.0V, V<sub>AH</sub> = 2.4V, V<sub>AL</sub> = +0.8V, unused pins are grounded, unless otherwise specified. | D.C. PARAMETERS | SYMBOL | CONDITIONS | GROUP A<br>SUBGROUPS | TEMPERATURE (°C) | MIN | MAX | UNITS | |----------------------------|---------------------|-----------------------------------------------------------------------|----------------------|------------------|------|-----|-------| | Switch "ON" Resistance | R <sub>DS2</sub> | V <sub>D</sub> = -10V, I <sub>S</sub> = 10mA<br>S1/S2/S3/S4 | 1 | +25 | - | 45 | Ω | | | | | 2, 3 | -55 to +125 | - | 50 | Ω | | | | V <sub>D</sub> = 10V, I <sub>S</sub> = -10mA | 1 | +25 | - | 45 | Ω | | | | S1/S2/S3/S4 | 2, 3 | -55 to +125 | - | 50 | Ω | | Source "OFF" | I <sub>S(OFF)</sub> | $V_S = -10V, V_D = 10V$ | 1 | +25 | -1 | 1 | nA | | Leakage Current | | S1/S2/S3/S4 | 2, 3 | -55 to +125 | -100 | 100 | nA | | | | V <sub>S</sub> = 10V, V <sub>D</sub> = -10V | 1 | +25 | -1 | 1 | nA | | | | S1/S2/S3/S4 | 2, 3 | -55 to +125 | -100 | 100 | nA | | Drain "OFF" | I <sub>D(OFF)</sub> | V <sub>D</sub> = -10V, V <sub>S</sub> = 10V<br>S1/S2/S3/S4 | 1 | +25 | -1 | 1 | nA | | Leakage Current | | | 2, 3 | -55 to +125 | -100 | 100 | nA | | | | V <sub>D</sub> = 10V, V <sub>S</sub> = -10V<br>S1/S2/S3/S4 | 1 | +25 | -1 | 1 | nA | | | | | 2, 3 | -55 to +125 | -100 | 100 | nA | | Channel "ON" | I <sub>D(ON)</sub> | $V_D = V_S = 10V$<br>S1/S2/S3/S4<br>$V_D = V_S = -10V$<br>S1/S2/S3/S4 | 1 | +25 | -2 | 2 | nA | | Leakage Current | | | 2, 3 | -55 to +125 | -200 | 200 | nA | | | | | 1 | +25 | -2 | 2 | nA | | | | | 2, 3 | -55 to +125 | -200 | 200 | nA | | Low Level Address Current | I <sub>AL</sub> | V <sub>A</sub> = 0V | 1 | +25 | -1 | 1 | μA | | | | | 2, 3 | -55 to +125 | -10 | 1 | μA | | High Level Address Current | I <sub>AH</sub> | V <sub>A</sub> = 2.4V, 5V | 1 | +25 | -1 | 1 | μA | | | | | 2, 3 | -55 to +125 | -1 | 10 | μA | | Positive Supply Current | +I <sub>CC</sub> | V <sub>A</sub> = 0V, 5V | 1 | +25 | - | 200 | μA | | | | | 2, 3 | -55 to +125 | - | 300 | μA | | Negative Supply Current | -lcc | V <sub>A</sub> = 0V, 5V | 1 | +25 | -200 | - | μA | | | | | 2, 3 | -55 to +125 | -300 | - | μA | ## HI-5046A/883 ### TABLE 1. D.C. ELECTRICAL PERFORMANCE SPECIFICATIONS (Continued) Device Tested at: Supply Voltage = $\pm$ 15V, V<sub>L</sub> = +5.0V, V<sub>R</sub> = 0.0V, V<sub>AH</sub> = 2.4V, V<sub>AL</sub> = +0.8V, unused pins are grounded, unless otherwise specified. | D.C. PARAMETERS | SYMBOL | CONDITIONS | GROUP A<br>SUBGROUPS | TEMPERATURE<br>(°C) | MIN | MAX | UNITS | |--------------------------|-----------------|-------------------------|----------------------|---------------------|------|-----|-------| | Logic Supply Current | +IL | V <sub>A</sub> = 0V, 5V | 1 | +25 | - | 200 | μΑ | | | | | 2, 3 | -55 to +125 | - | 300 | μΑ | | Reference Supply Current | +I <sub>R</sub> | V <sub>A</sub> = 0V, 5V | 1 | +25 | -200 | - | μΑ | | | | | 2, 3 | -55 to +125 | -300 | - | μΑ | #### **TABLE 2. A.C. ELECTRICAL PERFORMANCE SPECIFICATIONS** Device Tested at: Supply Voltage = $\pm$ 15V, $V_L = +5.0V$ , $V_R = 0.0V$ , $V_{AH} = +5.0V$ , $V_{AL} = +0.0V$ , unused pins are grounded, unless otherwise specified. | PARAMETERS | SYMBOL | CONDITIONS | GROUP A<br>SUBGROUPS | TEMPERATURE<br>(°C) | MIN | MAX | UNITS | |-----------------|--------------------|-------------------------------------------------|----------------------|---------------------|-----|-----|-------| | Turn "ON" Time | (0) | $V_S = 10V, -10V$ $C_L = 10pF$ $R_L = 1k\Omega$ | 11 | -55 | - | 450 | ns | | | | | 9 | +25 | - | 500 | ns | | | | | 10 | +125 | - | 800 | ns | | Turn "OFF" Time | t <sub>(OFF)</sub> | V <sub>S</sub> = 10V, -10V | 11 | -55 | - | 350 | ns | | | | $C_L = 10pF$<br>$R_L = 1k\Omega$ | 9 | +25 | - | 450 | ns | | | | 112 | 10 | +125 | - | 600 | ns | ### TABLE 3. ELECTRICAL PERFORMANCE SPECIFICATIONS (NOTE 1) Device Characterized at: $+V_{SUPPLY} = +15V$ , $-V_{SUPPLY} = -15V$ , GND = 0V | PARAMETERS | SYMBOL | CONDITIONS | NOTE | TEMPERATURE (°C) | MIN | MAX | UNITS | |-----------------------------------------------|------------------------|------------------------------------------------------------------------|------|------------------|-----|-----|-------| | "ON" Resistance Match<br>(Channel to Channel) | r <sub>ON2</sub> Match | $V_D = \pm 10V$ $I_D = 10\text{mA}$ | 1 | +25 | - | 10 | Ω | | Address Capacitance | C <sub>A</sub> | V <sub>A</sub> = 0V, 5V | 1 | +25 | - | 45 | pF | | Switch Input Capacitance | C <sub>S (OFF)</sub> | Switch Off: V <sub>A</sub> = 0V | 1 | +25 | - | 60 | pF | | Switch Output Capacitance | C <sub>D (OFF)</sub> | Switch Off: V <sub>A</sub> = 0V | 1 | +25 | - | 60 | pF | | | C <sub>D (ON)</sub> | Switch On: V <sub>A</sub> = 5V | 1 | +25 | - | 60 | pF | | Drain to Source Capacitance | C <sub>DS (OFF)</sub> | Switch Off: V <sub>A</sub> = 0V | 1 | +25 | - | 10 | pF | | Off Isolation | V <sub>ISO</sub> | $V_S = 2V_{P-P} @ f = 100kHz,$<br>$R_L = 100\Omega$ | 1 | +25 | 1 | 60 | dB | | Crosstalk | V <sub>CT</sub> | $V_S = 2V_{P-P} @ f = 100kHz,$<br>$R_L = 100\Omega$ | 1 | +25 | 1 | 60 | dB | | Charge Transfer Error | V <sub>CTE</sub> | $V_S = GND$ , $C_L = 0.01 \mu F$<br>$V_A = 0V$ to $4V$ @ $f = 200 kHz$ | 1 | +25 | - | 30 | mV | ### NOTE: #### **TABLE 4. ELECTRICAL TEST REQUIREMENTS** | MIL-STD-883 TEST REQUIREMENTS | SUBGROUPS (Tables 1 and 2) | |---------------------------------------------|-----------------------------| | Interim Electrical Parameters (Pre Burn-in) | 1 | | Final Electrical Test Parameters | 1 (Note 2), 2, 3, 9, 10, 11 | | Group A Test Requirements | 1, 2, 3, 9, 10, 11 | | Groups C & D Endpoints | 1 | ### NOTE: 2. PDA applies to Subgroup 1 only. <sup>1.</sup> Parameters listed in Table 3 are controlled via design or process parameters and are not directly tested at final production. These parameters are lab characterized upon initial design release, or upon design changes. These parameters are guaranteed by characterization based upon data from multiple production runs which reflect lot to lot and within lot variation. # **Test Circuits** FIGURE 1. $R_{DS}$ FIGURE 3. I<sub>D(OFF)</sub> FIGURE 5. ADDRESS CURRENTS FIGURE 4. I<sub>D(ON)</sub> FIGURE 6. SUPPLY CURRENTS ## Test Circuits (Continued) NOTE: Applies only to dual or double throw switches. FIGURE 7. OFF ISOLATION FIGURE 8. CROSSTALK NOTE: V<sub>CTE</sub> may be a positive or negative value. **FIGURE 9. CHARGE TRANSFER** ## **Test Characteristics** FIGURE 10. ON/OFF SWITCH TIME $(t_{ON}, t_{OFF})$ # **Test Characteristics** (Continued) FIGURE 11. SWITCHING TIMES FOR DIGITAL TRANSITION FIGURE 12. SWITCHING TIMES FOR NEGATIVE DIGITAL TRANSITION # **Test Waveforms** Vertical Scale: Input = 5V/Div, (TTL; $V_{AH} = 5V$ , $V_{AL} = 0V$ ) Output = 5V/Div Horizontal Scale: 100ns/Div FIGURE 13. Vertical Scale: Input = 5V/Div, (CMOS; $V_{AH} = 10V$ , $V_{AL} = 0V$ ) Output = 5V/Div Horizontal Scale: 100ns/Div FIGURE 14. # **Burn-In Circuit** ### HI-5046A/883 CERAMIC DIP #### NOTES: $$\begin{split} &R_1 \text{ thru } R_4 = 10 \text{k}\Omega, \pm 5\%, \, 1/4 \text{W (Min)} \\ &C_1, \, C_2, \, C_3 = 0.01 \mu\text{F/Socket (Min) or } 0.1 \mu\text{F/Row, (Min)} \\ &D_1, \, D_2, \, D_3 = 1 \text{N4}002 \text{ or Equivalent/Board} \\ &V_L = 5.5 \text{V} \pm 0.5 \text{V} \\ &A_2 = A_2 = 5.5 \text{V} \pm 0.5 \text{V} \\ &| \, (\text{V+}) - (\text{V-}) \, | \, = 30 \text{V} \end{split}$$ # **Schematic Diagrams** NOTE: Connect $V_{\perp}$ for minimizing power consumption when driving from CMOS circuits. FIGURE 16. SWITCH CELL FIGURE 15. TTL/CMOS REFERENCE CIRCUIT All N-Channel bodies to V-, all P-Channel bodies to V+, except as shown. DIGITAL INPUT BUFFER AND LEVEL SHIFTER ## **Die Characteristics** ### **DIE DIMENSIONS:** 96mils x 81mils x 19mils (2430µm x 2050µm x 480µm ### **METALLIZATION:** Type: Aluminum Thickness: 16kÅ ±2kÅ ### **GLASSIVATION:** Type: Nitride over Silox Silox Thickness: $12k\mathring{A} \pm 2k\mathring{A}$ Nitride Thickness: $3.5k\mathring{A} \pm 1k\mathring{A}$ SUBSTRATE POTENTIAL (Powered-up): V- **DEVICE COUNT: 82** **WORST CASE CURRENT DENSITY:** $1.0 \times 10^5 \text{A/cm}^2$ at 20 mA # **Metallization Mask Layout** HI-5046A/883 NOTE: Unused pins may be connected. Ground all unused pins. **Design Information** The information contained in this section has been developed through characterization and is for use as application and design information only. No guarantee is implied. ## **Typical Performance Curves** $T_A = +25$ °C, $V_{SUPPLY} = \pm 15V$ FIGURE 17. ON RESISTANCE vs ANALOG SIGNAL LEVEL AND POWER SUPPLY VOLTAGE FIGURE 18. NORMALIZED ON RESISTANCE vs TEMPERATURE FIGURE 19. NORMALIZED ON RESISTANCE vs ANALOG CURRENT FIGURE 20. ON/OFF LEAKAGE CURRENTS vs TEMPERATURE FIGURE 21. OFF ISOLATION vs FREQUENCY FIGURE 22. CROSSTALK vs FREQUENCY **Design Information** The information contained in this section has been developed through characterization and is for use as application and design information only. No guarantee is implied. ## Typical Performance Curves $T_A = +25 \,^{\circ} \, C$ , $V_{SUPPLY} = \pm 15 V$ (Continued) FIGURE 23. POWER CONSUMPTION vs FREQUENCY ### Ceramic Dual-In-Line Frit Seal Packages (CERDIP) #### NOTES: - Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2. - 5. This dimension allows for off-center lid, meniscus, and glass overrun. - 6. Dimension Q shall be measured from the seating plane to the base plane. - 7. Measure dimension S1 at all four corners. - 8. N is the maximum number of terminal positions. - 9. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 10. Controlling dimension: INCH. $F16.3 \ \text{mil-std-1835 gdip1-t16 (d-2, configuration a)} \\ 16 \ \text{Lead ceramic dual-in-line frit seal package}$ | | INC | HES | MILLIN | | | |--------|-----------|-----------|----------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | A | - | 0.200 | - | 5.08 | - | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | с | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | D | - | 0.840 | - | 21.34 | 5 | | Е | 0.220 | 0.310 | 5.59 | 7.87 | 5 | | e | 0.100 BSC | | 2.54 BSC | | - | | eA | 0.300 | BSC | 7.62 BSC | | - | | eA/2 | 0.150 | 0.150 BSC | | BSC | - | | L | 0.125 | 0.200 | 3.18 | 5.08 | - | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 | | S1 | 0.005 | - | 0.13 | - | 7 | | α | 90° | 105° | 90° | 105° | - | | aaa | - | 0.015 | - | 0.38 | - | | bbb | - | 0.030 | - | 0.76 | - | | ccc | - | 0.010 | - | 0.25 | - | | M | - | 0.0015 | - | 0.038 | 2,3 | | N | 1 | 6 | 1 | 6 | 8 | Rev. 0 4/94 For additional products, see <a href="https://www.intersil.com/product-tree">www.intersil.com/product-tree</a> Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/design/quality">www.intersil.com/design/quality</a> Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com intersil