## **MAMBA™: HI-6135**



3.3V MIL-STD-1553 / MIL-STD-1760 Compact Remote Terminal with SPI Host Interface

November, 2016

## **GENERAL DESCRIPTION**

The 3.3V CMOS HI-6135 device is a member of Holt's MIL-STD-1553 MAMBA<sup>™</sup> family and provides a complete Remote Terminal interface between a host processor and MIL-STD-1553B bus. The terminal communicates with the MIL-STD-1553 buses through an on-chip dual bus transceiver and external transformers. The user allocates 16K bytes of on-chip static RAM to suit application requirements.

The HI-6135 communicates with the host via a 40 MHz 4-wire serial peripheral interface (SPI). Programmable interrupts provide terminal status to the host processor. Circular data buffers in RAM have interrupts for rollover and programmable "level attained".

The HI-6135 can be configured for automatic selfinitialization after reset. A dedicated SPI port reads data from an external serial EEPROM to fully configure registers and RAM and optionally start execution.

## **FEATURES**

- 8K x 17-bit words internal static RAM with parity
- Autonomous terminal operation requires minimal host intervention.
- 40 MHz SPI Host Interface.
- MIL-STD-1760 option sets Busy bit in Status Word response during initialization.
- World's smallest RT solution, QFN package measures just 6mm x 6mm.
- 16-bit time tag counter and independent clock sources.
- 64-Word Interrupt Log Buffer queues the most recent 32 interrupts. Hardware-assisted interrupt decoding quickly identifies interrupt sources.
- Built-in self-test for protocol logic, digital signal paths and internal RAM.
- Optional self-initialization at reset uses external serial EEPROM.
- ±8kV ESD Protection (HBM, all pins).
- Two temperature ranges: -40°C to +85°C, or -55°C to +125°C with optional burn-in.
- RoHS compliant and Tin / Lead options available.

## **PIN CONFIGURATION (TOP)**



48 - Pin Plastic Quad Flat Pack (PQFP)

NOTES:

## Table of Contents

| 1. | BLOCK DIAGRAM |                                             |    |  |
|----|---------------|---------------------------------------------|----|--|
| 2. | FEAT          | URE OVERVIEW                                | 11 |  |
|    | 2.1.          | Remote Terminal Operation                   | 11 |  |
|    | 2.2.          | Interrupts                                  | 11 |  |
|    | 2.3.          | Reset and Initialization                    | 11 |  |
| 3. | PIN D         | DESCRIPTIONS                                | 12 |  |
| 4. | MEM           | ORY MAP                                     | 15 |  |
| 5. | RAM           | STRUCTURES                                  | 16 |  |
|    | 5.1.          | Interrupt Log Data Buffer                   | 16 |  |
|    | 5.2.          | Command Illegalization Table                | 16 |  |
|    | 5.3.          | Descriptor Table                            | 16 |  |
|    | 5.4.          | Temporary Receive Buffers                   | 16 |  |
|    | 5.5.          | Message Data Buffers                        |    |  |
|    | 5.6.          | Storage for Mode Code Commands              | 16 |  |
| 6. | HAR           | DWARE FEATURES                              | 17 |  |
|    | 6.1.          | Remote Terminal Address Inputs              | 17 |  |
|    | 6.2.          | Dual Transceivers for MIL-STD-1553 Bus      | 17 |  |
|    | 6.3.          | Encoder and Decoders                        | 17 |  |
|    | 6.4.          | Auto-Initialization Serial EEPROM Interface | 17 |  |
|    | 6.5.          | Transmit Time-out Fail-Safe Counter         | 17 |  |
|    | 6.6.          | MIL-STD-1760 Mode                           | 17 |  |
| 7. | REGI          | STER & MEMORY ADDRESSING                    | 18 |  |
| 8. | REGI          | STER DEFINITIONS                            | 18 |  |
| 9. | REGISTERS     |                                             |    |  |
|    | 9.1.          | Master Configuration Register 1 (0x0000)    | 21 |  |
|    | 9.2.          | Master Configuration Register 2 (0x004E)    | 24 |  |
|    | 9.3.          | Master Status and Reset Register (0x0001)   | 26 |  |
|    | 9.4.          | Overview of Interrupts                      | 27 |  |
|    | 9.5.          | Hardware Interrupt Behavior                 |    |  |

|     | 9.6.   | Interrupt Count & Log Address Register (0x000A)                      | 29 |
|-----|--------|----------------------------------------------------------------------|----|
|     | 9.7.   | Interrupt Log Buffer                                                 | 29 |
|     | 9.8.   | Hardware Interrupt Registers                                         | 32 |
|     |        | 9.8.1. Hardware Interrupt Enable Register (0x000F)                   | 32 |
|     |        | 9.8.2. Hardware Pending Interrupt Register (0x0006)                  | 32 |
|     |        | 9.8.3. Hardware Interrupt Output Enable Register (0x0013)            | 32 |
|     | 9.9.   | Extended Configuration Register (0x004D)                             | 35 |
|     | 9.10.  | Time Tag Counter Configuration                                       | 37 |
|     | 9.11.  | Time Tag Counter Configuration Register (0x0039)                     | 37 |
|     | 9.12.  | Memory Address Pointer Registers                                     | 39 |
| 10. | REMO   | OTE TERMINAL REGISTERS                                               | 41 |
|     | 10.1.  | Remote Terminal Configuration Register (0x0017)                      | 41 |
|     | 10.2.  | Remote Terminal Operational Status Register (0x0018)                 | 45 |
|     | 10.3.  | Remote Terminal Current Command Register (0x0002)                    | 46 |
|     | 10.4.  | Remote Terminal Current Control Word Address Register (0x0003)       | 47 |
|     | 10.5.  | Remote Terminal Descriptor Table Base Address Register (0x0019)      | 47 |
|     | 10.6.  | Remote Terminal MIL-STD-1553 Status Word Bits Register (0x001A)      | 47 |
|     | 10.7.  | Remote Terminal Current Message Information Word Register (0x001B)   | 49 |
|     | 10.8.  | Remote Terminal Bus A Select Register (0x001C)                       | 49 |
|     | 10.9.  | Remote Terminal Bus B Select Register (0x001D)                       | 50 |
|     | 10.10. | Remote Terminal Built-In Test (BIT) Word Register (0x001E)           | 50 |
|     | 10.11. | Remote Terminal Alternate Built-In Test (BIT) Word Register (0x001F) | 52 |
|     | 10.12. | Remote Terminal Time Tag Counter Register (0x0049)                   | 52 |
|     | 10.13. | Remote Terminal Time Tag Utility Register (0x004A)                   |    |
|     |        | 10.13.1. RT Time Tag Counter Loading                                 | 53 |
|     |        | 10.13.2. RT Time Tag Count Match Interrupts                          | 53 |
|     | 10.14. | Remote Terminal Interrupt Registers and Their Use                    | 54 |
|     |        | 10.14.1. Remote Terminal Interrupt Enable Register (0x0012)          | 55 |
|     |        | 10.14.2. Remote Terminal Pending Interrupt Register (0x0009)         | 55 |
|     |        | 10.14.3. Remote Terminal Interrupt Output Enable Register (0x0016)   | 55 |
| 11. | REMO   | OTE TERMINAL CONFIGURATION AND OPERATION                             | 57 |
|     | 11.1.  | Command Responses                                                    | 57 |
|     |        | 11.1.1. RT to RT Commands.                                           |    |
|     | 11.2.  | Command Illegalization Table                                         | 59 |

|     | 11.3. | Temporary Receive Data Buffer |                                              |    |  |
|-----|-------|-------------------------------|----------------------------------------------|----|--|
|     | 11.4. | Descrip                       | otor Table                                   | 64 |  |
|     |       | 11.4.1.                       | Receive Subaddress Control Word              | 67 |  |
|     |       | 11.4.2.                       | Transmit Subaddress Control Word             | 70 |  |
|     |       | 11.4.3.                       | Data Buffer Options for Mode Code Commands   | 73 |  |
|     |       | 11.4.4.                       | Receive Mode Control Word                    | 74 |  |
|     |       | 11.4.5.                       | Transmit Mode Control Word                   | 77 |  |
| 12. | REM   | OTE TE                        | RMINAL MESSAGE DATA BUFFERS                  |    |  |
|     | 12.1. | Subadd                        | Iress Message Information Words              | 81 |  |
|     |       | 12.1.1.                       | Receive Subaddress Command                   | 81 |  |
|     |       | 12.1.2.                       | Transmit Subaddress Command                  | 83 |  |
|     | 12.2. | Mode C                        | Command Message Information Words            | 85 |  |
|     |       | 12.2.1.                       | Receive Mode Command                         | 85 |  |
|     |       | 12.2.2.                       | Transmit Mode Command                        | 87 |  |
|     | 12.3. | Ping-Po                       | ong Data Buffering                           |    |  |
|     |       | 12.3.1.                       | Double Buffered (Ping-Pong) Mode             | 89 |  |
|     |       | 12.3.2.                       | Ping-Pong Enable / Disable Handshake         | 90 |  |
|     |       | 12.3.3.                       | Broadcast Message Handling in Ping-Pong Mode | 92 |  |
|     | 12.4. | Indexed                       | d Data Buffer Mode                           |    |  |
|     |       | 12.4.1.                       | Single Message Mode                          | 94 |  |
|     |       | 12.4.2.                       | Broadcast Message Handling in Index Mode     | 94 |  |
|     | 12.5. | Circular                      | r Buffer Mode 1                              |    |  |
|     | 12.6. | Circular                      | r Buffer Mode 2                              |    |  |
| 13. | REM   | OTE TE                        | RMINAL MODE COMMAND PROCESSING               |    |  |
|     | 13.1. | Genera                        | I Considerations                             |    |  |
|     | 13.2. | Mode C                        | Command Interrupts                           |    |  |
|     | 13.3. |                               | Command Data Words                           |    |  |
|     | 13.4. |                               | rd Mode Command Processing                   |    |  |
|     | 13.5. |                               | ed Mode Command Processing                   |    |  |
| 11  | SEDI  | -                             | ROM PROGRAMMING UTILITY                      |    |  |
| 14. |       |                               |                                              |    |  |
|     | 14.1. |                               | the Auto-Initialization EEPROM               |    |  |
|     | 14.2. |                               | 8K Word Checksum Used by Auto-Initialization |    |  |
|     | 14.3. | Fast Ini                      | tialization Option using EE2K Pin            |    |  |

| 15. | RESET AND INITIALIZATION                         |                                                                                     |       |  |  |
|-----|--------------------------------------------------|-------------------------------------------------------------------------------------|-------|--|--|
|     | 15.1.                                            | Hardware Master Reset and Optional Auto-Initialization                              | 115   |  |  |
|     | 15.2.                                            | Initialization using EE2K Pin                                                       | 117   |  |  |
|     | 15.3. Memory Test Fail Address Register (0x0024) |                                                                                     |       |  |  |
|     | 15.4.                                            | Remote Terminal Software Reset                                                      | 119   |  |  |
|     | 15.5.                                            | MIL-STD-1760 Mode of Operation                                                      | 120   |  |  |
| 16. | SELF-                                            | TEST                                                                                | 121   |  |  |
|     | 16.1.                                            | Optional RAM Self-Test after Hardware Master Reset                                  | 121   |  |  |
|     | 16.2.                                            | Host-Directed Self-Test                                                             | 121   |  |  |
|     |                                                  | 16.2.1. Self-Test Control Register (0x0028)                                         | .121  |  |  |
|     |                                                  | 16.2.2. Loopback Test Transmit Data Register (0x001F)                               | . 125 |  |  |
|     |                                                  | 16.2.3. Loopback Test Receive Data Register (0x0002)                                | . 125 |  |  |
|     |                                                  | 16.2.4. RAM Self-Test Fail Address Register (0x001B)                                |       |  |  |
|     |                                                  | 16.2.5. Host-Directed RAM Self-Test                                                 |       |  |  |
|     |                                                  | 16.2.6. Host-Directed RT-Mode Loopback Testing (On-Line Analog or Off-Line Digital) | 126   |  |  |
| 17. | HOST                                             | SERIAL PERIPHERAL INTERFACE (SPI)                                                   | 128   |  |  |
|     | 17.1.                                            | Serial Peripheral Interface (SPI) Basics                                            | 128   |  |  |
|     | 17.2.                                            | SPI Commands                                                                        | 129   |  |  |
|     | 17.3.                                            | Fast-Access Commands for Registers 0-15                                             | 129   |  |  |
|     | 17.4.                                            | Fast-Access Write Commands for Registers 0-63                                       | 129   |  |  |
|     | 17.5.                                            | Indirect Addressing of RAM and Registers                                            | 129   |  |  |
|     | 17.6.                                            | Data Prefetch for SPI Read Cycles                                                   | 132   |  |  |
|     | 17.7.                                            | Special Purpose Commands                                                            | 132   |  |  |
|     | 17.8.                                            | RT Descriptor Table Prefetch Exceptions                                             | 134   |  |  |
| 18. | APPE                                             | NDIX: RT MESSAGES RESPONSES, OPTIONS & EXCEPTIONS                                   | 139   |  |  |
| 19. | ELEC                                             | TRICAL CHARACTERISTICS                                                              | 166   |  |  |
|     | 19.1.                                            | Absolute Maximum Ratings                                                            | 166   |  |  |
|     | 19.2.                                            | Recommended Operating Conditions                                                    | 166   |  |  |
|     | 19.3.                                            | DC Electrical Characteristics                                                       | 166   |  |  |
|     | 19.4.                                            | AC Electrical Characteristics — Host Bus Interface (SPI) Timing                     | 168   |  |  |
| 20. | MIL-STD-1553 BUS INTERFACE                       |                                                                                     |       |  |  |
| 21. | . ORDERING INFORMATION                           |                                                                                     |       |  |  |

| 22. I | REVISION HISTORY   | 171 |
|-------|--------------------|-----|
| 23. I | PACKAGE DIMENSIONS | 172 |

# List of Figures

| Figure 1. Block Diagram                                                                               | 10    |
|-------------------------------------------------------------------------------------------------------|-------|
| Figure 2. Address Mapping for Registers and RAM                                                       | 15    |
| Figure 3. Fixed Address Mapping for Interrupt Log Buffer                                              | 31    |
| Figure 4. MIL-STD-1553 Command Word Structure                                                         | 57    |
| Figure 5. Deriving the Illegalization Table Address From the Received Command Word                    | 61    |
| Figure 6. Address Mapping for Illegalization Table                                                    | 62    |
| Figure 7. Summary of Illegalization Table Addresses for Mode Code Commands                            | 63    |
| Figure 8. Address Mapping for RT Descriptor Table                                                     | 66    |
| Figure 9. Deriving a Descriptor Table Control Word Address From Command Word                          | 67    |
| Figure 10. Illustration of Ping-Pong Buffer Mode                                                      | 91    |
| Figure 11. Ping-Pong Buffer Mode Example for a Receive Subaddress                                     | 93    |
| Figure 12. Illustration of Indexed Buffer Mode                                                        | 96    |
| Figure 13. Indexed Buffer Mode Example for a Receive Subaddress (broadcast disabled)                  | 97    |
| Figure 14. Illustration of Circular Buffer Mode 1                                                     | 100   |
| Figure 15. Circular Buffer Mode 1 Example for a Receive Subaddress                                    | 101   |
| Figure 16. Illustration of Circular Buffer Mode 2                                                     | 105   |
| Figure 17. Circular Buffer Mode 2 Example for a Receive Subaddress                                    | 106   |
| Figure 18. Generalized Single-Byte Transfer Using SPI Protocol.<br>SCK is Shown for SPI Modes 0 and 3 | . 128 |
| Figure 19. Single-Word (2-Byte) Read From RAM or a Register                                           | 130   |
| Figure 20. Single-Word (2-Byte) Write To RAM or a Register                                            | 131   |
| Figure 21. Host Bus Interface Timing Diagram                                                          | 168   |
| Figure 22. Bus Connection Example using HI-6135                                                       | 169   |
| Figure 23. MIL-STD-1553 Direct Coupled Test Circuits                                                  | 169   |
| Figure 24. MIL-STD-1553 Transformer Coupled Test Circuits                                             | . 169 |

## List of Tables

| Table 1. | Pin Descriptions                                                                                       | 12 |
|----------|--------------------------------------------------------------------------------------------------------|----|
| Table 2. | Host Interface Pins                                                                                    | 14 |
| Table 3. | Register Summary                                                                                       | 19 |
| Table 4. | Summary of Data Buffer Modes.                                                                          | 81 |
| Table 5. | Circular Buffer Mode 2 (Initialization factors based on message block size) 1                          | 03 |
| Table 6. | Mode Code Command Summary 1                                                                            | 08 |
| Table 7. | Terminal Unlock Word Encoding1                                                                         | 12 |
| Table 8. | Registers are not written using EEPROM data1                                                           | 13 |
| Table 9. | READY delay times: from $\overline{\text{MR}}$ input pin rising edge to READY output pin rising edge.1 | 15 |
| Table 10 | ). RT Soft Reset Summary1                                                                              | 19 |
| Table 11 | . Fast-Access SPI Commands for Lower Registers1                                                        | 37 |
| Table 12 | 2. SPI Commands using Memory Address Pointer 1                                                         | 38 |

## 1. BLOCK DIAGRAM



HI-6135 MIL-STD-1553 Terminal with SPI Host Interface



## 2. FEATURE OVERVIEW

#### 2.1. Remote Terminal Operation

The RT is software compatible with Holt's popular HI-6130/31 Remote Terminal. The Remote Terminal operates with a dedicated 8K x 17-bit RAM with automatic parity check. RAM buffer options include single, double and 2 circular buffer choices.

#### 2.2. Interrupts

Host interrupts can originate from device hardware or any of the enabled terminal devices (up to 4 devices). A circular 64-word Interrupt Log Buffer retains interrupt information from the last 32 interrupts, while the hardware maintains a count of occurring interrupts since the previous host buffer service.

Hardware-assisted interrupt decoding provides quick identification of the interrupt source. When a hardware interrupt occurs (e.g., Bus A Loopback Failure), a Pending Hardware Interrupt register bit explicitly identifies the interrupt source.

#### 2.3. Reset and Initialization

After hardware Master Reset, there are two initialization methods: host initialization or self-initialization from external serial EEPROM. For host initialization, the host processor uses the 4-wire SPI to load registers and initialize tables, data buffers, etc. in internal static RAM. For self-initialization, the device uses setup information contained within an external serial EEPROM. A dedicated 4-wire SPI port reads data from the serial EEPROM and writes it to registers and RAM. Error checking is performed, looking for data mismatch or an EEPROM checksum error.

## 3. PIN DESCRIPTIONS

| Table ' | 1. | Pin | Descri | ptions |
|---------|----|-----|--------|--------|
|---------|----|-----|--------|--------|

| Pin                         | Function                                              | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCLK                        | Input<br>50kΩ pull-down                               | Master clock input, 50.0MHz +/-100 ppm.                                                                                                                                                                                                                                                                                                                                                                                            |
|                             | Input                                                 | Optional RT time tag counter.                                                                                                                                                                                                                                                                                                                                                                                                      |
| TTCLK                       | 50kΩ pull-down                                        | The RT time tag counter clock is selectable from internally generated frequencies, or an external clock input.                                                                                                                                                                                                                                                                                                                     |
| MR                          | Input<br>50kΩ pull-up                                 | Master reset, active low. The host can also assert software reset by setting bits in the "Master Status and Reset Register (0x0001)".                                                                                                                                                                                                                                                                                              |
| TXINHA<br>TXINHB            | Inputs<br>50kΩ pull-up                                | Transmit inhibit inputs for Bus A and Bus B, active high. These two inputs are logically ORed with the pair of corresponding bits in the "Master Configuration Register 1 (0x0000)" to enable or inhibit transmission on Bus A or Bus B.                                                                                                                                                                                           |
| MTSTOFF                     | Input<br>50kΩ pull-down                               | Memory test disable, active high. When this pin is low, the device performs a memory test on the entire RAM after rising edge on the MR reset pin. When this pin is high, RAM testing is skipped, resulting in a faster reset process. For further information, refer to "Reset and Initialization" on page 115.                                                                                                                   |
| AUTOEN                      | Input<br>50kΩ pull-down                               | Auto-Initialize Enable, active high. If this pin is high at rising edge on $\overline{\text{MR}}$ reset pin, self-initialization proceeds, copying configuration data to registers and RAM from an external serial EEPROM via a dedicated EEPROM SPI port. Refer to "Reset and Initialization" on page 115.                                                                                                                        |
| EE2K                        | Input<br>50kΩ pull-down                               | When the AUTOEN pin is high, the EE2K input sets the range of the auto-<br>initialization process. When EE2K is low, registers and RAM occupying the 8K<br>address range from 0x0 to 0x1FFF are initialized. For applications needing<br>faster initialization, when EE2K is high, only registers and RAM occupying the<br>2K address range from 0x0 to 0x07FF are initialized. If the AUTOEN pin is low,<br>this pin is not used. |
| READY                       | Output                                                | This pin is low when auto-initialization or built-in test is in process. The host cannot read or write device RAM or registers when pin state is low; reads to any address return the value in the "Master Status and Reset Register (0x0001)". When the AUTOEN pin is low at Master Reset, the host can configure device RAM and registers after READY goes high.                                                                 |
| ACTIVE                      | Output                                                | This pin is high while the RT in the device is processing a 1553 message.                                                                                                                                                                                                                                                                                                                                                          |
| ECS<br>ESCK<br>MOSI<br>MISO | Output<br>Output<br>Output<br>Input<br>50kΩ pull-down | Dedicated 4-wire Serial Peripheral Interface (SPI) for connection to an optional external EEPROM used for automatic self-initialization when AUTOEN is high at Master Reset.                                                                                                                                                                                                                                                       |
| EECOPY                      | Input<br>50kΩ pull-down                               | EEPROM Copy, active high. Asserting this input initiates RAM and register copy<br>into serial EEPROM used for auto-initialization. Refer to "Reset and Initialization"<br>on page 115.                                                                                                                                                                                                                                             |

| Pin            | Function                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE1760       | Input<br>50kΩ pull-down | Mode 1760 enable, active high. Assert this pin during a hardware reset to enable 1760 mode. During 1760 mode, the device will respond to any valid command (with matching RT address) with the BUSY bit set in the status word. No data words will be transmitted and no interrupts or logging of data will occur.                                                                                                                                                                           |
| LOCK           | Input<br>50kΩ pull-down | Pin states are latched to the Lock bit in the RT Operational Status Register (see page 45) when rising edge occurs on the $\overline{\text{MR}}$ pin. If status register Lock bit is high, the host cannot overwrite the terminal address in the same register. If status register Lock bit is low, the host can overwrite the terminal address and parity (and the Lock bit) in the RT Operational Status register.                                                                         |
| RTMC8          | Output<br>Open-Drain    | Remote Terminal "Reset RT" mode command (MC8) received. This active low output is asserted at Status Word completion when the RT received a "Reset Remote Terminal" mode code command. The minimum output pulse width is 100ns, unaffected by MR assertion.                                                                                                                                                                                                                                  |
| RTSSF          | Input<br>50kΩ pull-down | RT Subsystem Fail input, active high. When this input is high, the RT sets the Subsystem Fail flag in its transmit status word. This input is logically-ORed with the SSYSF bit in the RTs 1553 Status Word Bits Register.                                                                                                                                                                                                                                                                   |
| ĪRQ            | Output<br>Open-Drain    | Interrupt request, active low. This pin is asserted each time an enabled interrupt event occurs. This signal is programmed as a brief low-going pulse output or as a level output by the INTSEL bit in the "Master Configuration Register 1 (0x0000)". If level output is selected, IRQ stays low until the host acknowledges IRQ by pulsing a rising edge at the ACKIRQ pin.                                                                                                                |
| ACKIRQ         | Input<br>50kΩ pull-down | Interrupt Acknowledge, active high. This input is only used when the INTSEL bit in the RT Configuration Register is high, enabling level interrupt assertion for the IRQ pin. When interrupt assertion causes the IRQ pin to go low, a high-going pulse on ACKIRQ (250ns minimum duration) clears the IRQ output to logic 1.                                                                                                                                                                 |
| RTA4:0<br>RTAP | Inputs<br>50kΩ pull-ups | Remote terminal address bits 4 - 0 and parity bit. The RTAP pin provides odd parity for the address on pins RTA4:0.<br>The terminal address and parity pin levels are latched into the RT Operational Status Register (see page 45) when rising edge occurs on the MR pin. The RT Operational Status Register value (not these pins) reflects the active terminal address. The host can overwrite the RT Operational Status register address value only when the register Lock bit is reset. |
| BENDI          | Input                   | Big Endian configuration pin for selecting "endianness" or byte order, when<br>using byte transfers. Endianness is the system attribute that indicates whether<br>integers are represented with the most significant byte stored at the lowest<br>address (big endian) or at the highest address (little endian). Internal register /<br>RAM storage is "big endian."                                                                                                                        |
|                | 50kΩ pull-down          | This pin controls the byte order of transferred 16-bit data following the SPI command. When BENDI is low, "little endian" is chosen; the low order byte (bits 7:0) is transacted on the SPI before the high order byte (bits 15:8). When BENDI is high, "big endian" is chosen and the high order byte is transacted on the SPI before the low order byte.                                                                                                                                   |
| TEST           | Input<br>50kΩ pull-down | Test enable input. The host asserts this pin to perform RAM self-test and loop-back tests.                                                                                                                                                                                                                                                                                                                                                                                                   |
| TESTA          | Input<br>50kΩ pull-down | Pin used for factory test. Do not connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| Pin                | Function                | Description                                                                                                             |
|--------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------|
| TESTB              | Input<br>50kΩ pull-down | Pin used for factory test. Do not connect.                                                                              |
| MODE               | Input<br>50kΩ pull-up   | Pin used for factory test. Do not connect.                                                                              |
| VCC<br>VCCP<br>GND | Power Supply            | 3.3VDC power supply for logic and bus transceiver.                                                                      |
| BUSA<br>BUSA       | Analog                  | Bi-directional Bus A interface to external MIL-STD-1553 isolation transformer.<br>Observe positive / negative polarity. |
| BUSB<br>BUSB       | Analog                  | Bi-directional Bus B interface to external MIL-STD-1553 isolation transformer.<br>Observe positive / negative polarity. |

#### Table 2. Host Interface Pins

| Pin | Function                | Description                                                                                                                                                                                                                                    |
|-----|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CE  | Input<br>50kΩ pull-up   | Chip Enable, active low. When asserted, this pin enables host read or write accesses to device RAM or registers via host SPI port. The SPI port operates in Slave mode. This pin is connected to the Slave Select output on the host SPI port. |
| so  | Output                  | Serial Peripheral Interface (SPI) Serial Output pin. This pin is connected to MISO (Master In - Slave Out) pin on host SPI port. The SO pin is tri-stated when not transmitting serial data to the host.                                       |
| SI  | Input<br>50kΩ pull-down | Serial Peripheral Interface (SPI) Serial Input pin. This pin is connected to MOSI (Master Out - Slave In) pin on host SPI port.                                                                                                                |
| SCK | Input<br>50kΩ pull-down | Serial Peripheral Interface (SPI) Serial Clock pin. This pin is connected to SCK output pin on host SPI port.                                                                                                                                  |

#### 4. MEMORY MAP



Figure 2. Address Mapping for Registers and RAM

## 5. RAM STRUCTURES

Figure 2 shows a map for memory and registers. Application requirements dictate the specific RAM structures needed. These structures listed here are explained later.

#### 5.1. Interrupt Log Data Buffer

The device maintains information from the last 32 interrupts in a 64-word circular buffer in RAM known as the Interrupt Log. Two 16-bit words characterize each interrupt; one word identifies the interrupt type (Interrupt Identification Word) and one word identifies the command that generated the interrupt (Interrupt Address Word). After reset, the Interrupt Log Address Register contains the fixed buffer start address of 0x0180. After each occurring interrupt, the device updates the register to point to the log address used for the next occurring interrupt.

#### 5.2. Command Illegalization Table

Optional illegal command detection utilizes this table in RAM. The table can illegalize any logical combination of 11 command word bits comprising subaddress, the transmit/receive bit and word count (or mode code), plus broadcast vs non-broadcast status, resulting in a total of 4,096 possible combinations. Terminal response to an illegal command sets "Message Error" status and transmits Status Word only. If illegal command detection is not used (that is, no "illegal" entries in Illegalization Table), the terminal responds "in form" to all valid commands.

#### 5.3. Descriptor Table

A host-initialized Descriptor Table in RAM defines how the terminal responds to valid commands. The table is comprised of 128 four-word descriptor blocks. Each of 32 subaddresses and 32 mode code values has one descriptor block for transmit and another for receive. The descriptor table defines message options (interrupt selections, data buffer mode, etc.) and contains pointers to allocated data storage in RAM.

#### 5.4. Temporary Receive Buffers

The Remote Terminal temporarily stores command and data words during message transaction. At successful message completion, all data is transferred to assigned subaddress buffers. This strategy prevents valid data from being overwritten by incomplete or bad data from a later message ending in error.

#### 5.5. Message Data Buffers

Subaddress transmit and receive commands transact from 1 to 32 data words. For each transmit or receive subaddress, the application allocates space in RAM for storing a Message Information Word, Time Tag Word and the transacted message data words.

#### 5.6. Storage for Mode Code Commands

In addition to commands used for data transmit and receive, MIL-STD-1553 also defines "mode code commands" for command and control. These "mode commands" either transfer a single data word, or no data word at all. The user has the option for storing mode data words in RAM buffers assigned in the Descriptor Table, or stored within the RT Descriptor Table itself. The second option is often preferred for its simplicity.

## 6. HARDWARE FEATURES

#### 6.1. Remote Terminal Address Inputs

The 5-bit Remote Terminal address is set using pins RTA4:0. The RTAP input pin should be set or reset to present matching odd parity. The state of the RT address and parity pins is latched into the Operational Status register (see page 45) upon rising edge on the MR master reset input. The state of the LOCK input is latched into the Operational Status register at the same time, and controls whether or not the terminal address and parity in the Operational Status register can be overwritten by host writes into the register. When the LOCK input pin is high, autoinitialization cannot overwrite the RT address value latched from the input pins. Between Master Reset assertions, the state of the RTA and RTAP input pins is "don't care". If the value of RT address and parity in the Operational Status register has parity error, terminal operation is disabled.

#### 6.2. Dual Transceivers for MIL-STD-1553 Bus

Built-in bus transceivers provide direct interface between the device and MIL-STD-1553 bus isolation transformers. The transceivers convert digital data to and from differential Manchester II encoded bus signals. A pair of "transmit inhibit" input pins exercises direct control over transmission for both buses.

#### 6.3. Encoder and Decoders

The device uses separate Manchester II encoders and decoders for each bus. Decoders check for proper sync pulse and Manchester waveform, edge skew, correct number of bits and parity. Encoders are used for transmission. During transmit, each encoded word is looped back through the bus decoder for error checking. Receiver bus sampling is clocked at 50 MHz, providing excellent tolerance to zero-crossing distortion.

#### 6.4. Auto-Initialization Serial EEPROM Interface

The device has an automatic self-initialization feature. If self-initialization is enabled after MR master reset, the device reads configuration settings from an external serial EEPROM during initialization to initialize registers and RAM structures. A method is provided to initially program or later overwrite the external serial EEPROM by copying host-loaded tables and register values to the serial EEPROM.

#### 6.5. Transmit Time-out Fail-Safe Counter

BUS A and BUS B transmitters both have continuously running watchdog timers that prevent continuous transmission beyond 663µs. Configuration options can optionally set the Terminal Flag status bit in the "Remote Terminal MIL-STD-1553 Status Word Bits Register (0x001A)" and inhibit all further transmissions once watchdog timer timeout has occured.

#### 6.6. MIL-STD-1760 Mode

A dedicated hardware pin is available to activate MIL-STD-1760 Mode. When operating in MIL-STD-1760 mode, the device responds to any valid command (with matching RT address) with the BUSY bit set in the status word. No data words will be transmitted and no interrupts or logging of data occurs during post-reset initialization when operating in MIL-STD-1760 mode.

## 7. REGISTER & MEMORY ADDRESSING

The HI-6135 has an internal address space of 8,192 (8K) 17-bit words. Registers occupy the low 80 locations in this address space. In this data sheet, register / RAM addresses are expressed as hexadecimal numbers, using the C programming convention where the prefix "0x" denotes a hexadecimal value; e.g., 0x00FF represents 00FF hex.

Figure 2 shows address mapping for registers and RAM. All registers and some RAM structures have fixed addresses. Other RAM structures shown are relocatable; Each relocatable structure has a base address register. Figure 2 shows the default locations for relocatable structures. Device RAM and register address mapping is word oriented, rather than byte oriented.

## 8. REGISTER DEFINITIONS

Residing at the start of the memory address space, 82 addresses are reserved for registers. Register addresses overlay the shared RAM address space. Register bits are active high and bit 15 is the most significant.

Table 3 lists all device registers.

Table 3. Register Summary

| Register<br>Number | Hex Address     | Register Name                                                                                                 | Hard<br>Reset<br>Default |
|--------------------|-----------------|---------------------------------------------------------------------------------------------------------------|--------------------------|
| 0                  | 0x0000          | "Master Configuration Register 1 (0x0000)" on page 21                                                         | 0x0000                   |
| 1                  | 0x0001          | "Master Status and Reset Register (0x0001)" on page 26                                                        | 0x0000                   |
| 2                  | 0x0002          | When TEST pin is logic 0, this address is "Remote Terminal Current Command Register (0x0002)" on page 46.     | 0x0000                   |
| 2                  | 0x0002          | <b>When TEST pin is logic 1</b> , this address is "Loopback Test Receive Data Register (0x0002)" on page 125. | 0x0000                   |
| 3                  | 0x0003          | "Remote Terminal Current Control Word Address Register (0x0003)" on page 47                                   | 0x0000                   |
| 4                  | 0x0004          | Reserved                                                                                                      | 0x0000                   |
| 5                  | 0x0005          | Reserved                                                                                                      | 0x0000                   |
| 6                  | 0x0006          | "Hardware Pending Interrupt Register (0x0006)" on page 32                                                     | 0x0000                   |
| 7 - 8              | 0x0007 – 0x0008 | Reserved                                                                                                      | 0x0000                   |
| 9                  | 0x0009          | "Remote Terminal Pending Interrupt Register (0x0009)" on page 55                                              | 0x0000                   |
| 10                 | 0x000A          | "Interrupt Count & Log Address Register (0x000A)" on page 29                                                  | 0x0180                   |
| 11                 | 0x000B          | "Memory Address Pointer Registers" on page 39                                                                 | 0x0000                   |
| 12                 | 0x000C          | "Memory Address Pointer Registers" on page 39                                                                 | 0x0000                   |
| 13                 | 0x000D          | "Memory Address Pointer Registers" on page 39                                                                 | 0x0000                   |
| 14                 | 0x000E          | "Memory Address Pointer Registers" on page 39                                                                 | 0x0000                   |
| 15                 | 0x000F          | "Hardware Interrupt Enable Register (0x000F)" on page 32                                                      | 0x6000                   |
| 16 - 17            | 0x0010 - 0x0011 | Reserved                                                                                                      | 0x6000                   |
| 18                 | 0x0012          | "Remote Terminal Interrupt Enable Register (0x0012)" on page 55                                               | 0x6000                   |
| 19                 | 0x0013          | "Hardware Interrupt Output Enable Register (0x0013)" on page 32                                               | 0x6000                   |
| 20 – 21            | 0x0014 - 0x0015 | Reserved                                                                                                      | 0x0000                   |
| 22                 | 0x0016          | "Remote Terminal Interrupt Output Enable Register (0x0016)" on page 55                                        | 0x0000                   |
| 23                 | 0x0017          | "Remote Terminal Configuration Register (0x0017)" on page 41                                                  | 0x0000                   |
| 24                 | 0x0018          | "Remote Terminal Operational Status Register (0x0018)" on page 45                                             | 0x0000                   |
| 25                 | 0x0019          | "Remote Terminal Descriptor Table Base Address Register (0x0019)" on page 47                                  | 0x0400                   |
| 26                 | 0x001A          | "Remote Terminal MIL-STD-1553 Status Word Bits Register (0x001A)" on page 47                                  | 0x0000                   |

| Register<br>Number | Hex Address     | Register Name                                                                                                                                                                                                                                                                                                                                                                                                                                                | Hard<br>Reset<br>Default |
|--------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| 27                 | 0x001B          | <ul> <li>When TEST pin is logic 0, this address is "Remote Terminal Current Message Information Word Register (0x001B)" on page 49.</li> <li>When TEST pin is logic 1, this address is "RAM Self-Test Fail Address Register (0x001B)" on page 125.</li> </ul>                                                                                                                                                                                                | 0x0000                   |
| 28                 | 0x001C          | "Remote Terminal Bus A Select Register (0x001C)" on page 49                                                                                                                                                                                                                                                                                                                                                                                                  | 0x0000                   |
| 29                 | 0x001D          | "Remote Terminal Bus B Select Register (0x001D)" on page 50                                                                                                                                                                                                                                                                                                                                                                                                  | 0x0000                   |
| 30                 | 0x001E          | "Remote Terminal Built-In Test (BIT) Word Register (0x001E)" on page 50                                                                                                                                                                                                                                                                                                                                                                                      | 0x0000                   |
| 31                 | 0x001F          | When TEST pin is logic 0, this address is "Remote Terminal Alternate Built-<br>In Test (BIT) Word Register (0x001F)".<br>When TEST pin is logic 1, this address is "Loopback Test Transmit Data<br>Register (0x001F)" on page 125.                                                                                                                                                                                                                           |                          |
| 32 - 35            | 0x0020 - 0x0023 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                          |
| 36                 | 0x0024          | When the AUTOEN input pin is logic 1 at rising edge of $\overline{\text{MR}}$ Master Reset<br>and RAM or register initialization failure (RAMIF) occurs, this register is the<br>"Memory Test Fail Address Register (0x0024)" on page 118. This register<br>holds the first encountered RAM / register address with data mismatch.<br>There may be others. Once execution starts (or when not using auto-<br>initialization), this register has no function. | 0x0000                   |
| 37 - 39            | 0x0025 - 0x0027 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                          |
| 40                 | 0x0028          | When TEST pin is logic 0, this register has no function.<br>When TEST pin is logic 1, this address is "Self-Test Control Register (0x0028)" on page 121                                                                                                                                                                                                                                                                                                      |                          |
| 41 - 56            | 0x0029 - 0x0038 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x0000                   |
| 57                 | 0x0039          | "Time Tag Counter Configuration Register (0x0039)" on page 37                                                                                                                                                                                                                                                                                                                                                                                                | 0x0000                   |
| 58 - 72            | 0x003A - 0x0048 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x0000                   |
| 73                 | 0x0049          | "Remote Terminal Time Tag Counter Register (0x0049)" on page 52                                                                                                                                                                                                                                                                                                                                                                                              | 0x0000                   |
| 74                 | 0x004A          | "Remote Terminal Time Tag Utility Register (0x004A)" on page 53                                                                                                                                                                                                                                                                                                                                                                                              | 0x0000                   |
| 75 - 76            | 0x004B - 0x004C | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x0000                   |
| 77                 | 0x004D          | "Extended Configuration Register (0x004D)" on page 35                                                                                                                                                                                                                                                                                                                                                                                                        | 0x0000                   |
| 78                 | 0x004E          | "Master Configuration Register 2 (0x004E)" on page 24                                                                                                                                                                                                                                                                                                                                                                                                        | 0x0100                   |
| 79 - 80            | 0x004F - 0x0050 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x0000                   |
| 81                 | 0x0051          | Checksum Fail Address & EEPROM Lock/Unlock                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x0000                   |

## 9. REGISTERS

### 9.1. Master Configuration Register 1 (0x0000)



All bits in this 16-bit register are read-write and are fully maintained by the host. This register is cleared after  $\overline{\text{MR}}$  pin master reset, and is unaffected by assertion of the RTRESET bit in the "Master Status and Reset Register (0x0001)".

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                           |
|---------|----------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15      | TXINHA   | R/W | 0     | Transmit Inhibit Bus A.<br>This bit is logically ORed with the TXINHA input pin. This register bit and<br>the corresponding TXINHA pin globally affect the RT. This inhibit disables<br>all transmission on Bus A. |
| 14      | TXINHB   | R/W | 0     | Transmit Inhibit Bus B.<br>This bit is logically ORed with the TXINHB input pin. This register bit<br>and the corresponding TXINHB pin globally affect the RT. This inhibit<br>disables all transmission on Bus B. |
| 13 - 12 | Reserved | -   | -     | These bits are not used and read logic 0.                                                                                                                                                                          |

| Bit No. | Mnemonic  | R/W | Reset | Function                                                    |                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                              |                                                       |
|---------|-----------|-----|-------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
|         |           |     |       | The host SPI relie                                          | ccesses. This 2-bi                                                                                                                                                                                                                                                                                                                                                   |                                                                                                              | pinter for many SPI<br>ich MAP is active              |
|         |           |     |       | Register Bit<br>11-10                                       | Active Map                                                                                                                                                                                                                                                                                                                                                           | MAP Register<br>Address                                                                                      | Enabling SPI<br>Op Code                               |
|         |           |     |       | 0-0<br>0-1<br>1-0<br>1-1                                    | MAP1<br>MAP2<br>MAP3<br>MAP4                                                                                                                                                                                                                                                                                                                                         | 0x000B<br>0x000C<br>0x000D<br>0x000E                                                                         | 0xD8<br>0xD9<br>0xDA<br>0xDB                          |
| 11 – 10 | MAPSEL1:0 | R/W | 0     | code 0x10, follow<br>op codes 0xD8 –<br>affecting other reg | ed by 16-bit data v<br>0xDA that write jus<br>gister data. These                                                                                                                                                                                                                                                                                                     | ly written by the ho<br>word. An alternative<br>st the 2-bit MAPSE<br>four SPI op codes<br>without accompany | e method uses SPI<br>L field, without<br>only require |
|         |           |     |       |                                                             | <b>Note:</b> "Fast access" SPI op codes contain embedded register addresses<br>and use a separate memory address pointer. This preserves values<br>contained in MAP1 through MAP4. The "fast access MAP" cannot be<br>read by the host but is written each time a "fast access" op code is<br>processed. Fast Access op codes are provided for these SPI operations: |                                                                                                              |                                                       |
|         |           |     |       |                                                             | 0                                                                                                                                                                                                                                                                                                                                                                    | es 0 through 0x000<br>es 0 through 0x003                                                                     | · · · · · ·                                           |
| 9 - 7   | Reserved  | -   | -     |                                                             | t used and read lo                                                                                                                                                                                                                                                                                                                                                   |                                                                                                              |                                                       |
| 6       | RTENA     | R/W | 0     | When this bit is lo                                         | ogic 0, RT operatic                                                                                                                                                                                                                                                                                                                                                  | Terminal is enable                                                                                           | d, but operation is                                   |
| 5       | Reserved  | -   | -     | This bit is not use                                         | d and reads logic                                                                                                                                                                                                                                                                                                                                                    | 0.                                                                                                           |                                                       |
| 4       | RTSTEX    | R/W | 0     |                                                             | logic 1, setting this<br>running, resetting t                                                                                                                                                                                                                                                                                                                        | bit begins the Rer<br>his bit (or the RTEI                                                                   |                                                       |

HI-6135

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|----------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          |     |       | Bus Shutdown Transmit Only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|         |          |     |       | <ul> <li>The bit only applies when the Remote Terminal is enabled. The BSDTXO bit determines how a 1553 bus inhibit works when (a) the RTINHA or RTINHB bit is set in the "Remote Terminal Configuration Register (0x0017)", or (b) the RT receives a valid "bus shutdown" mode code command, either MC4 or MC21:</li> <li>When the BSDTXO bit is reset, logic 1 for an RTINHA or RTINHB bit in RT Configuration Register (or a "bus shutdown" mode command</li> </ul>                                                                                                                                                                                                                   |
|         |          |     |       | with auto shutdown enabled) <b>inhibits both transmit and receive</b> on the selected bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         |          |     |       | <ul> <li>When the BSDTXO bit is set, logic 1 for an RTINHA or RTINHB bit<br/>in "Remote Terminal Configuration Register (0x0017)" (or a "bus<br/>shutdown" mode command with auto shutdown enabled) inhibits<br/>transmit only on the selected bus; but receive functions are<br/>unaffected. Valid commands are heeded, but the RT transmits no<br/>responses. NOT RECOMMENDED.</li> </ul>                                                                                                                                                                                                                                                                                              |
|         |          |     |       | The RT automatically fulfills unconditional MC4 "bus shutdown" in accordance with the BSDTXO setting, as well as MC5 "override bus shutdown."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3       | BSDTXO   | R/W | 0     | The AUTOBSD bit in the "Remote Terminal Configuration Register (0x0017)" determines whether conditional MC20 "selected bus shutdown" and MC21 "override selected bus shutdown" are fulfilled automatically, or by host writes to the RTINHA or RTINHB bits in the RT Configuration Register:                                                                                                                                                                                                                                                                                                                                                                                             |
|         |          |     |       | • When the AUTOBSD bit is logic 1 in the "Remote Terminal Configuration Register (0x0017)", <b>automatic fulfillment is disabled</b> for MC20 "selected bus shutdown" and MC21 "override selected bus shutdown" mode commands. The host fulfills bus shutdown and override by writing the RTINHA and RTINHB bits in the RT Configuration Register.                                                                                                                                                                                                                                                                                                                                       |
|         |          |     |       | • When the AUTOBSD bit is logic 0 in the "Remote Terminal<br>Configuration Register (0x0017)", automatic fulfillment is enabled<br>for MC20 "selected bus shutdown" and MC21 "override selected bus<br>shutdown" mode commands. When the received mode data word<br>matches the value stored in the RT "Bus A (or B) Select" register, the<br>RT automatically fulfills MC20 "selected bus shutdown" in accordance<br>with the BSDTXO setting, as well as MC21 "override selected bus<br>shutdown". Auto-shutdown bypasses the RTINHA and RTINHB bits<br>in the RT Configuration Register, but the upper 4 bits in the RT's BIT<br>Word register indicate Tx and Rx bus shutdown status. |
|         |          |     |       | IRQ Output Type Select.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2       | INTSEL   | R/W | 0     | When this bit is 0, the $\overline{IRQ}$ (interrupt request) output generates a 1µs negative pulse when enabled interrupt events occur. When this bit is logic 1, the $\overline{IRQ}$ output consists of a continuous low level output requiring host action to negate $\overline{IRQ}$ to the high state. When level interrupts are enabled, the host negates $\overline{IRQ}$ by asserting the ACKIRQ input pin for at least 250ns.                                                                                                                                                                                                                                                   |
| 1       | Reserved | -   | -     | This bit is not used and reads logic 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| Bit No. | Mnemonic | R/W | Reset | Function                                |
|---------|----------|-----|-------|-----------------------------------------|
| 0       | Reserved | -   | -     | This bit is not used and reads logic 0. |

## 9.2. Master Configuration Register 2 (0x004E)



| Bit No. | Mnemonic   | R/W | Reset    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|------------|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |            |     |          | Transmitter Timeout Protection Test.                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         |            |     |          | BUS A and BUS B transmitters both have continuously running watchdog timers that prevent continuous transmission beyond 663µs. This bit is used to test the transmitter timeout protection feature. The following host initiation sequence needs to occur to activate the test:                                                                                                                                                                           |
| 15      | TXTEST     | R/W | 0        | <ul> <li>Assert the TEST pin.</li> <li>Write logic "1" to TXTEST bit 15 (the test pin may now be negated).</li> <li>On the next host access, write logic "0" to TXTEST bit 15.</li> </ul>                                                                                                                                                                                                                                                                 |
|         |            |     |          | Following the host initiation sequence, bit 14 will be set and the next RT transmission or response will attempt to transmit 35 MIL-STD-1553 data words with incrementing data count, totaling 700µs. If the transmitter timeout protection is functioning correctly, the transmission will stop after 663µs. If enabled, this will also result in Loopback Fail Interrupt bits 12 or 11 being set in the "Hardware Pending Interrupt Register (0x0006)". |
|         |            |     |          | Note: This bit will be reset when read and always reads back logic "0".                                                                                                                                                                                                                                                                                                                                                                                   |
|         |            |     |          | Transmitter Timeout Protection Test Pending.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 14      | TXTSTPND   | R/W | 0        | This bit is set when the host initiates a transmitter timeout protection test. When the test begins on the next transmission, this bit clears automatically.                                                                                                                                                                                                                                                                                              |
| 12 - 12 |            |     | 00       | Device ID                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 13 - 12 | DEVID[1:0] | R/W | 00       | These bits read 00 for HI-6135 following reset.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 11 - 8  | REVID[3:0] |     | R/W 0001 | Revision ID.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 11-0    |            |     | 0001     | Following Reset, these bits will read 0001, the current revision ID.                                                                                                                                                                                                                                                                                                                                                                                      |

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|----------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          |     |       | Mode 1760 Status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7       | MODE1760 | R/W | 0     | This bit is set when the MODE1760 pin was high at MR rising edge, so the device is operating in 1760 mode (see "MIL-STD-1760 Mode of Operation"). The host may read this bit to confirm the device is operating in 1760 mode. Once in 1760 mode, the RT can/will immediately respond to any valid command (with matching RT address) with BUSY bit set in the Status Word. No data words are transmitted. No interrupts or logging of data occurs. Such responses can occur during power-up RAM self-test, autoinitialization from EEPROM or host-written register and RAM initialization. |
|         |          |     |       | There are three ways to exit 1760 mode and clear this bit:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         |          |     |       | 1. write "1" to this register bit,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         |          |     |       | <ol> <li>write "1" to the RTSTEX bit 4 in "Master Configuration Register 1<br/>(0x0000)", or</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         |          |     |       | 3. drive the MODE1760 input pin to logic "0" state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6 - 5   | Reserved | R/W | 0     | These bits are not used and read logic 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         |          |     |       | RT Terminal Flag Test                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4       | TFTEST   | R/W | 0     | This bit should normally remain logic 0. If this bit is set, the RT responds to valid non-broadcast commands with the TF bit set in its Status Word.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         |          |     |       | <b>Note:</b> Use the "Remote Terminal MIL-STD-1553 Status Word Bits Register (0x001A)" to control state of the Terminal Flag status bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         |          |     |       | Watchdog Timer Transmitter Timeout Terminal Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3       | WDTF     | R/W | 0     | If this bit is set, watchdog timer transmitter timeout will cause the Terminal Flag status bit 0 in "Remote Terminal MIL-STD-1553 Status Word Bits Register (0x001A)" to be set.                                                                                                                                                                                                                                                                                                                                                                                                           |
|         |          |     |       | Watchdog Timer Transmitter Timeout Transmit Inhibit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|         |          |     |       | If this bit is set, watchdog timer timeout on BUS A or BUS B will cause transmission to be inhibited on the corresponding bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|         |          |     |       | If timeout occurs on BUS A, RTINHA bit 13 will be set in "Remote Terminal Configuration Register (0x0017)".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2       | WDTXINH  | R/W | 0     | If timeout occurs on BUS B, RTINHB bit 12 will be set in "Remote Terminal Configuration Register (0x0017)".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         |          |     |       | <b>Note:</b> If WDTXINH bit 2 is NOT set, then watchdog timer timeout will stop a transmission on BUS A or BUS B after 663µs for the next transmission only. WDTXINH bit 2 must be set to inhibit subsequent transmissions on BUSA or BUS B.                                                                                                                                                                                                                                                                                                                                               |
| 1       | Reserved | R/W | 0     | This bit is not used and reads logic 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0       | Reserved | R/W | 0     | This bit is not used and reads logic 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### 9.3. Master Status and Reset Register (0x0001)



This 16-bit register has a combination of read only and read-write bits. This register is cleared after  $\overline{\text{MR}}$  pin master reset, and is unaffected by assertion of the RTRESET bit in the "Master Status and Reset Register (0x0001)".

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------|----------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15      | READY    | R   | 0     | The READY output pin reflects the state of this register bit. READY is low when auto-initialization, a soft reset caused by bit 12~10 assertion, or built-in test is underway. Host access to device registers or RAM is locked out while READY is low. While READY = 0, any host read access returns the value in this register, regardless of address provided. When READY goes high, the host may access registers and RAM.                                                                                                                                                                                                                                                                                          |
| 14      | Reserved | -   | -     | This bit is not used and reads logic 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         |          |     | _     | Auto-Initialization Enable Status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 13      | AUTOEN   | R   | 0     | This bit reflects the state of the AUTOEN input pin that applied at the rising edge on the $\overline{\text{MR}}$ Master Reset input pin. If the register bit is high, auto-initialization was performed following $\overline{\text{MR}}$ reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 12 – 11 | Reserved | -   | -     | These bits are not used and read logic 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10      | RTRESET  | R/W | 0     | Remote Terminal Reset.<br>When written to logic 1, this bit initiates RT reset by clearing the<br>RTSTEX Start Execution bit in the "Master Configuration Register<br>1 (0x0000)", then performing the RT soft reset actions described in<br>"Reset and Initialization" on page 115. This bit remains high until<br>reset is complete. While this bit remains high, the READY output pin<br>and register bit 15 are held low, host RAM and register access is<br>suspended. While READY = 0, any host read access returns the value<br>in this register, regardless of address provided. Upon reset completion,<br>this bit self-clears to logic 0, the READY pin goes high and host read/<br>write access is restored. |
| 9 - 5   | Reserved | -   | -     | These bits are not used and read logic 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4       | RTMIP    | R   | 0     | Remote Terminal Message in Process.<br>This bit is set when a valid MIL-STD-1553 command is decoded and<br>reset upon message completion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3       | Reserved | -   | -     | This bit is not used and reads logic 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------|----------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          |     |       | Remote Terminal Bus Inhibited.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2       | RTINH    | R   | 0     | This bit is high when one bus is inhibited due to execution of a "bus shutdown" mode code command. The shut-down bus is identified in the RT BIT (built-in test) Word Register (see page 50). Shut-down can be ended by "bus shutdown override" mode code command, MR reset or setting the RTRESET bit in this register.                                                                                                                |
|         |          |     |       | EEPROM Checksum Error.                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         |          |     |       | This function only applies when the AUTOEN input pin is logic 1 at rising edge of $\overline{\text{MR}}$ Master Reset. This enables auto-initialization from serial EEPROM, as well as RT soft reset with auto-initialization.                                                                                                                                                                                                          |
| 1       | EECKE    | R   | 0     | The EECKE bit is set (as well as bit 14 in the "Hardware Pending<br>Interrupt Register (0x0006)" on page 32) when a serial EEPROM<br>checksum failure occurs. Such failure may occur during full auto-<br>initialization after $\overline{\text{MR}}$ master reset, or during execution of a partial,<br>terminal-specific reset after assertion of the RTRESET bit in this<br>register.                                                |
|         |          |     |       | RAM Initialization Fail Interrupt.                                                                                                                                                                                                                                                                                                                                                                                                      |
|         |          |     |       | This function only applies when the AUTOEN input pin is logic 1 at rising edge of MR Master Reset. This enables auto-initialization from serial EEPROM, as well as terminal-specific partial auto-initialization during RT soft reset.                                                                                                                                                                                                  |
| 0       | RAMIF    | R   | 0     | The RAMIF bit is set (as well as bit 13 in the "Hardware Pending<br>Interrupt Register (0x0006)" on page 32) when one or more<br>initialized RAM locations do not match their two corresponding serial<br>EEPROM byte locations. Such failure may occur during full auto-<br>initialization after MR master reset, or during execution of a partial,<br>terminal-specific reset after assertion of the RTRESET bit in this<br>register. |

#### 9.4. Overview of Interrupts

For interrupt management, the host accesses up to seven registers and a 64-word circular Interrupt Log Buffer in RAM. The log buffer and the Interrupt Count & Log Address Register are utilized in any system design involving interrupts. In addition, there are two 3-register groups. One 3-register group is for Hardware interrupts; the other register group is used for Remote Terminal interrupts.

Each interrupt register triplet for RT or Hardware consists of

- An Interrupt Enable Register to enable and disable interrupt event recognition
- A Pending Interrupt Register to capture the occurrence of enabled interrupt events
- An Interrupt Output Enable Register selectively enables IRQ output to host when enabled interrupts occur

Within each register triplet, corresponding register bits are mapped to the same interrupt-causing event. Initialize the Interrupt Enable Register to select interrupt-causing events heeded by the HI-6135; most applications utilize just a subset of the available interrupt options. Interrupt-causing events are ignored if their corresponding bits are reset in the Interrupt Enable Register. Setting an Interrupt Enable register bit from 0 to 1 does not trigger interrupt recognition for events that occurred while the bit was zero.

The next datasheet sections describes interrupt features, namely the Interrupt Log Buffer, the Interrupt Count & Log Address Register and the Hardware Interrupt register triplet.

#### 9.5. Hardware Interrupt Behavior

Behavior described here for Hardware Interrupts closely resembles the behavior for the RT interrupt register triplet, described later in the datasheet.

When an enabled hardware interrupt event occurs, the Interrupt Log Buffer is updated and a bit is set in the "Hardware Pending Interrupt Register (0x0006)". This action takes place only if the bit for the interrupt-causing event was already set in the "Hardware Interrupt Enable Register (0x000F)". The host can poll the "Hardware Pending Interrupt Register (0x0006)" to detect occurrence of hardware interrupts, indicated by non-zero value. When the host reads the "Hardware Pending Interrupt Register (0x0006)", it automatically clears to 0x0000.

When an enabled hardware interrupt event occurs, if the corresponding bit is also set in the "Hardware Interrupt Output Enable Register (0x0013)", the IRQ output is asserted to alert the host. Thus, the "Hardware Interrupt Output Enable Register (0x0013)" establishes two interrupt priority levels for hardware events: high priority interrupts generate an IRQ signal output, while low priority interrupts do not. The host detects low priority interrupts by polling the "Hardware Pending Interrupt Register (0x0006)".

A single IRQ host interrupt output signal is shared by all enabled interrupt conditions having bits set in the Hardware, or RT Interrupt Output Enable registers. Multiple interrupt-causing events can occur simultaneously, so each IRQ output assertion can result from one or more interrupt conditions.

When the host receives an IRQ signal from the device, it identifies the event (or events) that triggered the interrupt. The host has two options: (a) go to the Interrupt Log Buffer (using the method described in "9.6. Interrupt Count & Log Address Register (0x000A)" and "9.7. Interrupt Log Buffer"), or (b) use a hardware-assisted scheme using bit 2 in the "Hardware Pending Interrupt Register (0x0006)" to identify new interrupt(s).

For the second method, the host reads the "Hardware Pending Interrupt Register (0x0006)". While bits 15-3 in this register identify hardware interrupt conditions, bit 2 indicates zero vs. non-zero status for the RT Pending Interrupt Register. If bit 2 is logic 1, the RT Pending Interrupt Register has one or more interrupt flags set. Bit 2 will be zero if only hardware interrupt(s) occurred. When the host reads either of the Pending Interrupt registers, the read access self-resets the register to 0x0000. Thus, the host should retain the read value from the "Hardware Pending Interrupt Register (0x0006)" when bit 2 indicates non-zero status for the RT Pending Interrupt Register:

- When bit 2 in the "Hardware Pending Interrupt Register (0x0006)" reads 0, there are no new interrupts in the RT Pending Interrupt Register.
- When RTIP (RT Interrupt Pending) bit 2 is set in the "Hardware Pending Interrupt Register (0x0006)", the "Remote Terminal Pending Interrupt Register (0x0009)" contains a nonzero value. The host can read the "Remote Terminal Pending Interrupt Register (0x0009)" to identify specific RT interrupt event(s).

When polling the Pending Interrupt registers to identify low priority interrupts that do not assert the  $\overline{IRQ}$  output, the same decoding method can be applied. A single read of the "Hardware Pending Interrupt Register (0x0006)" reveals zero vs. non-zero status for both hardware and RT interrupts.

Alternately, the host can poll the "Interrupt Count & Log Address Register (0x000A)" to identify low priority interrupts that do not assert the IRQ output. Bits 15:9 in this register contain a 7-bit count value indicating the number of interrupts logged (0 - 127) since the "Interrupt Count & Log Address Register (0x000A)" was last read. Although the "Interrupt Log Buffer" only holds data from the last 32 interrupts, register bits 15:9 count beyond 32 for buffer overrun detection. Counting stops at 127. Register bits 15:9 are reset automatically when the host reads the "Interrupt Count & Log Address Register (0x000A)".

#### 9.6. Interrupt Count & Log Address Register (0x000A)



This 16-bit register is read-only and is fully maintained by logic. The register contains 0x0180 after error-free  $\overline{MR}$  pin master reset. It is not affected by assertion of the RTRESET bit in the "Master Status and Reset Register (0x0001)". **Note:** Four bits in the "Hardware Interrupt Enable Register (0x000F)" come out of  $\overline{MR}$  master reset fully enabled (see 9.8.1). If error occurs after reset to trigger one of these 4 interrupts, the post-reset value in the register will not be 0x0180. The upper bits will reflect 1 to 4 interrupts have occurred (count left-shifted 9 places) and the lower bits (ranging from 1 to 4 interrupts) will reflect an even pointer address of 0x182, 0x184, 0x186 or 0x188.

The value in Interrupt Log Address Register bits 8:0 is a 9-bit address pointer to the circular 64-word "Interrupt Log Buffer", located in RAM. Register bits 8:6 are always 1-1-0 so the 9-bit address pointer ranges from 0x0180 to 0x01BE. This pointer indicates the storage address for two information words that will be stored for the next-occurring interrupt. The value is always even since two words are stored for each interrupt.

Upper register bits 15:9 contain a 7-bit count value for the number of interrupts logged (0 - 127) since the Interrupt Count & Log Address Register was last read. Although the circular "Interrupt Log Buffer" only retains data from the last 32 interrupts, counting continues beyond 32 so the host can detect circular buffer overrun. Bits 15:9 stop incrementing at full count (127 interrupts) and automatically reset to zero when the host reads this register.

After MR master reset, the HI-6135 initializes this register to 0x0180, an interrupt count of zero and Interrupt Log Buffer address of 0x180. After reset, the first interrupt stores words at buffer addresses 0x0180 and 0x0181. Subsequent interrupts store word pairs at sequential addresses. Information words for the 32nd interrupt are stored in last two buffer addresses 0x01BE and 0x01BF, and the Interrupt Log Address "rolls over" to read 0x0180, where interrupt information for the 33rd post-reset interrupt will be stored.

#### 9.7. Interrupt Log Buffer

Shown in Figure 3, the Interrupt Log Buffer is a circular 64-word buffer in RAM, residing at address range 0x0180 to 0x01BF. Device logic stores two information words in the buffer for each enabled interrupt that occurs, so buffer size dictates storage for up to 32 interrupt events. After the 32nd, 64th, 96th,... interrupt occurs, the buffer address pointer (bits 8:0 in register 0x000A) "wraps around" to buffer start address 0x0180 and subsequent interrupts overwrite previously stored interrupt information (see "Interrupt Count & Log Address Register (0x000A)" on page 29).

Interrupt logic stores two words in the Interrupt Log Buffer for each enabled interrupt that occurs: an Interrupt Identification Word and an Interrupt Address Word. The Interrupt Identification Word (IIW) identifies the occurring interrupt type using a word format identical to the applicable Pending Interrupt Register. More than one bit may be asserted in an Interrupt Identification Word. For example, IBR (interrupt broadcast received) and MERR (interrupt message error) can occur for the same RT message. One assertion of the INT output pin alerts the host when concurrent message interrupts occur. The log buffer Interrupt Address Word varies, depending on the interrupt type. Hardware interrupts are not directly linked with command or message processing. Hardware interrupts write an Interrupt Address Word value of 0x0000. For RT interrupts, the Interrupt Address Word (IAW) identifies the start location of the Descriptor Table entry for the message in which the interrupt occurred:

| Interrupt Type        | Interrupt Identification Word (IIW)                                                                                                                                                                                                                                                                                                                                                                                                                                           | Interrupt Address Word (IAW)                                                                                                        |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Hardware              | Matches format of Hardware Pending<br>Interrupt Register 0x0006 on page 32                                                                                                                                                                                                                                                                                                                                                                                                    | Always 0x0000                                                                                                                       |
| Remote Terminal<br>RT | Matches format of "Remote Terminal<br>Pending Interrupt Register (0x0009)"<br>on page 55, <b>EXCEPT</b> if INTBUSY<br>bit 2 is set in "Extended Configuration<br>Register (0x004D)", then bit 9 of RT<br>Interrupt Information Word serves as<br>WASBUSY status flag, asserted if<br>terminal was BUSY when message<br>interrupt occurred.<br>See "Extended Configuration Register<br>(0x004D)" on page 35.<br><b>Note:</b> Busy status is not an interrupt<br>causing event. | RT Descriptor Table address pointing to the start location of the Descriptor Table entry of the message in which interrupt occurred |

Multiple interrupts can be enabled, and two or more interrupts can occur in a single message. There will be a single 2-word Log Buffer update and the Interrupt Information Word will have one bit set for each occurring interrupt. Simultaneous interrupts for one terminal (having interrupt output enabled) are logically-ORed, resulting in a single assertion of the IRQ output to the host.

"10.14. Remote Terminal Interrupt Registers and Their Use" on page 54 provides definitions for interrupt registers used by the Remote Terminal.

| 0x01BF | INTERRUPT 32 Interrupt Address Word     |                                                                           |
|--------|-----------------------------------------|---------------------------------------------------------------------------|
| 0x01BE | INTERRUPT 32 Interrupt Information Word | The Interrupt Log Address Register points to this address after Interrupt |
| 0x01BD | INTERRUPT 31 Interrupt Address Word     | 31 event occurs. Upon Interrupt 32 completion, device logic reinitializes |
| 0x01BC | INTERRUPT 31 Interrupt Information Word | the log address pointer to 0x0180                                         |
| 0x01BB | INTERRUPT 30 Interrupt Address Word     | before Interrupt 33 is processed.                                         |
| 0x01BA | INTERRUPT 30 Interrupt Information Word |                                                                           |
| 0x01B9 | INTERRUPT 29 Interrupt Address Word     | 1                                                                         |
| 0x01B8 | INTERRUPT 29 Interrupt Information Word |                                                                           |
| 0x01B7 | INTERRUPT 28 Interrupt Address Word     |                                                                           |
| 0x01B6 | INTERRUPT 28 Interrupt Information Word |                                                                           |
| 0x01B5 | INTERRUPT 27 Interrupt Address Word     | 1                                                                         |
| 0x01B4 | INTERRUPT 27 Interrupt Information Word | -                                                                         |
|        | ·                                       | 1                                                                         |
|        |                                         | 1                                                                         |
|        | ·                                       | 1                                                                         |
|        | ·                                       | -                                                                         |
|        |                                         | 1                                                                         |
|        | ·                                       | 1                                                                         |
|        |                                         | 1                                                                         |
|        |                                         | -                                                                         |
| 0x018B | INTERRUPT 6 Interrupt Address Word      | 1                                                                         |
| 0x018A | INTERRUPT 6 Interrupt Information Word  | -                                                                         |
| 0x0189 | INTERRUPT 5 Interrupt Address Word      | 1                                                                         |
| 0x0188 | INTERRUPT 5 Interrupt Information Word  | -                                                                         |
| 0x0187 | INTERRUPT 4 Interrupt Address Word      | 1                                                                         |
| 0x0186 | INTERRUPT 4 Interrupt Information Word  | 1                                                                         |
| 0x0185 | INTERRUPT 3 Interrupt Address Word      | 1                                                                         |
| 0x0184 | INTERRUPT 3 Interrupt Information Word  | -                                                                         |
| 0x0183 | INTERRUPT 2 Interrupt Address Word      | 1                                                                         |
| 0x0182 | INTERRUPT 2 Interrupt Information Word  | 1                                                                         |
| 0x0181 | INTERRUPT 1 Interrupt Address Word      | 1                                                                         |
| 0x0180 | INTERRUPT 1 Interrupt Information Word  | Interrupt Log Address Register is initialized by device logic to          |
|        |                                         | point to this address after hardware reset (MR) or software reset         |

Figure 3. Fixed Address Mapping for Interrupt Log Buffer

#### 9.8. Hardware Interrupt Registers

#### 9.8.1. Hardware Interrupt Enable Register (0x000F)



\* Bits 4 - 0 are read-only and cannot be modified by host.

#### 9.8.2. Hardware Pending Interrupt Register (0x0006)



#### 9.8.3. Hardware Interrupt Output Enable Register (0x0013)



These three registers govern hardware interrupt behavior. As explained on the preceding page, bit 2 in the Hardware Pending Interrupt Register is set whenever one or more interrupt bits are set in the RT Pending Interrupt Register. The table below first describes the common bits 15-3 in all three registers and then describes register-to-register differences for bits 2-0.

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                             |
|---------|----------|-----|-------|------------------------------------------------------------------------------------------------------|
| 15      | HSPIINT  | R/W | 0     | Host SPI Interrupt.<br>An unexpected number of SCK clock pulses occured during a SPI<br>transaction. |

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|----------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          |     |       | EEPROM Checksum Error Interrupt.                                                                                                                                                                                                                                                                                                                                                                                                          |
|         | EECKE    | R/W | 1     | This function only applies when the AUTOEN input pin is logic 1 at rising edge of MR Master Reset. This enables auto-initialization from serial EEPROM, as well as RT soft reset with auto-initialization. This bit is logic 1 in the "Hardware Interrupt Enable Register (0x000F)" and in the "Hardware Interrupt Output Enable Register (0x0013)" after MR master reset.                                                                |
| 14      |          |     |       | The EECKE bit is set in the "Hardware Pending Interrupt Register<br>(0x0006)" (as well as bit 1 in the "Master Status and Reset Register<br>(0x0001)" when a serial EEPROM checksum failure occurs during auto<br>initialization, or execution of a partial reset caused by assertion of the<br>RTRESET bit in the "Master Status and Reset Register (0x0001)".                                                                           |
|         |          |     |       | RAM Parity Fail Interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                |
|         | RAMPF    |     |       | This bit will be set to logic "1" when the device fails RAM parity check.<br>RAM data errors are uncorrectable.                                                                                                                                                                                                                                                                                                                           |
|         |          |     |       | When a RAM parity error is detected, register bit 13 is set to logic 1. The RAMIF bit 1 in register "Master Status and Reset Register (0x0001)" is also cleared.                                                                                                                                                                                                                                                                          |
|         |          |     |       | When bit 13 is asserted in the "Hardware Pending Interrupt Register (0x0006)", the host can distinguish a RAMIF interrupt from a RAMPF interrupt by reading the "Master Status and Reset Register (0x0001)". RAMIF bit 1 in that register will be logic 1 for RAMIF interrupt, logic 0 for RAMPF interrupt.                                                                                                                               |
|         |          |     |       | RAM Initialization Fail Interrupt.                                                                                                                                                                                                                                                                                                                                                                                                        |
|         | RAMIF    | R/W | 1     | This function only applies when the AUTOEN input pin is logic 1 at rising edge of MR Master Reset. This enables auto-initialization from serial EEPROM, as well as RT soft reset with auto-initialization. This bit is logic 1 in the "Hardware Interrupt Enable Register (0x000F)" and in the "Hardware Interrupt Output Enable Register (0x0013)" after MR master reset.                                                                |
| 13      |          |     |       | The RAMIF bit is set in the "Hardware Pending Interrupt Register (0x0006)" (as well as bit 0 in the "Master Status and Reset Register (0x0001)") when one or more initialized RAM locations do not match their two corresponding serial EEPROM byte locations. Such failure occurs during auto initialization, or execution of a partial reset caused by assertion of the RTRESET bit in the "Master Status and Reset Register (0x0001)". |
|         |          |     |       | Transmitter Watchdog Timeout                                                                                                                                                                                                                                                                                                                                                                                                              |
|         | WDTX     |     |       | BUSA and BUSB transmitters each have a watchdog timer to prevent continuous transmission beyond $663\mu$ s. If WDTX is set in the "Hardware Interrupt Enable Register (0x000F)", the corresponding bit will be set in the "Hardware Pending Interrupt Register (0x0006)" and the Interrupt Log Buffer is updated. If bit 13 is set in the "Hardware Interrupt Output Enable Register (0x0013)", an interrupt is generated at the IRQ pin. |

| Bit No.                                          | Mnemonic       | R/W     | Reset     | Function                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------|----------------|---------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                  |                |         |           | Loopback Fail Bus A Interrupt (LBFA)                                                                                                                                                                                                                                                                  |
|                                                  |                |         |           | Loopback Fail Bus B Interrupt (LBFB)                                                                                                                                                                                                                                                                  |
| 12<br>11                                         | LBFA<br>LBFB   | R/W     | 0         | For all words transmitted by the RT, the device checks MIL-STD-1553 word validity for the subsequently received/decoded word detected on the bus. This includes sync, encoding, bit count and parity checking. The last word in each message transmitted by the RT is also checked for data matching. |
|                                                  |                |         |           | The LBFA bit is set each time loop-back detects an invalid or mismatched word on Bus A. The LBFB bit is set each time loop-back detects an invalid or mismatched word on Bus B.                                                                                                                       |
| 10 - 8                                           | Reserved       | -       | -         | These bits are not used and read logic 0.                                                                                                                                                                                                                                                             |
|                                                  |                |         |           | RT Time Tag Match.                                                                                                                                                                                                                                                                                    |
| 7                                                | RTTTM          | R/W     | 0         | The 16-bit Remote Terminal time tag counter incremented to a count matching the contained value in the RT Time Tag Reload / Match Register.                                                                                                                                                           |
| 6 - 4                                            | Reserved       | -       | -         | These bits are not used and read logic 0.                                                                                                                                                                                                                                                             |
|                                                  |                |         |           | RT Terminal Address Parity Fail Interrupt.                                                                                                                                                                                                                                                            |
| 3                                                | RTAPF          | R/W     | 1         | The Remote Terminal address and parity bits (latched into the RT Operational Status Register (see page 45) at rising edge of MR) do not exhibit odd parity (do not have an odd number of bits having logic 1 state).                                                                                  |
| For th                                           | ne Hardware Ir | nterrup | ot Enable | Register and the Hardware Interrupt Output Enable Register only                                                                                                                                                                                                                                       |
| 2 - 0                                            | Reserved       | -       | -         | Bits 2-0 cannot be written and read back 000.                                                                                                                                                                                                                                                         |
| For the Hardware Pending Interrupt Register only |                |         |           |                                                                                                                                                                                                                                                                                                       |
|                                                  |                |         |           | RT Interrupt Pending.                                                                                                                                                                                                                                                                                 |
| 2                                                | RTIP           | R       | 0         | When this bit is high, one or more bits are set in the "Remote Terminal Pending Interrupt Register (0x0009)". The host can read that register to determine the RT interrupt event(s).                                                                                                                 |
| 1 - 0                                            | Reserved       | -       | -         | These bits are not used and read logic 0.                                                                                                                                                                                                                                                             |

#### 9.9. Extended Configuration Register (0x004D)



This register contains four bits which provide global options for RT operation.

| Bit No. | Mnemonic | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 – 5  |          | Not Used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4       | Reserved | Do not use. Setting this bit may cause unpredictable behavior.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|         | CIRBCST  | Circular Buffer Mode Gap Error / Broadcast Flag.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3       |          | When CIRBCST = 0, bit 13 GAP/BCAST in Receive and Transmit "Subaddress Message Information Words" on page 81 and Receive and Transmit "Mode Command Message Information Words" on page 85 is a <b>Gap Error flag</b> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         |          | When CIRBCST = 1, bit 13 GAP/BCAST in Receive and Transmit "Subaddress Message Information Words" on page 81 and Receive and Transmit "Mode Command Message Information Words" on page 85 is a <b>Broadcast flag</b> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         | INTBUSY  | Report terminal Busy status for RT message interrupts; set WASBUSY flag bit 9 in log buffer Interrupt Identification Word. See "Interrupt Log Buffer" on page 29.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2       |          | Setting INTBUSY = 1 causes the WASBUSY status bit 9 to be set in the RT Interrupt<br>Identification Word (IIW) when an enabled interrupt event occurs with RT Busy status.<br>Therefore, RT subaddresses or mode codes with enabled message interrupts can<br>optionally report when Busy status applied during those events. For example, assume the<br>RT Rx subaddress 1 Interrupt When Accessed event (IWA) is enabled. If RT subaddress 1<br>sees a legal, valid receive message but the RT is Busy, the IWA and WASBUSY flags are<br>both set in the Interrupt Log Buffer's written Interrupt Identification Word. If RT is not Busy,<br>only the IWA flag is set in the written IIW. |
|         |          | When INTBUSY is reset, terminal Busy status for interrupts is not reported; the WASBUSY status bit in the logged RT Interrupt Identification Word is always 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|         |          | <b>Note 1:</b> The Interrupt Log Buffer is updated only when enabled interrupt events occur. By itself, RT Busy status is not an interrupt-causing event.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         |          | <b>Note 2:</b> INTBUSY bit 2 does not affect the "Remote Terminal Pending Interrupt Register (0x0009)" on page 55; register bit 9 is reserved. Only WASBUSY bit 9 in the Interrupt Log Buffer Interrupt Identification Word (IIW) is affected.                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| Bit No. | Mnemonic | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          | Bit 1 DPBTOFF disables ping pong DPB pointer toggle when the received valid command is illegal, or when a message occurs with Busy status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         |          | When using ping pong buffers, the DPB buffer pointer never toggles for valid, legal messages ending in error. Setting DPBTOFF = 1 also disables ping pong DPB pointer toggle when the received valid command is illegal, or when a message occurs with Busy status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|         |          | For RT subaddresses using ping pong data buffers (see "Ping-Pong Data Buffering" on page 89), the device alternates message data storage between Data Buffer A and Data Buffer B, on a message-by-message basis. The Descriptor Table Control Word DPB bit 10 indicates the data buffer to be used by the next-occurring message to this subaddress (see Section "11.4. Descriptor Table" on page 64). When the DPB bit is logic 0, the next message uses Data Buffer A; when DPB is logic 1, the next message uses Data Buffer B.                                                                                                                                                                                                                               |
|         |          | Set DPBTOFF = 1 to prevent toggle of the Control Word DPB bit for Illegal or RT Busy messages, as well as valid, legal messages ending in error. The DPB pointer therefore remains static until the next successful message is received, which overwrites the Message Information Word and Time Tag Word in the current ping pong buffer location.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1       | DPBTOFF  | Note that receive and transmit subaddresses may have both legal and illegal word counts, dictated by the Command Illegalization Table. For such subaddresses, DPB toggle only occurs when a supported legal word count message is transacted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         |          | When the DPBTOFF option bit is set to modify behavior for ping pong buffers, DPB toggle is disabled for valid messages that are illegal, or legal messages resulting in RT Busy or Message Error status. Important note: message data words in the "next-used" (designated active) buffer are NOT altered for incomplete (illegal, Message Error or RT Busy) messages. However the buffer Message Information and Time Tag Words are updated in that message data buffer so the host can detect when such messages occur. Bits 10:8 in the buffer Message Information Word indicate Message Error, Busy and/or Illegal status. When any of these 3 bits are set, the accompanying data should always be disregarded (whether or not the DPBTOFF option is used). |
|         |          | To maintain data integrity, the primary benefit of DPBTOFF = 1 is that the complemented DPB pointer always indicates the last-transacted "good" data set. For example if DPB is logic 0, the last successful message used Data Buffer B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         |          | The default condition after power-on reset in register 0x4D contains 0x0000. Thus configuration bit DPBTOFF is logic-0. For this case, the Control Word DPB bit toggles after completion of error-free messages (expected), but also illegal commands and messages resulting in Message Error or Busy status.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| Bit No. | Mnemonic | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          | Suppress IRQ interrupt pin assertion for enabled RT message interrupts when the command is illegal or the message results in RT Busy status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0       | 0 IRQOFF | RT Interrupt Registers are described on page 55. Globally enable RT interrupt types (MERR, IWA, IBR) by setting bits in the "Remote Terminal Interrupt Enable Register (0x0012)". Enable these interrupts for individual receive or transmit subaddresses (or mode commands) by setting bits in their Descriptor Table Control Words. When an enabled RT interrupt event occurs, the corresponding "type" bit is set in the "Remote Terminal Pending Interrupt Register (0x0009)" and "Interrupt Log Buffer" on page 29 is updated. In addition, the IRQ output pin is normally asserted (low) if the corresponding bit is also set in the "Remote Terminal Interrupt Output Enable Register (0x0016)". This IRQOFF option bit modifies interrupt output behavior. |
|         |          | The IRQOFF option bit prevents nuisance $\overline{IRQ}$ pin assertion when the command is illegal or when the message occurs with RT Busy status. Note that receive and transmit subaddresses may have both legal and illegal word counts, dictated by the Command Illegalization Table. For such subaddresses, an interrupt is only generated when a supported legal word count message is transacted.                                                                                                                                                                                                                                                                                                                                                           |

#### 9.10. Time Tag Counter Configuration

The remote terminal has a 16-bit time tag counter. In the "Time Tag Counter Configuration Register (0x0039)", bits 2-0 select the clock source for the RT time tag counter. The host controls the free-running RT time tag counters using bit pair 9-8 in the "Time Tag Counter Configuration Register (0x0039)". Here is a summary of host-initiated operations involving the RT time tag counters:

- a. Clearing the 16-bit RT time tag count to 0x0000.
- b. Copying the RT Time Tag Utility Register value (see page 53) into the 16-bit RT time tag counter.
- c. Copying the current 16-bit RT time tag count value into the RT Time Tag Utility Register.

Host interrupts can be generated when the time tag counter reaches preset values contained in Time Tag Match registers. Refer to Section 9.4.

## 9.11. Time Tag Counter Configuration Register (0x0039)



This 16-bit read-write register is cleared after MR pin master reset, but is unaffected by assertion of RTRESET register bit.

When written, register bits 9-8 work to initiate a particular action, such as clearing or loading the counter. When written, register bits 9-8 self reset to zero after initiating the assigned action. Thus, bits 9-8 always read logic 0. Register bits 2-0 are used for configuring the various time tag counters in the device. These bits will read back the last value written by the host.

| Bit No.     | Mnemonic                | R/W | Reset | Function                                  |          |                                                                                                                                                                                                                                                                                                |  |  |
|-------------|-------------------------|-----|-------|-------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1 – 0       | Reserved                | -   | -     | These bits are not used and read logic 0. |          |                                                                                                                                                                                                                                                                                                |  |  |
|             |                         |     |       | RT Time Tag                               | Action I | Bits 1-0.                                                                                                                                                                                                                                                                                      |  |  |
|             |                         |     |       | After perform written bits se             |          | RT time tag counter action below, these host-<br>to 00:                                                                                                                                                                                                                                        |  |  |
| 9           | RTTTA1                  |     |       | Bits 9-8                                  | Action   |                                                                                                                                                                                                                                                                                                |  |  |
| 8           | RTTTA0                  | R/W | 0     | 00 or 11                                  | Do No    | thing.                                                                                                                                                                                                                                                                                         |  |  |
| Ű           |                         |     |       | 01                                        | Reset    | 16-bit RT Time Tag count to zero.                                                                                                                                                                                                                                                              |  |  |
|             |                         |     |       | 10                                        | Regist   | Load the 16-bit value from the RT Time Tag Utility<br>Register (0x004A) into the RT Time Tag Counter<br>(0x0049).                                                                                                                                                                              |  |  |
| 7 – 3       | Reserved                | -   | -     | These bits ar                             | e not us | sed and read logic 0.                                                                                                                                                                                                                                                                          |  |  |
|             |                         |     |       | RT Time Tag Clock                         |          | Selection Bits 2-0.                                                                                                                                                                                                                                                                            |  |  |
|             |                         |     |       | These three from the follo                |          | ect the clock source for the RT Time Tag Counters tions:                                                                                                                                                                                                                                       |  |  |
|             |                         |     |       | Bits 2-1                                  | -0       | Time Tag Counter Clock Source                                                                                                                                                                                                                                                                  |  |  |
| 2<br>1<br>0 | TTCK2<br>TTCK1<br>TTCK0 | R/W | 0     | 0-0-0                                     |          | Time Tag Counter Disabled.<br>External clock provided at TTCLK input pin.<br>Internally generated 2µs clock.<br>Internally generated 4µs clock.<br>Internally generated 8µs clock.<br>Internally generated 16µs clock.<br>Internally generated 32µs clock.<br>Internally generated 64µs clock. |  |  |

#### 9.12. Memory Address Pointer Registers

The Serial Peripheral Interface (SPI) uses predefined 8-bit instruction op codes to perform a variety of predetermined actions. Some op codes must be followed by two or more operand bytes, while other SPI codes perform their desired action without additional operands. Examples of self-contained SPI op codes include the "Fast access" op codes used for reading or writing registers at the low end of the address space.

"Fast access" op codes used for direct addressing contain embedded register addresses, but only work over a limited address range.

- SPI reads to register addresses 0 through 0x000F (decimal 15) use an 8-bit op code of the form 0x00 + (Reg\_Addr << 2) where Reg\_Addr = 0 to 0xF before left-shifting two bits.</li>
- SPI writes to register addresses 0 through 0x003F (decimal 63) use an 8-bit op code of the form 0x80 + Reg\_Addr where Reg\_Addr equals 0 to 0x3F.

The two "fast access" op codes use a dedicated memory address pointer to perform their duties without affecting values contained in other Memory Address Pointer registers. The "fast access" Memory Address Pointer cannot be read by the host, but is written each time a "fast access" op code is processed.

The HI-6135 uses a Memory Address Pointer for SPI reads to register addresses over 0x000F, or for SPI writes to register addresses over 0x003F. For most SPI read and write operations, the starting memory address for the requested operation is written to the Memory Address Pointer (or MAP) before the op code (using the MAP) is invoked.

In the case of a multiword data transfer involving a range of sequential addresses, the memory address pointer is initialized with the starting (lowest) address. After the SPI transfers data from the first address, the memory address pointer automatically increments to the next address. When read access occurs, the device prefetches the data stored at the next address to support the fastest possible data rates. As long as the chip select stays low (asserted) and the SPI master continues to provide serial clocks, data read/write transfers for sequential addresses continue until the chip select is negated. Please refer to section "Host Serial Peripheral Interface (SPI)" on page 128, describing SPI host access and the SPI op codes used for data transfer.

For flexibility in configuring the device, four independent Memory Address Pointers are available. These can be assigned in any manner that supports application requirements. For example:

Consider using a dedicated Memory Address Pointer for interrupt service routines. Many SPI operations are
multiword transfers that utilize the Memory Address Pointer auto-increment feature. If interrupts are enabled
during multiword transfers, a dedicated Memory Address Pointer for the interrupt service routine avoids corruption
of the MAP used by the interrupted routine.

Residing in the lower register address space, the four Memory Address Pointers can be read or written with a single 8-bit "fast access" op code (plus the desired 16-bit data value, when writing).

Just one of the four MAP registers is enabled at any time. Each of the four Memory Address Pointers has a dedicated 8-bit "MAP Select" op code that enables it by writing the "Master Configuration Register 1 (0x0000)". Or the host can directly write the MAPSEL (Memory Address Pointer select) bits 11-10 in the "Master Configuration Register 1 (0x0000)" to enable the desired MAP register. Full descriptions of SPI data transfer methods are provided later in this document.

The four memory address pointer registers are:

| MAP1 Memory Address Pointer Register | 0x000B |
|--------------------------------------|--------|
| MAP2 Memory Address Pointer Register | 0x000C |
| MAP3 Memory Address Pointer Register | 0x000D |
| MAP4 Memory Address Pointer Register | 0x000E |



These 16-bit registers are read-write and are fully maintained by the host. These registers are cleared after  $\overline{MR}$  pin master reset, but are unaffected by assertion of RTRESET bit in the "Master Status and Reset Register (0x0001)".

Each of these registers has a unique SPI op code that reads the MAP value in the register, and another op code that writes a new MAP value into the register. See SPI op code table. The host selects the active MAP register by writing the MAPSEL (memory address pointer select) bits 11-10 in the "Master Configuration Register 1 (0x0000)", or by using the four defined "MAP Select" SPI op codes, described in the section "Host Serial Peripheral Interface (SPI)" on page 128. The active MAP register contains the memory address used for SPI read write access to registers and RAM.

Please refer to Section 17 for a full description of the interface and the SPI instruction op codes.

# **10. REMOTE TERMINAL REGISTERS**

In addition to the registers described here, the Remote Terminal also utilizes one or more Memory Address Pointer registers (described in Section 9.12) for managing SPI read/write operations.

## 10.1. Remote Terminal Configuration Register (0x0017)



| Bit No. | Mnemonic    | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                   |                                                                                                     |                                |  |
|---------|-------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------|--|
|         |             |     |       | RT-RT Time Out                                                                                                                                                                                                                                                                                                             | Select.                                                                                             |                                |  |
|         |             |     |       |                                                                                                                                                                                                                                                                                                                            | lects the "no response" time<br>ds from four available selecti                                      |                                |  |
|         |             |     |       | Bit 15:14                                                                                                                                                                                                                                                                                                                  | Bus Dead Time                                                                                       | RT-RT Time Out                 |  |
| 15 - 14 | RTTO1:0 R/W | R/W | 0     | 00<br>01<br>10<br>11                                                                                                                                                                                                                                                                                                       | 15μs<br>20μs<br>58μs<br>138μs                                                                       | 57µs<br>62µs<br>100µs<br>180µs |  |
|         |             |     |       | For RT-RT commands, time out delay is measured per Figure 8 in the RT Validation Test Plan, SAE AS4111. That is, from mid-parity of the receive command to mid-sync of the first received data word. This interval includes 20µs each for the embedded transmit command word and transmit-RT status word within this span. |                                                                                                     |                                |  |
|         |             |     |       | RT Bus A Inhibit.                                                                                                                                                                                                                                                                                                          |                                                                                                     |                                |  |
| 13      | RTINHA      | R/W | /W 0  | "Master Configura                                                                                                                                                                                                                                                                                                          | 1, Bus A is inhibited, as defin<br>ation Register 1 (0x0000)". T<br>ansmit and receive, or inhibit  | he BSDTXO bit offers two       |  |
|         |             |     |       | may otherwise be                                                                                                                                                                                                                                                                                                           | logic 0, Bus A is not inhibited<br>e globally inhibited by logic 1<br>bit in the "Master Status and | at the TXINHA pin, or logic    |  |
|         |             |     |       | RT Bus B Inhibit.                                                                                                                                                                                                                                                                                                          |                                                                                                     |                                |  |
| 12      | RTINHB      | R/W | R/W 0 | "Master Configura                                                                                                                                                                                                                                                                                                          | 1, Bus B is inhibited, as defir<br>ation Register 1 (0x0000)". T<br>ansmit and receive, or inhibit  | he BSDTXO bit offers two       |  |
|         |             |     |       | may otherwise be                                                                                                                                                                                                                                                                                                           | logic 0, Bus B is not inhibited<br>e globally inhibited by logic 1<br>bit in the "Master Status and | at the TXINHB pin, or logic    |  |

| Bit No.  | Mnemonic | R/W | Reset                                                                                                                                                                                                                                                                        | Function                                                                                                                                                                                                                                                                                                                                                                                                         |       |     |       |
|----------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|
|          |          |     |                                                                                                                                                                                                                                                                              | Broadcast Commands Invalid.                                                                                                                                                                                                                                                                                                                                                                                      |       |     |       |
| 11       | BCSTINV  | R/W | 0                                                                                                                                                                                                                                                                            | If this bit is high, commands addressed to RT address 31 are treated<br>as invalid: There is no terminal recognition of commands to RT address<br>31; there is no RT command response, and no status updating for the<br>benefit of following "transmit status" or "transmit last command" mode<br>commands. If this bit is low, commands addressed to RT address 31 are<br>treated as valid broadcast commands. |       |     |       |
| 10       | Reserved | R/W | 0                                                                                                                                                                                                                                                                            | This bit is not used and reads logic 0.                                                                                                                                                                                                                                                                                                                                                                          |       |     |       |
|          |          |     |                                                                                                                                                                                                                                                                              | Undefined Mode Codes Invalid.                                                                                                                                                                                                                                                                                                                                                                                    |       |     |       |
|          |          |     |                                                                                                                                                                                                                                                                              | This bit determines whether the RT treats undefined mode code commands as valid (default) or invalid commands. This bit applies only to the following undefined mode code commands:                                                                                                                                                                                                                              |       |     |       |
|          |          | R/W |                                                                                                                                                                                                                                                                              | <ul> <li>Mode Codes 0 through 15 with T/R bit = 0</li> </ul>                                                                                                                                                                                                                                                                                                                                                     |       |     |       |
|          |          |     |                                                                                                                                                                                                                                                                              | <ul> <li>Mode Codes16, 18 and19 with T/R bit = 0</li> </ul>                                                                                                                                                                                                                                                                                                                                                      |       |     |       |
|          |          |     |                                                                                                                                                                                                                                                                              | <ul> <li>Mode Codes 17, 20 and 21 with T/R bit = 1</li> </ul>                                                                                                                                                                                                                                                                                                                                                    |       |     |       |
| 9 UMCINV | UMCINV   |     | R/W 0                                                                                                                                                                                                                                                                        | R/W                                                                                                                                                                                                                                                                                                                                                                                                              | R/W 0 | v o | R/W 0 |
|          |          |     | If this bit is high, undefined mode code commands are treated as invalid:<br>There is no RT recognition of an invalid command, no RT command<br>response, and no status updating for the benefit of following "transmit<br>status" or "transmit last command" mode commands. |                                                                                                                                                                                                                                                                                                                                                                                                                  |       |     |       |
|          |          |     |                                                                                                                                                                                                                                                                              | Notice 2 Broadcast Data Storage.                                                                                                                                                                                                                                                                                                                                                                                 |       |     |       |
| 8        | NOTICE2  | R/W | 0                                                                                                                                                                                                                                                                            | If this bit is high, the terminal stores data associated with broadcast commands separately from data associated with non-broadcast commands to meet the requirements of MIL-STD-1553B Notice 2. If this bit is low, broadcast command data is stored in the same buffer with data from non-broadcast commands.                                                                                                  |       |     |       |
|          |          |     |                                                                                                                                                                                                                                                                              | Simplified Mode Command Processing.                                                                                                                                                                                                                                                                                                                                                                              |       |     |       |
| 7        | SMCP     | R/W | 0                                                                                                                                                                                                                                                                            | When this bit is asserted, the remote terminal applies "Simplified Mode Command Processing" for all valid mode code commands, as described in Section 13.5 on page 110.                                                                                                                                                                                                                                          |       |     |       |

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|----------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          |     |       | Temporary Receive Data Buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6       | TRXDB    | R/W | 0     | When this bit is asserted, the remote terminal enables a temporary receive data buffer used during receive commands. See Section 11.3 on page 64. When this bit is asserted, the RT stores received data words in a 32-word data buffer during message processing. Only after error-free message completion, are the buffered words written into the data buffer memory assigned to the specific subaddress in the RT Descriptor Table. This bit should only be modified when RTSTEX bit is low in "Master Configuration Register 1 (0x0000)" (see Section 9.1 on page 21). Changing the TRXDB bit when the RTSTEX configuration bit is logic-1 causes unpredictable results. |
|         |          |     |       | Alternate BIT Word Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         |          |     |       | When this bit is logic 0, the remote terminal responds to a "transmit BIT word" mode command (MC19) by sending the word stored in its Built-In Test Word register. The Built-In Test Word register resides at address 0x001E.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5       | ALTBITW  | R/W | 0     | When this bit is logic 1, the remote terminal responds to a "transmit<br>BIT word" mode command (MC19) by sending the word stored in its<br><b>Alternate</b> Built-In Test Word register. The Alternate Built-In Test Word<br>register resides at address 0x001F. Using an Alternate Built-In Test<br>Word register allows the user to fully define the BIT word, while the<br>default Built-In Test Word register locations contain several predefined,<br>device-controlled status bits.                                                                                                                                                                                    |

HI-6135

| Bit No. | Mnemonic  | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|-----------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |           |     |       | Automatic Bus Shutdown Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         |           |     |       | The Bus Controller exercises "shutdown" control over Remote Terminal connections to the inactive MIL-STD-1553 bus using the "transmitter shutdown" (MC4) or "selected transmitter shutdown" (MC20 decimal) mode code commands. These apply only to the inactive bus. The RT cannot shutdown the bus where the command is received. When the inactive bus transmitter is shutdown, the device inhibits further transmission affected on that bus for the affected RT(s). Once shutdown, the transmitter can be reactivated by (a) an "override transmitter shutdown" (MC5) mode command, (b) an "override selected transmitter shutdown" (MC21 decimal) mode command, (c) a "reset remote terminal" (MC8) mode command, (d) asserting hardware MR Master Reset input pin or (e) software reset initiated by setting the RTRESET bit in the "Master Status and Reset Register (0x0001)". |
| 4       | AUTOBSD   | R/W | 0     | With the AUTOBSD bit set, the device only transmits RT status upon receiving MC4, MC5, MC20 or MC21. The host must perform bus shutdown and override duties by asserting control of the TXINHA and TXINHB bits in the "Master Configuration Register 1 (0x0000)", or by controlling the input pins with the same function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|         |           |     |       | With AUTOBSD bit reset, upon receiving MC4 (or MC20 with data word matching "bus select" criteria), the device automatically fulfills transmit shutdown for the inactive bus. When the BSDTXO bit in the "Master Configuration Register 1 (0x0000)" equals 0, the inactive bus receiver is also shutdown (full bus shutdown vs. only transmit shutdown). The device affirms shutdown status by setting the corresponding "shutdown status" bits 15-12 in the RT BIT Register (0x001E).                                                                                                                                                                                                                                                                                                                                                                                                 |
|         |           |     |       | With AUTOBSD bit reset, upon receiving MC5 (or MC21 with data word matching "bus select" criteria), the device automatically re-enables both transmit and receive for the inactive bus (without regard to BSDTXO bit in the "Master Configuration Register 1 (0x0000)"). The device affirms shutdown override status by resetting corresponding "shutdown status" bits 15-12 in the RT BIT Register (0x001E).                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         |           |     |       | MC17 Sync Option Bits 1:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3 - 2   | MC17OP1:0 | R/W | 0     | If register bits 3-2 equal 11, the data word received with a valid "synchronize" mode command (MC17) is unconditionally loaded into the "Remote Terminal Time Tag Counter Register (0x0049)". For non-broadcast MC17 commands, the counter load occurs before status word transmission. If register bits 3-2 equal 00, the external host assumes responsibility for actions needed to perform "synchronize" duties upon reception of the valid MC17 "synchronize" mode code command, but status transmission automatically occurs.                                                                                                                                                                                                                                                                                                                                                     |
|         |           |     |       | The binary 01 and 10 combinations of register bits 3-2 support certain extended subaddress schemes. If bits 3-2 equal 01, the received data word is automatically loaded into the "Remote Terminal Time Tag Counter Register (0x0049)" if bit 0 of the received data word equals 0. If bits 3-2 equal 10, the received data word is automatically loaded into the Time-Tag counter if bit 0 of the received data word equals 1. For non-broadcast MC17 commands, the counter load occurs before status word transmission.                                                                                                                                                                                                                                                                                                                                                              |

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|----------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | MC16OPT  | R/W | 0     | Host reset of "service request" status bit for mode code 16.<br>If this bit is logic 0, reception of a "transmit vector word" mode command<br>(MC16) causes automatic reset of the Service Request status bit. The<br>Service Request bit is reset in the Status Word Bits register before<br>status word transmission begins. If the MCOPT1 bit is logic 1, the<br>external host assumes responsibility for resetting the Service Request<br>bit in the Status Word Bits register. |
| 0       | MC8OPT   | R/W | 0     | Automatic soft reset for mode code 8.<br>If this bit is logic 0, reception of a "reset remote terminal" mode<br>command (MC8) causes automatic assertion of SRESET software<br>reset. If non-broadcast mode command, reset occurs after status word<br>transmission is complete. If this bit is logic 1, the external host assumes<br>responsibility for actions needed to perform terminal reset.                                                                                  |

## 10.2. Remote Terminal Operational Status Register (0x0018)



At rising edge on the MR Master Reset input pin, register bits 15-9 capture the logic states (0 or 1) of the corresponding input pins having like names (if applicable). After reset, register bits 15-9 can be overwritten only if LOCK bit 9 is logic 0. If the register LOCK bit is logic 1, these bits are read-only.

Bits 8-0 are read-only; these bits are cleared after  $\overline{MR}$  pin master reset, but are unaffected by assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)".

| Bit No.       | Mnemonic       | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|----------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 – 11<br>10 | RTA4:0<br>RTAP | R/W | 0     | Remote Terminal Address bits 4-0.<br>Remote Terminal Address Parity.<br>These bits reflect the state of the input pins RTA4 through RTA0 that<br>applied at the rising edge of the MR master reset input signal (i.e. the<br>active remote terminal address). The RTAP bit, when appended to the<br>remote terminal address bits, provides odd parity. If the register LOCK<br>bit is high, bits 15-10 are read-only. If the register LOCK bit is low, the<br>host can overwrite these bits and change the terminal address and<br>parity. |

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                     |                                                  |                                                                                                                                                                                                                           |  |
|---------|----------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|         |          |     |       | Remote Terminal Address Loo                                                                                                                                  | ck.                                              |                                                                                                                                                                                                                           |  |
| 9       | LOCK     | R/W | 0     | edge of the MR master reset<br>overwrite bits 15-9 only if regi<br>bit is high, the host cannot ov<br>write capability for these bits,                       | input sign<br>ster LOC<br>erwrite re<br>the MR n | nput pin that applied at the rising<br>al. After reset, the host can<br>K bit 9 is logic 0. When the LOCK<br>gister bits 15-9. To restore host<br>naster reset input signal must first<br>ad low to restore register LOCK |  |
| 8 - 6   | Reserved | R   | 0     | These bits are not used.                                                                                                                                     |                                                  |                                                                                                                                                                                                                           |  |
|         |          |     |       | No Data Mode Command Flag.                                                                                                                                   |                                                  |                                                                                                                                                                                                                           |  |
|         |          |     | 0     | Receive Data Mode Comman                                                                                                                                     | id Flag.                                         |                                                                                                                                                                                                                           |  |
|         | 5 MCND   |     |       | Transmit Data Mode Command Flag.                                                                                                                             |                                                  |                                                                                                                                                                                                                           |  |
| 5       |          |     |       | These three bits reflect the type Command Register:                                                                                                          | pe of com                                        | mand stored in the RT Current                                                                                                                                                                                             |  |
| 4       | MCRD     | R   |       | Current Command Type                                                                                                                                         | Bits<br>5-4-3                                    | Current Command Word                                                                                                                                                                                                      |  |
| 5       | NICTD    |     |       | Subaddress, not mode code                                                                                                                                    | 000                                              | Subaddress, transmit or receive                                                                                                                                                                                           |  |
|         |          |     |       | Mode code, no data word                                                                                                                                      | 100                                              | MC0 to MC15, $T/\overline{R}$ bit = 1                                                                                                                                                                                     |  |
|         |          |     |       | Mode code, received word                                                                                                                                     | 010                                              | MC16 to MC31, $T/\overline{R}$ bit = 0                                                                                                                                                                                    |  |
|         |          |     |       | Mode code, transmit word                                                                                                                                     | 001                                              | MC16 to MC31, $T/\overline{R}$ bit = 1                                                                                                                                                                                    |  |
|         |          |     |       | Mode code, undefined                                                                                                                                         | 111                                              | MC0 to MC15, $T/\overline{R}$ bit = 0                                                                                                                                                                                     |  |
|         |          |     |       | Remote Terminal Address Pa                                                                                                                                   | rity Fail.                                       |                                                                                                                                                                                                                           |  |
| 2       | RTAPF    | R   | 0     | This bit is set when RT address parity error occurs for the value contained in register bits 15-10. It is low when correct odd parity applie for bits 15-10. |                                                  |                                                                                                                                                                                                                           |  |
| 1 - 0   | Reserved | R   | 0     | These bits are not used.                                                                                                                                     |                                                  |                                                                                                                                                                                                                           |  |

## 10.3. Remote Terminal Current Command Register (0x0002)



This 16-bit register is read-only and is fully maintained by the device. The register is cleared after  $\overline{\text{MR}}$  pin master reset, but is unaffected by assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)".

This register contains the last valid command word received by the Remote Terminal over either MIL-STD-1553 bus. This register is updated 5µs after the ACTIVE output is asserted.

## 10.4. Remote Terminal Current Control Word Address Register (0x0003)



This 16-bit register is read-only and is fully maintained by the device. The register is cleared after  $\overline{\text{MR}}$  pin master reset, but is unaffected by assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)".

This register contains the address for the descriptor table Control Word corresponding to the current command stored in the Current Command Register, above. This register is updated 5 µs after the ACTIVE output is asserted for recognition of a valid command for the RT. Also see description for the "Current Message Information Word" register.

#### 10.5. Remote Terminal Descriptor Table Base Address Register (0x0019)



This 16-bit register is Read-Write and contains the starting address for the Remote Terminal's Descriptor Table. This register is initialized with default values after  $\overline{MR}$  pin master reset, or by assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)". The post-reset register value is 0x0400. After initialization, this register is fully maintained by the host. Bit 15 and bits 8:0 cannot be set and will always read logic 0.

#### 10.6. Remote Terminal MIL-STD-1553 Status Word Bits Register (0x001A)



This 16-bit register is Read-Write. With the exception of bits 4 and 10, this register is maintained by the host. This register is cleared after  $\overline{MR}$  pin master reset, or by assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)".

Register bits 14-10 and 7-4 are read-only. Most of these bits read back zero, except for bits 4 and 10, which are maintained by the device. The remaining bits in the register are Read-Write and are maintained by the host. All bits are active high. Register bits 10-0 are reflected in the outgoing MIL-STD-1553 RT status word. The RT status word reflects the state of host-written register bits until overwritten by the host, unless the Transmit and Clear function (bit 15) is enabled. When set, the Transmit and Clear bit resets itself and bits 9-5 and 3-0 after the next transmitted status word.

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|----------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15      | TXANDCLR | R/W | 0     | Transmit and Clear.<br>When this bit is set, it resets itself and bits 9-5 and 3-0 after the next<br>transmitted status word. This bit does not affect operation of the<br>Transmit Status Word and Transmit Last Command mode codes.<br>Example: Transaction of a valid legal command with the INST and<br>TXANDCLR bits asserted results in status word transmission with the<br>Instrumentation bit set. If the following command is Transmit Status or<br>Transmit Last Command mode code, the Instrumentation bit remains<br>set.                                                                                                                                                                                                                                                                                                                                                                                    |
| 14 - 11 | Reserved | R   | 0     | These bits are not used, cannot be written, always read back 0000.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 10      | ME       | R   | 0     | Message Error status bit.<br>The device maintains this read-only bit, based on prior message results.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 9       | INST     | R/W | 0     | Instrumentation status bit.<br>The host maintains this read-write bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 8       | SVCREQ   | R/W | 0     | Service Request status bit.<br>The host maintains this read-write bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 7 - 5   | Reserved | R   | 0     | These bits are not used, cannot be written, always read back 000.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4       | BCR      | R   | 0     | Broadcast Command Received status bit.<br>The device maintains this read-only bit, based on prior message results.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3       | BUSY     | R/W | 0     | Busy status bit.<br>The host maintains this read-write bit. When set, the RT asserts its<br>Busy bit in status response for all valid commands. Instead of enabling<br>Busy for all commands, the host can assert Busy status for selected<br>commands by asserting the Busy bit in descriptor table Control Words<br>for the individual commands. When response to a command conveys<br>Busy status, the RT suppresses transmission of data words that would<br>normally accompany status for transmit commands. For messages<br>transacted with Busy status, the WASBSY flag is asserted in the stored<br>Message Information Word. If INTBUSY bit 2 is set in the "Extended<br>Configuration Register (0x004D)", the WASBUSY bit 9 is also enabled in<br>the RT Interrupt Information Word.<br><b>Note:</b> Busy status alone is not an interrupt event. See "Extended<br>Configuration Register (0x004D)" on page 35. |
| 2       | SSYSF    | R/W | 0     | Subsystem Fail status bit.<br>The host maintains this read-write bit. This register bit is logically ORed<br>with the RTSSF input pin. If either SSYSF register bit or RTSSF pin<br>is asserted, the SSYSF Subsystem Flag status bit is set. If the RT's<br>Configuration Register MCOPT1 bit equals 0, reception of a "transmit<br>vector word" mode command (MC16) causes automatic reset of the<br>SSYSF status bit in this register; when this occurs, the register bit is<br>reset before status word transmission begins.                                                                                                                                                                                                                                                                                                                                                                                           |

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                    |
|---------|----------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | DBCA     | R/W | 0     | Dynamic Bus Control Acceptance status bit.<br>The host maintains this read-write bit. If the terminal is to acknowledge a<br>Dynamic Bus Control, Mode Code 0 command, the host should set this<br>bit to a "1".                                                                                                                            |
| 0       | TF       | R/W | 0     | Terminal Flag status bit.<br>The host maintains this read-write bit. When this bit is asserted, the<br>Terminal Flag status bit is set. If the Terminal Flag bit is set while<br>responding to subaddress transmit commands or mode code commands<br>16-31 that normally transmit a data word, all data word transmission is<br>suppressed. |

## 10.7. Remote Terminal Current Message Information Word Register (0x001B)



This 16-bit register is Read-Write and is fully maintained by the device. This register is cleared after  $\overline{\text{MR}}$  pin master reset, but is unaffected by assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)". This register contains the data buffer address (assigned in the terminal's Descriptor Table) corresponding to the last decoded valid command' for the Remote Terminal. This register is updated 5µs after the ACTIVE output is asserted.

The value in this register points to the command's Message Information Word (or MIW) in the Descriptor Table. The value of the current command word itself is stored in the Current Command Register.

## 10.8. Remote Terminal Bus A Select Register (0x001C)

| MSB Register Value LSE |    |    |    |    |    |   |   |   |   | 3 |   |   |             |   |   |          |
|------------------------|----|----|----|----|----|---|---|---|---|---|---|---|-------------|---|---|----------|
| 0                      | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0           | 0 | 0 | MR Reset |
|                        | RW |    |    |    |    |   |   |   |   |   |   |   | Host Access |   |   |          |
| 15                     | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2           | 1 | 0 | Bit      |

This 16-bit register is Read-Write and is fully maintained by the device. This register is cleared after  $\overline{\text{MR}}$  pin master reset, but is unaffected by assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)".

The Bus A Select register is only used when the AUTOBSD bit in the "Remote Terminal Configuration Register (0x0017)" equals 0. This AUTOBSD setting means the device automatically fulfills mode commands MC20 (decimal) "selected transmitter shutdown" or MC21 "override selected transmitter shutdown". "Transmitter shutdown" or "shutdown override" can only occur for the inactive bus. If either mode command is received on Bus B, the inactive bus is Bus A. The device compares the received mode data word to the contents of the Bus A Select register to determine whether inactive Bus A is selected for "transmitter shutdown" or "transmitter shutdown override". (Bus shutdown or shutdown override can only occur for the inactive bus.) If the data word matches the value stored in the Bus A Select register and AUTOBSD equals 0, the device automatically fulfills MC20 "transmitter shutdown" or MC21 "shutdown override".

without host assistance: If the mode command received was MC20 (bus shutdown), the Transmit Shutdown A bit in the RT's BIT (built-in test) Word Register is asserted. If mode command MC21 (override bus shutdown) was received, the Transmit Shutdown A bit in the BIT Word Register is negated.

#### 10.9. Remote Terminal Bus B Select Register (0x001D)



This 16-bit register is Read-Only and is fully maintained by the device. This register is cleared after  $\overline{\text{MR}}$  pin master reset, but is unaffected by assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)".

The Bus B Select register is only used when the AUTOBSD bit in the "Remote Terminal Configuration Register (0x0017)" equals 0. This AUTOBSD setting means the device automatically fulfills mode commands MC20 (decimal) "selected transmitter shutdown" or MC21 "override selected transmitter shutdown". "Transmitter shutdown" or "shutdown override" can only occur for the inactive bus. If either mode command is received on Bus A, the inactive bus is Bus B. The device compares the received mode data word to the contents of the Bus B Select register to determine whether inactive Bus B is selected for "transmitter shutdown" or "transmitter shutdown override". (Bus shutdown or shutdown override can only occur for the inactive bus.) If the data word matches the value stored in the Bus B Select register and AUTOBSD equals 0, the device automatically fulfills MC20 "transmitter shutdown" or MC21 "shutdown override" without host assistance: If the mode command received was MC20 (bus shutdown), the Transmit Shutdown B bit in the BIT Word Register is negated.

#### 10.10. Remote Terminal Built-In Test (BIT) Word Register (0x001E)

| $\langle t \rangle$ | A A A A A User Assigned Bits & A A A A |    |    |    |    |   |   |   |   |   |   |   |   | 4 <sup>E</sup> | <sup>5</sup> .4 | SINH.    |
|---------------------|----------------------------------------|----|----|----|----|---|---|---|---|---|---|---|---|----------------|-----------------|----------|
| Ρ                   | Ρ                                      | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0              | 0               | MR Reset |
| R RW                |                                        |    |    |    |    |   |   |   |   |   | F | २ |   |                | Host Access     |          |
| 15                  | 14                                     | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1              | 0               | Bit      |

Bits 11-4 in this 16-bit register are read-write; the remaining bits are read-only. The ten assigned bits are written by the device when predetermined events occur. The host may overwrite the device-written bits 5 and 4. After MR pin master reset, bits 13-12, 5-4 and 0 are reset. Bits 15-14 will be set if the corresponding TXINHA or TXINHB input pins are high. Bits 3-1 will be set if RT address parity error, or post-MR memory test failure or auto-initialization failure occurred. These registers are not affected by assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)".

If the ALTBITW option bit in the "Remote Terminal Configuration Register (0x0017)" is zero when a valid "transmit BIT word" mode command (MC19) is received, the current value in this register is transmitted as the mode data word in the terminal response. The value is also copied to the Remote Terminal's assigned data buffer for MC19, after mode command fulfillment.

| Bit No.  | Mnemonic       | R/W | Reset                | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|----------------|-----|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |                |     |                      | Transmit Bus A Shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |                |     |                      | Transmit Bus B Shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 15<br>14 | TXASD<br>TXBSD | R   | 0                    | These read-only bits are set when the corresponding bus transmitter<br>was disabled by assertion of the bus TXINHA or TXINHB input pin,<br>or by fulfillment of a "transmitter shutdown" mode command, either<br>MC4 or MC20. Refer to the description for the BSDTXO bit in the<br>"Master Configuration Register 1 (0x0000)" and the description for the<br>AUTOBSD bit in the "Remote Terminal Configuration Register (0x0017)"<br>for further information. |
|          |                |     |                      | Receive Bus A Shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |                |     |                      | Receive Bus B Shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13<br>12 | RXASD<br>RXBSD | R   | 0                    | These read-only bits are set when the corresponding bus receiver was disabled concurrently with a bus transmitter by a "transmitter shutdown" mode command MC4 or MC20. Refer to the description for the BSDTXO bit in the "Master Configuration Register 1 (0x0000)" and the description for the AUTOBSD bit in the "Remote Terminal Configuration Register (0x0017)".                                                                                        |
| 11 – 6   |                | R/W | 0                    | User assigned bits.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |                |     | Bus A Loopback Fail. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 5        | LBFA           |     |                      | Bus B Loopback Fail.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 4        | LBFB           | R/W | R/W 0                | These bits are set if Bus A or Bus B loopback failure occurs during self-<br>test (see Section "16.2.1. Self-Test Control Register (0x0028)" on page<br>121).                                                                                                                                                                                                                                                                                                  |
|          |                |     |                      | BIST Memory Test Fail.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3        | BMTF           | R   | 0                    | This bit is set if error occurs during built-in self-test for device Random Access Memory (RAM) (see Section "16.2.1. Self-Test Control Register (0x0028)" on page 121).                                                                                                                                                                                                                                                                                       |
|          |                |     |                      | RT Address Parity Fail.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2        | RTAPF          | R   | 0                    | This bit is asserted when a "Remote Terminal Operational Status<br>Register (0x0018)" bits 15:10 reflect parity error. After MR master<br>reset, bits 15:10 in the RT's Operational Status Register reflect input<br>pin states, but will be overwritten if subsequent auto-initialization is<br>performed (if AUTOEN pin is high) and the initialization EEPROM<br>contains different data for RT Operational Status Register bits 15:10.                     |
|          |                |     |                      | Auto-Initialization EEPROM Load Fail.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1        | EELF           | R   | 0                    | This bit only applies when auto-initialization is enabled (AUTOEN input<br>pin state equals 1). This bit is set if, after MR master reset, failure<br>occurs when copying serial EEPROM to registers and RAM. When this<br>occurs, bit 0 or bit 1 will be set in the "Master Status and Reset Register<br>(0x0001)" to indicate type of failure.                                                                                                               |
| 0        | TFBINH         | R   | 0                    | This bit is set when the Terminal Flag status bit is disabled while fulfilling<br>an "inhibit terminal flag bit" mode code command (MC6). This bit is reset<br>if terminal flag status bit disablement is cancelled later by an "override<br>inhibit terminal flag bit" mode code command (MC7).                                                                                                                                                               |

## 10.11. Remote Terminal Alternate Built-In Test (BIT) Word Register (0x001F)



This 16-bit register is Read-Write and is fully maintained by the host. This register is cleared after  $\overline{\text{MR}}$  pin master reset. It is not affected by assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)". If the ALTBITW option bit in the "Remote Terminal Configuration Register (0x0017)" equals one when a valid "transmit BIT word" mode command (MC19) is received, the current value in this register is transmitted as the mode data word in the terminal response. The value is also copied to the assigned data buffer for MC19, after mode command fulfillment.

## 10.12. Remote Terminal Time Tag Counter Register (0x0049)

| N | MSB Register Value LSB |    |    |    |    |    |   |   |   |   |   | 3 |             |   |   |   |          |
|---|------------------------|----|----|----|----|----|---|---|---|---|---|---|-------------|---|---|---|----------|
| Γ | 0                      | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0           | 0 | 0 | 0 | MR Reset |
|   | R                      |    |    |    |    |    |   |   |   |   |   |   | Host Access |   |   |   |          |
|   | 15                     | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3           | 2 | 1 | 0 | Bit      |

This register is read-only and is cleared after  $\overline{\text{MR}}$  pin Master Reset or assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)". Reads to this register address return the current value of the free running 16-bit Time Tag counter. Counter resolution is programmed by the TTCK2:0 bits in the "Time Tag Counter Configuration Register (0x0039)". Options are: 2, 4, 8, 16, 32 and 64µs, or externally provided clock.

The device automatically resets the Time-Tag Counter when a "synchronize" mode command without data (MC1) is received. In addition, the host can reset, load or capture the Time Tag count at any time by asserting action bits in the "Time Tag Counter Configuration Register (0x0039)". Load and capture operations utilize the RT Time Tag Utility Register, described below.

The MC17OP1:0 bits in the "Remote Terminal Configuration Register (0x0017)" allows automatic loading of Time-Tag count using the data word received with a "synchronize with data" mode command, MC17. If both of these bits equal one, the data word received with a valid "synchronize" mode command (MC17) is unconditionally loaded into the Time-Tag counter. For non-broadcast MC17 commands, the counter load occurs before status word transmission. If both MC17OP1 and MC17OP0 bits equal 0, the external host assumes responsibility for actions needed to perform "synchronize" duties upon reception of the valid MC17 "synchronize" command, but status transmission occurs automatically.

The binary 01 and 10 combinations of these bits support certain extended subaddressing schemes. If the MC17OP1:0 bits equal 01, the received data word is automatically loaded into the Time-Tag counter if the low order bit of the received data word (bit 0) equals 0. If the MC17OP1:0 bits equal 10, the received data word is automatically loaded into the Time-Tag counter if the low order bit of the received data word (bit 0) equals 0. If the MC17OP1:0 bits equal 10, the received data word is automatically loaded into the Time-Tag counter if the low order bit of the received data word (bit 0) equals 1. For non-broadcast MC17 commands, the counter is loaded before status word transmission.

## 10.13. Remote Terminal Time Tag Utility Register (0x004A)



This 16-bit register is Read-Write and is fully maintained by the host. This register is cleared after  $\overline{\text{MR}}$  pin master reset, but is not affected by assertion of RTRESET remote terminal software reset in the "Master Status and Reset Register (0x0001)". This register has two functions associated with the free-running Remote Terminal Time Tag Counter:

#### 10.13.1. RT Time Tag Counter Loading

When the RTTTA1-0 bits 9-8 in "Time Tag Counter Configuration Register (0x0039)" are written to 1-0, the value contained in the RT Time Tag Utility Register (0x004A) is loaded into the "Remote Terminal Time Tag Counter Register (0x0049)".

#### 10.13.2. RT Time Tag Count Match Interrupts

If the RTTTM interrupt is enabled in the "Hardware Interrupt Enable Register (0x000F)", then time tag "count match" interrupts are enabled. When enabled, the hardware RTTTM interrupt occurs when the free running RT Time Tag Counter (0x0049) matches the value contained in the RT Time Tag Utility Register (0x004A).

#### 10.14. Remote Terminal Interrupt Registers and Their Use

Section 9.5 on page 28 through Section 9.7 describe how the host uses three Hardware Interrupt registers, the Interrupt Log Buffer and the Interrupt Count & Log Address Register to manage interrupts. Three additional registers are dedicated to the RT interrupts. Comparable to the Hardware Interrupt register triplet, the RT has

- A "Remote Terminal Interrupt Enable Register (0x0012)" to enable and disable interrupts
- A "Remote Terminal Pending Interrupt Register (0x0009)" to capture the occurrence of enabled interrupts
- A "Remote Terminal Interrupt Output Enable Register (0x0016)" to enable IRQ output to host, for pending enabled interrupts

Each individual bit in all three registers is mapped to the same interrupt-causing event when the corresponding interrupt condition is enabled. Numerous interrupt options are available. At initialization, bits are set in the "Remote Terminal Interrupt Enable Register (0x0012)" to identify the interrupt-causing events which are heeded by the device. Most RT applications only use a subset of available interrupt options. Interrupt-causing events are ignored when their corresponding bits are reset in the "Remote Terminal Interrupt Enable Register (0x0012)". Setting an Interrupt Enable register bit from 0 to 1 does not trigger interrupt recognition for events that occurred while the bit was zero.

Whenever an interrupt event occurs (and the corresponding bit is already set in the "Remote Terminal Interrupt Enable Register (0x0012)"), these actions occur:

- The Interrupt Log Buffer is updated.
- A bit corresponding to the interrupt type is set in the "Remote Terminal Pending Interrupt Register (0x0009)". The type bit is logically-ORed with the preexisting register value, retaining bits for prior, unserviced RT interrupts.
- RT Interrupt Pending (RTIP) bit 2 is set in the "Hardware Pending Interrupt Register (0x0006)". If already set from a previous interrupt, the RTIP bit remains unchanged.
- If the matching bit is already set in the "Remote Terminal Interrupt Output Enable Register (0x0016)", an IRQ output occurs.

If the matching bit in the "Remote Terminal Interrupt Output Enable Register (0x0016)" was not already set (i.e., low priority polled interrupt), the host can poll the "Remote Terminal Pending Interrupt Register (0x0009)" to detect the occurrence of RT interrupts, indicated by non-zero value. Reading the "Remote Terminal Pending Interrupt Register (0x0009)" automatically clears it to 0x0000.

A single IRQ host interrupt output signal is shared by all enabled interrupt conditions having bits set in the Interrupt Output Enable registers (hardware and RT). Multiple interrupt-causing events can occur simultaneously, so single or simultaneous interrupt events can assert the IRQ host interrupt output.

When the host receives an IRQ signal from the device, it identifies the event(s) that triggered the interrupt. Section 9.5 describes two methods for identifying the interrupt source(s). One scheme uses bit 2 in the "Hardware Pending Interrupt Register (0x0006)" to indicate when RT interrupts occur. When RT Interrupt Pending (RTIP) bit 2 is set in the "Hardware Pending Interrupt Register (0x0006)", the "Remote Terminal Pending Interrupt Register (0x0009)" contains a nonzero value and may be read next to identify the specific RT interrupt event(s). Or, the host can directly interrogate the Interrupt Count & Log Address Register, followed by the Interrupt Log Buffer. Data sheet Section 9.5 has a detailed description.

#### 10.14.1. Remote Terminal Interrupt Enable Register (0x0012)



#### 10.14.2. Remote Terminal Pending Interrupt Register (0x0009)



#### 10.14.3. Remote Terminal Interrupt Output Enable Register (0x0016)



Three registers govern RT interrupt behavior: the RT Interrupt Enable Register, the RT Pending Interrupt Register and the RT Interrupt Output Enable Register. When a bit is set in the RT Interrupt Enable Register, the corresponding RT interrupt is enabled. When a bit is reset in this register, the corresponding interrupt event is unconditionally disregarded. Setting a register bit from 0 to 1 does not trigger interrupt recognition for events that occurred while the bit was zero.

When an enabled RT interrupt event occurs, the corresponding bit is set in the RT Pending Interrupt Register and the Interrupt Log Buffer is updated. To simplify interrupt decoding, RTIP bit 2 in the "Hardware Pending Interrupt Register (0x0006)" is also set whenever a message sets at least one bit in the RT Pending Interrupt Register.

If the corresponding bit is set in the RT Interrupt Output Enable Register, the IRQ output is asserted at message completion. The RT Interrupt Output Enable Register establishes two priority levels: high priority interrupts generate an IRQ output while low priority interrupts do not. Both priority levels update the Pending Interrupt Register and Interrupt Log Buffer. The host can detect low priority (masked) interrupts by polling Pending Interrupt registers. When the IRQOFF bit 0 is set in "Extended Configuration Register (0x004D)" on page 35, IRQ pin assertion for enabled RT interrupt-causing events is suppressed when the command is illegal (Message Error response) or results in RT busy status.

When one or more bits are set in the RT Interrupt Enable Register, occurrence of an enabled RT interrupt-causing event triggers an "Interrupt Log Buffer" update. The Interrupt Identification Word (written to the "Interrupt Log Buffer" on page 29 for RT events) mirrors the RT Pending Interrupt register. **NOTE:** While bit 9 is reserved (always 0) in the RT Pending Interrupt register, bit 9 in the written log buffer Interrupt Identification Word (IIW) has a defined function when INTBUSY bit 2 in "Extended Configuration Register (0x004D)" is set. In this case, RT IIW bit 9 serves as WASBUSY status flag, asserted if the RT was Busy when the RT interrupt event occurred. RT Busy status is not an interrupt causing event.

The following table describes the shared bit descriptions used by all three RT interrupt registers.

| Bit No. | Mnemonic | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 - 10 | Reserved | These bits are not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 9       | Reserved | Bit 9 cannot be written and reads back logic 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         |          | RT Mode Code 8 Command Interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         |          | Remote terminal processed a valid MIL-STD-1553 "reset remote terminal" mode code command. An RTMC8 interrupt notifies the host when the Bus Controller commands remote terminal reset.                                                                                                                                                                                                                                                                                                                                                                                           |
| 8       | RTMC8    | If the RTMC8 bit is reset in the "Remote Terminal Interrupt Enable Register (0x0012)" when the RT decodes a valid "reset remote terminal" mode command, bit 0 in the "Remote Terminal Configuration Register (0x0017)" dictates whether the reset response is automatic, or host controlled. The event does not affect the "Remote Terminal Pending Interrupt Register (0x0009)", the Interrupt Log or the IRQ output, but the RTMC8 output pin is asserted to indicate that RT needs reset. In the case of a broadcast command to RT31, RTMC8 output pin will also be asserted. |
|         |          | RT Index Equals Zero Interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 7       | IXEQZ    | Index counts are used in multi-message bulk data transfers. "Index equals zero" occurs when the last expected message was transacted.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         |          | Defined IXEQZ interrupt events comprise: (a) subaddresses using indexed buffer mode when the index decrements from 1 to 0, or (b) subaddresses using circular buffer modes when the pre-determined number of messages has been transacted.                                                                                                                                                                                                                                                                                                                                       |
|         |          | RT Illegal Command Interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         | ILCMD    | The Remote Terminal encountered a valid illegal message, as defined in the RT Illegal Command Table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6       |          | Illegal commands are detected when a new valid command word is decoded and the RT Illegalization Table bit corresponding to the received command is logic 1. (Table bits are logic 0 for legal commands.) The RT Illegalization Table contains nonzero values only when "illegal command detection" is being applied. When illegal commands are received, RT responds by transmitting a status word with ME "message error" flag set; no data words are transmitted.                                                                                                             |
|         |          | If the ILCMD bit is reset in the "Remote Terminal Interrupt Enable Register (0x0012)" when a valid illegal command is decoded, the event does not affect the "Remote Terminal Pending Interrupt Register (0x0009)", the Interrupt Log or the IRQ output.                                                                                                                                                                                                                                                                                                                         |
|         |          | RT Broadcast Command Received Interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5       | IBR      | Broadcast commands are enabled for Remote Terminal and the terminal encountered a valid command addressed to RT31, the broadcast command address.                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         |          | RT Message Error Status Interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4       | MERR     | The Remote Terminal set its Message Error status flag while processing a valid MIL-<br>STD-1553 message. Message errors are caused by Manchester encoding problems or protocol errors.                                                                                                                                                                                                                                                                                                                                                                                           |
|         |          | RT Interrupt When Accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3       | IWA      | The Remote Terminal processed a valid MIL-STD-1553 command having the IWA interrupt enabled in its RT Descriptor Table entry. IWA interrupts are used to notify the host each time certain command words are encountered.                                                                                                                                                                                                                                                                                                                                                        |
| 2 - 0   | Reserved | Bits 2-0 cannot be written, and read back 000.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# **11. REMOTE TERMINAL CONFIGURATION AND OPERATION**

#### 11.1. Command Responses

A brief review of MIL-STD-1553 commands and responses is appropriate here to establish terminology used in the rest of this data sheet. Shown in Figure 4, each command word is comprised of a sync field, three 5-bit data fields, a single bit denoting Transmit / Receive direction and ends with a parity bit. The hardware decoder uses the sync field to determine word type (command vs. data). Word validity is based on proper sync encoding, Manchester II encoding, correct bit count and correct odd parity for the 16 data bits. Once a valid word with command sync is found, the sync and parity are stripped before the command's 16 data bits are stored for further processing.



#### Figure 4. MIL-STD-1553 Command Word Structure

A "valid command" can be specifically addressed to the individual terminal (the command word's embedded Terminal Address field matches the terminal address latched in the Operational Status register) or can be a "broadcast command" addressed to all terminals. Broadcast commands are always addressed to RT address 31 (0x1F). In systems where broadcast commands are disallowed, RT31 is not used as a conventional terminal address. When set, the BCSTINV bit in the "Remote Terminal Configuration Register (0x0017)" renders RT31 commands as "invalid": broadcast commands are indistinguishable from commands addressed to other terminals. Invalid commands are simply disregarded.

When the command word's 5-bit SA (subaddress) field is in the range of 1 to 30 (0x01 to 0x1E) the command is considered a "subaddress command". The terminal will either receive or transmit data words, and "direction" is specified by the command's T/R bit. The number of data words transacted is specified in the 5-bit word count field, ranging from 1 to 32 words. Thirty-two data words is represented when the word count field equals 0x00.

When the command's 5-bit subaddress field equals 0 or 31 (0x1F) a "mode code" command is indicated; the low order five bits no longer specify a word count, instead they convey a mode code value. This data sheet refers to mode code commands by the mode code number. For example, a mode command with 5-bit mode code field of 0x10 is called MC16, and the full range of mode code values is MC0 through MC31 (decimal).

Mode codes MC16 through MC31 (0x10 through 0x1F) have a single associated data word. When the command  $T/\overline{R}$  bit equals 0, the data word is contiguous with the command word and received by the RT. When the command's  $T/\overline{R}$  bit equals 1, the data word is transmitted by the RT, following the terminal's transmitted status word.

Mode codes MC0 through MC15 (0x0F) do not have associated data words. For these 16 commands, the command  $T/\overline{R}$  bit does not specify "direction". These commands must be transmitted with  $T/\overline{R}$  bit equal to 1. If the  $T/\overline{R}$  bit is 0, the mode command is "undefined".

Twenty-two mode commands are "undefined mode commands " in MIL-STD-1553B:

Mode Codes 0 through 15 with T/R bit = 0 Mode Codes16, 18 and19 with T/R bit = 0 Mode Codes 17, 20 and 21 with T/R bit = 1 The UMCINV bit in the "Remote Terminal Configuration Register (0x0017)" determines how these undefined mode commands are handled by the device. If the UMCINV configuration bit equals 1, the undefined mode commands are treated as invalid. They are not recognized by the device. There is no terminal response and status is not updated. If the UMCINV configuration bit equals 0, the 22 undefined mode commands are considered valid; this is the default condition following reset. For this case, terminal response depends on whether or not the application uses "illegal command detection."

**If illegal command detection is not used**, all Illegalization Table entries should be logic 0, including the 22 entries for these undefined commands. (The Illegalization Table is fully described in Section 11.2 on page 59. After  $\overline{\text{MR}}$  reset, all entries equal logic 0.) The terminal responds "in form", transmitting clear status (and a single mode data word if the command is MC17, MC20 or MC21 with  $T/\overline{R}$  bit = 1). Terminal status is updated.

**If illegal command detection applies,** the Illegalization Table entries for these 22 undefined commands should be initialized to logic 1. In this case, the terminal will respond with status word only, with Message Error bit set. No mode data word is transmitted. Terminal status is updated.

Twenty-seven mode codes are considered "reserved" in MIL-STD-1553B:

Mode Codes 9 through 15 with T/R bit = 1 Mode Codes 22 through 31 with T/R bit = 1 Mode Codes 22 through 31 with T/R bit = 0

Treatment of these reserved mode commands depends on their respective Illegalization Table entries. As described above for undefined mode commands, response depends on whether or not illegal command detection applies.

Any mode commands not implemented in the terminal should be treated the same as reserved mode commands. For example, command MC0 (with  $T/\overline{R} = 1$ ) is probably unimplemented because the device does not have provisions for accepting "dynamic bus control".

The important point is that "illegal command detection" should be universally applied (or not applied) when setting up a Remote Terminal application. Here are the two options:

Not using Illegal command detection. The Illegalization Table is left in its default state (all locations equal to  $\overline{MR}$  post-reset 0x0000). The terminal responds "in form" to all valid commands, whether legal or illegal.

**Using illegal command detection.** The Illegalization Table is initialized by the host to implement "illegal command detection". The host sets bits for all illegal commands. This generally includes the reserved and unimplemented mode commands, unimplemented subaddresses (or specific word counts, T/R bit states, and/or broadcast vs. non-broadcast status within subaddresses). Treatment for the undefined mode commands depends on UMCINV bit.

The host defines terminal response for all individual commands by initializing the Descriptor Table, fully described later. At this point, a few comments about the Descriptor Table are appropriate.

The command SA (subaddress) field has a range of 0 to 31 (0x1F). When SA is in the range 1 to 30 (0x1E), the command is a transmit or receive "subaddress command". The number of data words transmitted or received is expressed in the low order 5 bits. When SA equals 0 or 31 (0x1F) the command is a mode command and the mode code value is expressed in the low order 5 bits.

For each subaddress, separate table "descriptor blocks" for transmit and receive commands permit different data buffering to be applied. The host initializes the table so each transmit-subaddress and each receive-subaddress uses one of four methods for storing message data. During table initialization, memory is allocated in shared RAM for storing message data according to the application requirements. Each transmit-subaddress and receive-subaddress has one or more data pointers (depending on buffer method) addressing its reserved data buffer(s).

Each mode command also has its own table "descriptor block". Mode commands have either one data word or no associated data words. Descriptor words used as data pointers by "subaddress commands" are instead used for direct storage of transacted mode data words. Mode commands that transmit or receive mode data words have a dedicated storage address range in shared RAM, eliminating the need for descriptor table data pointers.

Each mode command with mode data word has its own fixed address for data storage. This includes reserved mode codes with data word. Thus the device can respond consistently for all mode commands; transmitted data values for "in form" responses (when "illegal command detection" is not used) can be predetermined, even for the reserved mode commands.

#### 11.1.1. RT to RT Commands.

The MIL-STD-1553 standard allows for data word transmission from a specified transmitting terminal to a different receiving terminal. When broadcast commands are allowed, data transmission can be addressed to the broadcast terminal address, RT31. If broadcast is allowed, the host should initialize the BCSTINV (broadcast invalid) bit in the "Remote Terminal Configuration Register (0x0017)".

All RT to RT commands are characterized by a pair of contiguous command words: Command Word 1 is a receive command addressed to the intended receiving terminal, then Command Word 2 is a transmit command addressed to a single transmitting terminal. Command Word 2 cannot be broadcast address RT31. The device automatically detects and handles RT to RT commands, except when either command word contains a subaddress field equal to 0x0 or 0x1F. Either subaddress value indicates a mode code command; the device treats RT to RT commands with mode code as invalid. If either RT-RT command word is addressed to the terminal but contains subaddress 0x0 or 0x1F, the command is not recognized; there is no RT command response, and no status updating for the benefit of following "transmit status" or "transmit last command" mode commands.

When either RT-RT command word (with subaddress field not equal to 0x0 or 0x1F) is addressed to the terminal, but the other command word contains subaddress 0x0 or 0x1F, the RT-RT command is not recognized as valid. There is no RT command response, and no status updating for the benefit of following "transmit status" or "transmit last command" mode commands.

An RT-RT command pair where Command Word 1 is addressed to the terminal and Command Word 2 is addressed to a different terminal is considered an "RT-RT receive" command. When the message is transacted, the device sets the RTRT bit in the Receive Subaddress Message Information Word in the subaddress data buffer.

An RT-RT command pair where Command Word 2 is solely addressed to the terminal (not RT31) is considered an "RT-RT transmit" command. The Message Information Word does not distinguish the RT to RT transmit message from an ordinary RT to BC transmit command.

#### 11.2. Command Illegalization Table

The following pages describe various structures residing in the RAM shared between the host and command processing logic. The host initializes these structures to control the terminal's response to received commands. The first structure described is the command Illegalization Table used for "illegal command detection".

Illegal command detection is an optional process. When illegal command detection is not used, the terminal "responds in form" to all valid commands: it sends Clear Status and transacts the number of data words defined in the received command. When illegal command detection is not used, the bus controller cannot tell whether the command is legal or illegal, from the terminal's transmitted response.

If illegal command detection is used, the terminal responds differently when an illegal command is detected. The terminal responds to illegal commands with "message error" status, transmitting only status word. Data word transmission is suppressed if the command type inherently includes transmitted data words. The terminal responds to each legal command with clear status and transacts the number of data words defined in the type of command received.

For consistency, apply illegal command detection to all illegal and unimplemented commands, and to all reserved or undefined mode code commands, or "respond in form" to all of these commands (illegal command detection disabled) by leaving the Illegalization Table in the all-cleared default state after MR master reset

The device uses a 256-word "Illegalization Table" in shared RAM to distinguish between legal and illegal commands.

After the (MR) master reset input is negated, the device performs internal self test including a shared RAM test which leaves all memory locations fully reset. Once self test is complete, the READY output goes high to indicate readiness for host initialization. At this point, all entries in the Illegalization Table read logic 0, so by default, illegal command detection is not applied.

To apply illegal command detection, the host (or auto-initialization) writes the Illegalization Table to set bits for all illegal command combinations. This typically includes any unimplemented subaddresses and/or word counts, undefined mode commands, reserved mode commands and any mode commands not implemented in the terminal design. Host initialization of the table can be replaced by auto-initialization.

Once RTSTEX is set in the "Master Configuration Register 1 (0x0000)", terminal execution begins. Each time a valid command is received, a 1-bit entry (indexed using command word data bits) is fetched from the Illegalization Table:

**If fetched Illegalization Table bit equals logic 0,** the command is "legal"; the terminal responds "in form", transmitting clear status and transacting the number of data words defined for the message type. Terminal status is updated.

If fetched Illegalization Table bit equals logic 1, the command is "illegal"; the terminal responds with status word only, with Message Error bit set. No data words are transmitted. Terminal status is updated.

When illegal command detection is not applied, all table entries should read logic 0; the terminal responds "in form" to all valid commands.

The illegalization scheme allows any subset of command  $T/\overline{R}$  bit, broadcast vs. non-broadcast status, subaddress and word count (or mode code number), for a total of 4,096 legal/illegal command combinations. Commands may be illegalized down to the word count level. For example, 10-word receive commands to a given subaddress may be legal, while 9-word receive commands to the same subaddress are illegal.

Broadcast receive commands are illegalized separately from non-broadcast receive commands. Transmit and receive commands for the same subaddress are illegalized separately. For mode commands, any combination of mode code number,  $T/\overline{R}$  bit and broadcast/non-broadcast status can be legal or illegal.

The Illegalization Table is located in shared RAM within the fixed address range of 0x0200 to 0x02FF. See Figure 5. The table is comprised of 256 16-bit words. To cover the full range of 1 to 32 data words, each subaddress uses a pair of illegalization registers. The lower register (even memory address) covers word counts 0 to 15, using one bit per word count. As in command encoding, "0" denotes 32 data words. Bit 0 corresponds to 32 data words, bit 1 corresponds to 1 data word and bit 15 corresponds to 15 data words. The upper register (odd memory address) similarly covers word counts 16 to 31, using one bit per word count. Bit 0 corresponds to 16 data words, while bit 15 corresponds to 31 data words.

When a command's subaddress field equals 0 or 31 (0x1F), the command is a mode command. Table entries for mode commands use bits to represent mode code numbers, not word counts. The lower register (even memory address) covers mode codes 0 to 15, using one bit per mode code. Bit 0 corresponds to mode code 0, bit 15 corresponds to mode code 15. The upper register (odd memory address) similarly covers mode codes 16 to 31, using one bit per mode code 16, bit 15 corresponds to mode code 31. There is no functional difference between SA0 mode commands and SA31 mode commands. Since either subaddress indicates a mode command, the subaddress 0 table words should match the subaddress 31 table words in each quadrant.

RT table entries from 0x0242 to 0x027D do not have to be programmed. These correspond to broadcast transmit subaddress commands (undefined by MIL-STD-1553B) and are always invalid. There is no terminal response.

Addressing for the Illegalization Table is derived from the command word  $T/\overline{R}$  bit, subaddress field, MSB of the Word Count (Mode Code) field and the command's broadcast vs. non-broadcast status as shown below in Figure 5.



#### Bit Fields Comprise Each Received Command Word

#### Figure 5. Deriving the Illegalization Table Address From the Received Command Word

Figure 7 on page 63 shows individual bit locations in the Illegalization Table for broadcast and non-broadcast variants of all mode commands defined by MIL-STD-1553B. Locations are also identified for reserved mode codes and undefined mode code commands.

The following examples illustrate how the Illegalization Table is initialized to distinguish between legal and illegal commands when "illegal command detection" is being used. Remember: If the terminal does not use illegal command detection, the table is left in its post-MR reset state, with all table locations reset to 0x0000. In this case, all command responses are "in form".

**For "subaddress commands"** (ordinary receive commands or transmit commands) individual table bits correspond to word counts specified in the received command word. If a bit is 0, the corresponding word count is legal. If a bit is 1, the corresponding word count is illegal.

For example, transmit commands to subaddress 1 are controlled by the words at 0x02C2 and 0x02C3. In Figure 6, these words are located in the "RT Address Transmit" block. The word stored at 0x02C3 controls subaddress 1 transmit commands having word counts 16 to 31. The word stored at 0x02C2 controls subaddress 1 transmit commands having word counts 1 to 15 or 32. (Reminder: In MIL-STD-1553B, zero corresponds to 32 words.)

 Word at 0x02C3 (Tx Subaddr 1)
 31 to 16 words

 Bit
 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

 Words
 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

 Word at 0x02C2 (Tx Subaddr 1)
 15 to 1 & 32 words

 Bit
 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

 Word at 0x02C2 (Tx Subaddr 1)
 15 to 1 & 32 words

 Bit
 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

 Words
 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 32

If the word stored at 0x02C3 = 0xFFFF and the word stored at 0x02C2 = 0xFF0F, then commands with 4, 5, 6, or 7 data words are the only legal transmit commands for subaddress 1 and all other word counts are illegal. Receive commands and broadcast receive commands for Subaddresses1 through 30 are encoded similarly.

**For "mode code commands"** (characterized by command word subaddress field equal to 00000 or 11111 binary) individual table bits correspond to individual mode code values. Here "transmit" and "receive" simply indicate the state of the command word  $T/\overline{R}$  bit. (For mode codes 0-15, the  $T/\overline{R}$  bit does not indicate data direction since data is not transacted when fulfilling these commands).



Figure 6. Address Mapping for Illegalization Table Note: Default start address is 0x0200. Figure 7 summarizes the 16 Illegalization Table locations for mode commands. These locations are scattered throughout the overall Illegalization Table shown in Figure 13. Remember: the host must initialize all table locations corresponding to both subaddress 0 and subaddress 31 (11111 binary).

Consider an example in which all reserved and all undefined mode commands are illegal. If all defined transmit mode commands are legal except MC0 ("dynamic bus control") the eight table entries for transmit mode commands would be:

0x02FF and 0x02C1 = 1111 1111 1111 0010 = 0xFFF2Tx MC with data0x02FE and 0x02C0 = 1111 1110 0000 0001 = 0xFE01Tx MC without data0x027F and 0x0241 = 1111 1111 1111 1111 = 0xFFFFBr.Tx MC with data (all illegal)0x027E and 0x0240 = 1111 1110 0000 0101 = 0xFE05Br.Tx MC without data

The receive mode command words are encoded similarly. Continuing the same example where all reserved and all undefined mode commands are illegal: If all defined receive mode commands are legal, the eight table entries for receive mode commands would be:

```
0x02BF and 0x0281 = 1111 1111 1100 1101 = 0xFFCDRx MC with data0x02BE and 0x0280 = 1111 1111 1111 1111 = 0xFFFFRx MC without data (all illegal)0x023F and 0x0201 = 1111 1111 1100 1101 = 0xFFCDBr.Rx MC with data0x023E and 0x0200 = 1111 1111 1111 1111 = 0xFFFFBr.Rx MC without data (all illegal)
```

|                         |                   |                                                     | Bit No.        | 15      | 14       | 13       | 12       | 11       | 10       | 9        | 8        | 7        | 6        | 5       | 4       | 3        | 2        | 1       | 0        |
|-------------------------|-------------------|-----------------------------------------------------|----------------|---------|----------|----------|----------|----------|----------|----------|----------|----------|----------|---------|---------|----------|----------|---------|----------|
| 0x02FF<br>and<br>0x02C1 | Tx MC31 - MC16    | Transmit<br>Mode Commands<br>With Data              | MC #<br>Status | 31<br>R | 30<br>R  | 29<br>R  | 28<br>R  | 27<br>R  | 26<br>R  | 25<br>R  | 24<br>R  | 23<br>R  | 22<br>R  | 21<br>U | 20<br>U | 19<br>D  | 18<br>D  | 17<br>U | 16<br>D  |
| 0x02FE<br>and<br>0x02C0 | Tx MC15 - MC0     | Transmit<br>Mode Commands<br>Without Data           | MC #<br>Status | 15<br>R | 14<br>R  | 13<br>R  | 12<br>R  | 11<br>R  | 10<br>R  | 9<br>R   | 8<br>D   | 7<br>D   | 6<br>D   | 5<br>D  | 4<br>D  | 3<br>D   | 2<br>D   | 1<br>D  | 0<br>D   |
| 0x02BF<br>and<br>0x0281 | Rx MC31 - MC16    | Receive<br>Mode Commands<br>With Data               | MC #<br>Status | 31<br>R | 30<br>R  | 29<br>R  | 28<br>R  | 27<br>R  | 26<br>R  | 25<br>R  | 24<br>R  | 23<br>R  | 22<br>R  | 21<br>D | 20<br>D | 19<br>U  | 18<br>U  | 17<br>D | 16<br>U  |
| 0x02BE<br>and<br>0x0280 | Rx MC15 - MC0     | Receive<br>Mode Commands<br>Without Data            | MC #<br>Status | 15<br>U | 14<br>U  | 13<br>U  | 12<br>U  | 11<br>U  | 10<br>U  | 9<br>U   | 8<br>U   | 7<br>U   | 6<br>U   | 5<br>U  | 4<br>U  | 3<br>U   | 2<br>U   | 1<br>U  | 0<br>U   |
| 0x027F<br>and<br>0x0241 | Br.Tx MC31 - MC16 | Broadcast Transmit<br>Mode Commands<br>With Data    | MC #<br>Status | • •     | 30<br>NB | 29<br>NB | 28<br>NB | 27<br>NB | 26<br>NB | 25<br>NB | 24<br>NB | 23<br>NB | 22<br>NB | 21<br>U | 20<br>U | 19<br>NB | 18<br>NB | 17<br>U | 16<br>NB |
| 0x027E<br>and<br>0x0240 | Br.Tx MC15 - MC0  | Broadcast Transmit<br>Mode Commands<br>Without Data | MC #<br>Status | 15<br>R | 14<br>R  | 13<br>R  | 12<br>R  | 11<br>R  | 10<br>R  | 9<br>R   | 8<br>D   | 7<br>D   | 6<br>D   | 5<br>D  | 4<br>D  | 3<br>D   | 2<br>NB  | 1<br>D  | 0<br>NB  |
| 0x023F<br>and<br>0x0201 | Br.Rx MC31 - MC16 | Broadcast Receive<br>Mode Commands<br>With Data     | MC #<br>Status | 31<br>R | 30<br>R  | 29<br>R  | 28<br>R  | 27<br>R  | 26<br>R  | 25<br>R  | 24<br>R  | 23<br>R  | 22<br>R  | 21<br>D | 20<br>D | 19<br>U  | 18<br>U  | 17<br>D | 16<br>U  |
| 0x023E<br>and<br>0x0200 | Br.Rx MC15 - MC0  | Broadcast Receive<br>Mode Commands<br>Without Data  | MC #<br>Status | 15<br>U | 14<br>U  | 13<br>U  | 12<br>U  | 11<br>U  | 10<br>U  | 9<br>U   | 8<br>U   | 7<br>U   | 6<br>U   | 5<br>U  | 4<br>U  | 3<br>U   | 2<br>U   | 1<br>U  | 0<br>U   |
| RAM<br>Address          |                   |                                                     | GEN<br>= De    |         | d Mo     | ode      | Corr     | ımaı     | nd       |          | R =      | = Re     | eser     | ved     | Mod     | le C     | ode      |         |          |

Figure 7. Summary of Illegalization Table Addresses for Mode Code Commands

U = Undefined Mode Command NB = Broadcast Not Allowed

#### 11.3. Temporary Receive Data Buffer

The 32-word temporary receive data buffer resides in shared RAM in address space 0x01C0 to 0x01DF. The device optionally uses this buffer for temporary storage of receive data words until successful message completion. To enable the buffer, the host asserts the TRXDC bit in the "Remote Terminal Configuration Register (0x0017)".

When enabled, the terminal stores received data words in the 32-word buffer during message processing. Upon errorfree message completion, all buffered words are written in a burst to the data buffer memory assigned to the specific subaddress in the RT Descriptor Table.

When the TRXDB bit in the "Remote Terminal Configuration Register (0x0017)" is negated, the temporary receive data buffer is disabled. At 20µs intervals, the terminal writes received data words to assigned subaddress data buffer memory as each word is received. If message error occurs during data reception, data integrity is lost; valid data from the prior receive message may be partially overwritten by data from a message ending in error. MIL-STD-1553 states that all received data from messages ending in error **should be disregarded**.

In a typical application, the temporary buffer is not directly accessed by the host, although there is no restriction preventing host data access. The host should never write data into the temporary buffer space.

#### 11.4. Descriptor Table

The Descriptor Table, resides in shared RAM, at default address ranges 0x0400 to 0x05FF. This table is initialized by the host (or auto-initialization) to define how the terminal processes valid commands. Descriptor Table settings for each command specify where message data is stored, how data is stored, whether host interrupts are generated, and other aspects essential to command processing. **Before initializing the RAM Descriptor Table, the RTENA bit must be set in the "Master Configuration Register 1 (0x0000)".** Terminal execution does not begin until the RTSTEX bit is set in "Master Configuration Register 1 (0x0000)".

Shown in Figure 8, the table consists of 128 consecutive "descriptor blocks", each comprised of four 16-bit words. The table is organized into four quadrants.

The Receive Subaddress and Transmit Subaddress quadrants define response for commands having a subaddress field ranging from 1 to 30 (0x1E). These are simple N-data word receive or transmit commands, where N can range from 1 to 32 words. When the command  $T/\overline{R}$  bit equals 0, the receive command quadrant applies. When the  $T/\overline{R}$  bit equals 1, the transmit command quadrant applies.

Both subaddress quadrants are padded at top and bottom with unused Descriptor Blocks for subaddresses 0 and 31 (0x1F). The word space reserved for SA0 and SA31 aligns the table addressing, but values stored in these eight locations is not used. Command subaddresses 0 and 31 indicate mode commands. The response for commands containing either SA value is defined in the two mode command table quadrants. The Receive Mode Command quadrant applies when the command word T/R bit equals 0, while the Transmit Mode Command quadrants applies when T/R equals 1.

The term "Transmit Mode Command" is misleading. All defined mode commands with mode code less than 0x0F haveT/ $\overline{R}$  bit equal to 1, yet none of these mode commands transmits a data word. They transmit only the terminal status word, just like receive commands. However, the RT responds to transmit mode commands with mode code 0x10 to 0x1F by transmitting a mode data word. Just three such transmit mode commands are defined.

Within the Receive and Transmit Mode Command quadrants, block addressing is based on the low order 5 bits in the command word, containing the mode code value. This is fundamentally different from the Subaddress quadrants in which block addressing is based on the 5-bit subaddress field. Figure 9 shows how to derive Control Word address from the received Command Word. The Control Word address for the last valid command can also be found in the RT Current Control Word Address register.

All 128 4-word Descriptor Blocks start with a Control Word. There are four Control Word variants based on command type: receive vs. transmit and mode vs. non-mode commands. All descriptor Control Words are initialized by the host (or auto-initialization) to define basic command response. Each Control Word specifies the data buffer method and

## HOLT INTEGRATED CIRCUITS

host interrupt for a specific subaddress or mode command.

Each subaddress has both a Receive Subaddress block and a Transmit Subaddress block. Receive and transmit commands to the same subaddress can be programmed to respond differently.

The function of the three remaining descriptor words (in each 4-word block) depends on which of the 4 data buffer methods are specified in the Control Word.

**Indexed (or Single Buffer) Method** where a predetermined number of messages is transacted using a single data buffer in shared RAM. Several host interrupt options are offered, including an interrupt generated when all N messages are successfully completed.

**Double (or Ping-Pong) Buffer Method** where successive messages alternate between two data buffers in shared RAM. Several host interrupt options are offered.

**Circular Buffer Mode 1** where buffer boundaries determine when the bulk transfer is complete and message information and time-tag words are stored with message data in a common buffer. Several host interrupt options are offered, including an interrupt generated when the allocated data buffer is full.

**Circular Buffer Mode 2** where the number of messages transacted defines bulk transfer progress, and message data words are stored contiguously in one buffer while message information and time-tag words are stored in a separate buffer. Several host interrupt options are offered, including an interrupt generated when all N messages are successfully completed.

The 4-word Descriptor Table entry for each command (its descriptor block) begins with a Control Word. There are four types of descriptor Control Word:

- Receive Subaddress Control Word
- Transmit Subaddress Control Word
- Receive Mode Command Control Word
- Transmit Mode Command Control Word

The descriptor Control Word is initialized by the host to select data buffer method and interrupt options. After a command is processed by the terminal, the device updates the command's descriptor Control Word. Update will differ based on the chosen data buffer method. Reading the descriptor table can differ from other RAM accesses. See Sections 17.6 and 17.8.



Figure 8. Address Mapping for RT Descriptor Table

Note: Assumes default table base address = 0x0400.

Before initializing the RT Descriptor Table, the RTENA bit must be set in Master Configuration Register 0x0000.





#### 11.4.1. Receive Subaddress Control Word

Receive Subaddress Control Words apply when a valid command word  $T/\overline{R}$  bit equals zero (receive) and the subaddress field has a value in the range of 1 to 30 (0x1E). The descriptor Control Word defines terminal command response and interrupt behavior, and conveys activity status to the host. It is initialized by the host before terminal execution begins. If using ping-pong data buffers, Control Words should only be written when the RTENA bit is set in the "Master Configuration Register 1 (0x0000)". Failure to meet this requirement prevents automatic assertion of PPON bit 8 when PPEN bit 2 is set, and successive messages will repeatedly use the same buffer. Bits 8-11 cannot be written by the host; these bits are updated by the device during terminal execution, that is, when the "Master Configuration Register 1 (0x0000)" RTSTEX bit equals 1. The host can write bits 0-2 and 4-7 only when RTSTEX equals zero; bits 3 and 12-15 can be written anytime. This register is cleared to 0x0000 by MR master reset. Software reset (SRST) clears just the DBAC, DPB and BCAST bits. Following any read cycle to the Control Word address, the DBAC bit is reset.



# NOTE: '*Reset*' refers to bit value following Master Reset ( $\overline{MR}$ ). The bit value following software reset is unchanged unless specifically indicated by an "SR" value.

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|----------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15      | IXEQZ    | R/W | 0     | Interrupt When Index Equals Zero.<br>If the "Remote Terminal Interrupt Enable Register (0x0012)" IXEQZ bit is high,<br>assertion of this bit enables generation of an interrupt for (a) subaddresses<br>using indexed buffer mode when the INDX value decrements from 1 to 0,<br>or (b) subaddresses using a circular buffer mode when the pre-determined<br>number of messages has been transacted. If enabled, upon completion of<br>command processing that results in index = 0, an IXEQZ interrupt is entered in<br>the "Remote Terminal Pending Interrupt Register (0x0009)", output pin INT is<br>asserted, and the interrupt is registered in the Interrupt Log. |

| Bit No. | Mnemonic | R/W | Reset       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          |     |             | Interrupt When Accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 14      | IWA      | R/W | 0           | If the "Remote Terminal Interrupt Enable Register (0x0012)" IWA bit is high, assertion of this bit enables interrupt generation when the subaddress receives any valid receive command. If enabled, upon completion of command processing, an IWA interrupt is entered in the "Remote Terminal Pending Interrupt Register (0x0009)", output pin INT is asserted, and the interrupt is registered in the Interrupt Log.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|         |          |     |             | Interrupt Broadcast Received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 13      | IBR      | R/W | 0           | If the "Remote Terminal Interrupt Enable Register (0x0012)" IBR bit is high, assertion of this bit enables interrupt generation when the subaddress receives a valid broadcast command. If enabled, upon completion of message processing an IBR interrupt is entered in the "Remote Terminal Pending Interrupt Register (0x0009)", output pin $\overline{INT}$ is asserted, and the interrupt is registered in the Interrupt Log. This bit has no function if the BCSTINV bit is high in the "Remote Terminal Configuration Register (0x0017)". In this case, commands to RT address 31 are not recognized as valid by the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|         |          |     |             | Make Busy.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12      | MKBUSY   | R/W | 0           | The host asserts the MKBUSY bit to respond with Busy status for commands<br>to this receive subaddress. This bit is an alternative to globally applying Busy<br>status for all valid commands, enabled from the 1553 Status Bits Register.<br>See that register description for additional information. When Busy is asserted,<br>received data words are not stored and the DPB bit does not toggle after mes-<br>sage completion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|         |          |     |             | Descriptor Block Accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11      | DBAC     | R   | 0<br>SR = 0 | Internal device logic asserts the DBAC bit upon completion of message processing. The host may poll this bit to detect subaddress activity, instead of using host interrupts. This bit is reset to logic 0 by $\overline{\text{MR}}$ master reset, SRST software reset or a read cycle to this memory address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         |          |     |             | Data Pointer B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10      | DPB      | R   | 0<br>SR = 0 | This status bit is maintained by the device and only applies in ping-pong<br>buffer mode. This bit indicates the buffer to be used for the next occurring<br>receive command to this subaddress. When the DPB bit is logic 0, the next<br>message will use Data Pointer A; when DPB is logic 1, the next message uses<br>Data Pointer B. In ping-pong buffer mode, the bit is inverted after each <b>error-</b><br><b>free</b> message completion. <b>To also ensure the DPB bit is not altered after</b><br><b>illegal commands or messages ending with Busy status, the DPBTOFF</b><br><b>bit should be set in the "Extended Configuration Register (0x004D)"</b><br><b>on page 35.</b> This ensures unsuccessful messages are not stored in the<br>data buffer and are overwritten by subsequent successful messages. (see<br>also "Ping-Pong Enable / Disable Handshake" on page 90). The DBP bit is<br>reset to logic 0 by MR master reset or SRST software reset; therefore the first<br>message received after either reset will use Buffer A. This bit is "don't care" for<br>indexed single-buffer mode or either circular buffer mode. |

| Bit No. | Mnemonic | R/W | Reset       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9       | BCAST    | R   | 0<br>SR = 0 | Broadcast Command.<br>Device logic sets this bit when a valid broadcast receive command is received<br>at this subaddress. If IBR bit 13 and "Remote Terminal Interrupt Enable Reg-<br>ister (0x0012)" IBR bit are both set, the output pin INT is asserted. This bit has<br>no function if the BCSTINV bit is asserted in the "Remote Terminal Configu-<br>ration Register (0x0017)"; in this case commands to RT address <u>31</u> are not<br>recognized as valid by the device. This bit is reset to logic 0 by MR master<br>reset or SRST software reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 8       | PPON     | R/W | 0           | Ping-Pong Enable Acknowledge.<br>This bit is controlled by the device and cannot be written by the host. It only<br>applies if PPEN bit 2 was initialized to logic one by the host after reset, en-<br>abling ping-pong buffer mode for this subaddress. Device logic asserts this bit<br>when it recognizes ping-pong is active for this subaddress. Before off-loading<br>the receive data buffer for this subaddress, the host can ask the device to<br>temporarily disable ping-pong by asserting STOPP bit 3. The device acknowl-<br>edges ping-pong is disabled by negating PPON. The host can safely off-load<br>the buffer without data collision while PPON is negated. After buffer servicing,<br>the host asks the device to re-enable ping-pong by negating STOPP bit 3. The<br>device acknowledges ping-pong is re-enabled by asserting PPON.<br>If PPEN bit 2 is high and PPON bit 8 is low when new commands arrive for<br>this subaddress, ping-pong is disabled. Each new message overwrites exist-<br>ing data in the buffer specified by DPB bit 10, and the DPB bit does not toggle<br>after command completion. |
| 7 – 4   | CIR2ZN   | R/W | 0           | Circular Mode 2 Zero Number.<br>Used only in circular buffer mode 2, this 4-bit field is initialized with the number<br>of trailing zeros in the initialized MIBA address. This is explained in Section<br>12.6, which fully describes circular buffer mode 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3       | STOPP    | R/W | 0           | Stop Ping-Pong Request.<br>The host asserts this bit to suspend ping-pong buffering for this subaddress.<br>The host resets this bit to ask the device to re-enable ping-pong. The device<br>confirms recognition of ping-pong enable or disable status by writing PPON bit<br>8. Refer to Section 12.3, which fully describes ping-pong mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

HI-6135

| Bit No.     | Mnemonic                 | R/W               | Reset       | Function                                                                                                                                                                              |                                                                                                                                                                         |                                                                                                                                                                                                                                                                               |                                                                                                                                 |  |  |  |  |  |
|-------------|--------------------------|-------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 2<br>1<br>0 | PPEN<br>CIR2EN<br>CIR1EN | R/W<br>R/W<br>R/W | 0<br>0<br>0 | The PPEN, CIR2EN<br>mode. The table bell<br>In the case of ping-p<br>reset to enable ping<br>STOPP bit 3 to ask<br>the STOPP bit asks<br>ping-pong enable of<br>2 should only be init | I and CIR1EN bits ar<br>low summarizes how<br>bong, the host initializ<br>-pong buffering for th<br>the device to tempor<br>the device to re-ena<br>disable state chang | rcular Buffer Mode 1<br>re initialized by the ho<br>buffer mode selection<br>zes the PPEN bit to I<br>his subaddress. The<br>rarily disable ping-pong<br>ble ping-pong. The d<br>es by writing the PPO<br>written when the RTE<br>0x0000)".<br>CIR1EN<br>Don't Care<br>1<br>0 | ost to select buffer<br>on is encoded.<br>ogic one after<br>host asserts<br>ng. Negating<br>levice confirms<br>ON bit. PPEN bit |  |  |  |  |  |

#### 11.4.2. Transmit Subaddress Control Word

Transmit Subaddress Control Words apply when a valid command word  $T/\overline{R}$  bit equals one (transmit) and the subaddress field has a value in the range of 1 to 30 (0x1E). The descriptor Control Word defines terminal command response and interrupt behavior, and conveys activity status to the host. It is initialized by the host before terminal execution begins. If using ping-pong data buffers, Control Words should only be written when the RTENA bit is set in the "Master Configuration Register 1 (0x0000)". Failure to meet this requirement prevents automatic assertion of PPON bit 8 when PPEN bit 2 is set, and successive messages will repeatedly use the same buffer. Bits 8-11 cannot be written by the host; these bits are updated by the device during terminal execution, that is, when the "Master Configuration Register 1 (0x0000)" RTSTEX bit equals 1. The host can write bits 0-2 and 4-7 only when RTSTEX equals zero; bits 3,12 and 14-15 can be written anytime. This register is cleared to 0x0000 by MR master reset. Software reset (SRST) clears just the DBAC, DPB and BCAST bits. Following any host read cycle to the Control Word address, the DBAC bit is reset.



NOTE: '*Reset*' refers to bit value following Master Reset (MR). The bit value following software reset is unchanged unless specifically indicated by an "SR" value.

| Bit No. | Mnemonic | R/W | Reset       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          |     |             | Interrupt When Index Equals Zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 15      | IXEQZ    | R/W | 0           | If the "Remote Terminal Interrupt Enable Register (0x0012)" IXEQZ bit is<br>high, assertion of this bit enables generation of an interrupt for (a) subad-<br>dresses using indexed buffer mode when the INDX value decrements from<br>1 to 0, or (b) subaddresses using a circular buffer mode when the pre-deter-<br>mined number of messages has been transacted. If enabled, upon comple-<br>tion of command processing that results in index = 0, an IXEQZ interrupt is<br>entered in the "Remote Terminal Pending Interrupt Register (0x0009)", output<br>pin INT is asserted, and the interrupt is registered in the Interrupt Log.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         |          |     |             | Interrupt When Accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 14      | IWA      | R/W | 0           | If the "Remote Terminal Interrupt Enable Register (0x0012)" IWA bit is high, assertion of this bit enables interrupt generation when the subaddress receives any valid transmit command. If enabled, upon completion of command processing, an IWA interrupt is entered in the "Remote Terminal Pending Interrupt Register (0x0009)", output pin INT is asserted, and the interrupt is registered in the Interrupt Log.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 13      |          |     | 0           | Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         |          |     |             | Make Busy.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 12      | MKBUSY   | R/W | 0           | The host asserts the MKBUSY bit to respond with Busy status for commands<br>to this transmit subaddress. This bit is an alternative to globally applying Busy<br>status for all valid commands, enabled from the 1553 Status Bits Register.<br>See that register description for additional information. When Busy is as-<br>serted, data words are not transmitted and the DPB bit does not toggle after<br>message completion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|         |          |     |             | Descriptor Block Accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 11      | DBAC     | R   | 0<br>SR = 0 | Internal device logic asserts the DBAC bit upon completion of message processing. The host may poll this bit to detect subaddress activity, instead of using host interrupts. This bit is reset to logic zero by MR master reset, SRST software reset or a read cycle to this memory address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         |          |     |             | Data Pointer B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10      | DPB      | R   | 0<br>SR = 0 | This status bit is maintained by the device and only applies in ping-pong buf-<br>fer mode. This bit indicates the buffer to be used for the next occurring trans-<br>mit command to this subaddress. When the DPB bit is logic 0, the next mes-<br>sage will use Data Pointer A; when DPB is logic 1, the next message uses<br>Data Pointer B. In ping-pong buffer mode, the bit is inverted after each error-<br>free message completion. To also ensure the DPB bit is not altered after<br>illegal commands or messages ending with Busy status, the DPBTOFF<br>bit should be set in the "Extended Configuration Register (0x004D)"<br>on page 35. This ensures unsuccessful messages are not stored in the<br>data buffer and are overwritten by subsequent successful messages. (see<br>also "Ping-Pong Enable / Disable Handshake" on page 90). The DBP bit is<br>reset to logic 0 by MR master reset or SRST software reset; therefore the first<br>message received after either reset will use Buffer A. This bit is "don't care"<br>for indexed single-buffer mode or either circular buffer mode. |

| Bit No. | Mnemonic | R/W | Reset       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9       | BCAST    | R   | 0<br>SR = 0 | Broadcast Received.<br>The device sets this bit when a broadcast-transmit command is received<br>for this subaddress. Because non-mode broadcast-transmit commands are<br>always illegal, the assertion of this bit in the Control Word by the device indi-<br>cates an illegal command was received. Terminal response varies, depending<br>on whether or not illegal command detection applies (any bits set in Illegal-<br>ization Table). This bit has no function if the BCSTINV bit is asserted in the<br>"Remote Terminal Configuration Register (0x0017)"; in this case commands<br>to RT address 31 are not recognized as valid by the device. This bit is reset<br>to logic 0 by MR master reset or SRST software reset.                                                                                                                                                                                                                                                                                                                                                                      |
| 8       | PPON     | R/W | 0           | Ping-Pong Enable Acknowledge.<br>This bit is controlled by the device and should not be written by the host. It<br>only applies if PPEN bit 2 was initialized to logic one by the host after reset,<br>enabling ping-pong buffer mode for this subaddress. The RT asserts this<br>bit when it recognizes ping-pong is active for this subaddress. Before load-<br>ing the transmit data buffer for this subaddress, the host can ask the RT to<br>temporarily disable ping-pong by asserting STOPP bit 3. The RT acknowl-<br>edges ping-pong is disabled by negating PPON. The host can safely load the<br>buffer without data collision while PPON is negated. After buffer servicing, the<br>host asks the RT to re-enable ping-pong by negating STOPP bit 3. The RT<br>acknowledges ping-pong is re-enabled by asserting PPON.<br>If PPEN bit 2 is high and PPON bit 8 is low when new commands arrive for<br>this subaddress, ping-pong is disabled. Each new message transmits data<br>from the same buffer, specified by DPB bit 10, and the DPB bit does not<br>toggle after command completion. |
| 7 - 4   | CIR2ZN   | R/W | 0           | Circular Mode 2 Zero Number.<br>Used only in circular buffer mode 2, this 4-bit field is initialized with the<br>number of trailing zeros in the initialized MIBA address. This is explained in<br>Section 12.6, which fully describes circular buffer mode 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3       | STOPP    | R/W | 0           | Stop Ping-Pong Request.<br>The host asserts this bit to suspend ping-pong buffering for this subaddress.<br>The host resets this bit to ask the RT to re-enable ping-pong. The RT con-<br>firms recognition of ping-pong enable or disable status by writing PPON bit 8.<br>Refer to Section 12.3, which describes ping-pong mode in detail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Bit No.     | Mnemonic                 | R/W               | Reset       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                            |                      |                          |  |
|-------------|--------------------------|-------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------|--------------------------|--|
|             |                          |                   |             | Ping-Pong, Circular                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | r Buffer Mode 2 or Ci                      | rcular Buffer Mode 1 | Enable.                  |  |
|             |                          |                   |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | N and CIR1EN bits a<br>able below summariz | •                    |                          |  |
| 2<br>1<br>0 | PPEN<br>CIR2EN<br>CIR1EN | R/W<br>R/W<br>R/W | 0<br>0<br>0 | In the case of ping-pong, the host initializes the PPEN bit to logic one after reset to enable ping-pong buffering for this subaddress. The host asserts STOPP bit 3 to ask the device to temporarily disable ping-pong. Negating the STOPP bit asks the device to re-enable ping-pong. The device confirms ping-pong enable or disable state changes by writing the PPON bit. PPEN bit 2 should only be initialized or otherwise written when the RTENA bit is also set in the "Master Configuration Register 1 (0x0000)". |                                            |                      |                          |  |
|             |                          |                   |             | PPEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CIR2EN                                     | CIR1EN               | Buffer Mode              |  |
|             |                          |                   |             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Don't Care                                 | Don't Care           | Ping-Pong                |  |
|             |                          |                   |             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                          | Don't Care           | Circular Mode 2          |  |
|             |                          |                   |             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                                          | 1                    | Circular Mode 1          |  |
|             |                          |                   |             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                                          | 0                    | Indexed Single<br>Buffer |  |

## 11.4.3. Data Buffer Options for Mode Code Commands

Data buffer options for mode code commands differ from options offered for subaddress commands. Mode commands cannot use either circular data buffer method, but may use double (ping-pong) buffering or single (indexed) buffering. Single message Index mode (INDX = 0) is suitable in many applications (see Section 12.4.1). An alternative called **Simplified Mode Command Processing** (SMCP) may be globally applied for all mode code commands (see Section 13.5).

To use single (indexed) buffer or double (ping-pong) buffer for mode commands, the SMCP bit in the "Remote Terminal Configuration Register (0x0017)" is logic 0. The Control Word PPEN bit for each mode command determines whether ping-pong or indexed buffering is used.

To use Simplified Mode Command Processing, the SMCP bit in the "Remote Terminal Configuration Register (0x0017)" is set to logic 1. The Control Word PPEN bit for mode commands is "don't care" (no longer specifies index or ping-pong buffer mode) because Simplified Mode Command Processing stores mode command data and message information words directly within each mode command's redefined Descriptor Table block. When SMCP is enabled, mode code command descriptor blocks (in the Descriptor Table) do not contain data pointers to reserved buffers elsewhere in the shared RAM. Instead, each 4-word descriptor block itself contains the message information word, the time-tag word and the data word transacted for each mode command (for mode codes 16-31 decimal).

When Simplified Mode Command Processing is used, the range of active bits is reduced in each receive or transmit mode command Control Word. Interrupt control and response is not affected by the SMCP option. Simplified Mode Command Processing is fully presented in the later data sheet section 13.5.

### 11.4.4. Receive Mode Control Word

Receive Mode Control Words apply when the command word T/R bit equals zero (receive) and the subaddress field has a value of 0 or 31 (0x1F). The descriptor Control Word defines terminal command response and interrupt behavior, and conveys activity status to the host. It is initialized by the host before terminal execution begins. If using ping-pong data buffers, Control Words should only be written when the RTENA bit is set in the "Master Configuration Register 1 (0x0000)". Failure to meet this requirement prevents automatic assertion of PPON bit 8 when PPEN bit 2 is set, and successive messages will repeatedly use the same buffer. Bits 8-11 cannot be written by the host; these bits are updated by the device during terminal execution, that is, when the "Master Configuration Register 1 (0x0000)" RTSTEX bit equals 1. The host can write bit 2 only when RTSTEX equals zero; bits 3 and 12-15 can be written anytime. This register is cleared to 0x0000 by MR master reset. Software reset (SRST) clears just the DBAC, DPB and BCAST bits. Following any read cycle to the Control Word address, the DBAC bit is reset.

When single-message indexed buffering or ping-pong buffering is used instead of SMCP (Simplified Mode Code Processing), the receive mode Control Word looks like this:



When SMCP applies, the number of active mode Control Word bits is reduced:



NOTE: '*Reset*' refers to bit value following Master Reset ( $\overline{MR}$ ). The bit value following software reset is unchanged unless specifically indicated by an "SR" value.

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|----------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15      | IXEQZ    | R/W | 0     | Interrupt When Index Equals Zero.<br>If the "Remote Terminal Interrupt Enable Register (0x0012)" IXEQZ bit is<br>high, assertion of this bit enables generation of an interrupt for mode code<br>commands using indexed buffer mode when the INDX value decrements<br>from 1 to 0. Upon completion of command processing that results in INDX =<br>0, when IXEQZ interrupts are enabled, an IXEQZ interrupt is entered in the<br>"Remote Terminal Pending Interrupt Register (0x0009)", the INT output pin is<br>asserted, and the interrupt is registered in the Interrupt Log. |

| Bit No. | Mnemonic | R/W | Reset       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          |     |             | Interrupt When Accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14      | IWA      | R/W | 0           | If the "Remote Terminal Interrupt Enable Register (0x0012)" IWA bit is high, assertion of this bit enables interrupt generation at each instance of a valid mode code command. Upon completion of command processing, when IWA interrupts are enabled, an IWA interrupt is entered in the "Remote Terminal Pending Interrupt Register (0x0009)", the INT output pin is asserted, and the interrupt is registered in the Interrupt Log.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|         |          |     |             | Interrupt Broadcast Received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 13      | IBR      | R/W | 0           | If the "Remote Terminal Interrupt Enable Register $(0x0012)$ " IBR bit is high, assertion of this bit enables interrupt generation at each instance of a valid broadcast receive mode code command. Upon completion of command processing, when IBR interrupts are enabled, an IBR interrupt is entered in the "Remote Terminal Pending Interrupt Register $(0x0009)$ ", the INT output pin is asserted, and the interrupt is registered in the Interrupt Log. This bit has no function if the BCSTINV bit is high in the "Remote Terminal Configuration Register $(0x0017)$ ". In this case, commands to RT address 31 are not recognized as valid by the device.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         |          |     |             | Make Busy.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 12      | MKBUSY   | R/W | 0           | The host asserts the MKBUSY bit to respond with Busy status for commands to this mode code. This bit is an alternative to globally applying Busy status for all valid commands, enabled from the RT 1553 Status Bits Register. See that register description for additional information. When Busy is asserted, mode data words received with MC16-MC31 are not stored and the DPB bit does not toggle after message completion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         |          |     |             | Descriptor Block Accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 11      | DBAC     | R   | 0<br>SR = 0 | Internal device logic asserts the DBAC bit upon completion of message pro-<br>cessing. The host may poll this bit to detect mode command activity, instead<br>of using host interrupts. This bit is reset to logic 0 by MR master reset, SRST<br>software reset or a read cycle to this memory address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|         |          |     |             | Data Pointer B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 10      | DPB      | R   | 0<br>SR = 0 | This status bit is maintained by the device and only applies for mode com-<br>mands using ping-pong buffer mode. This bit indicates the buffer to be used<br>for the next occurring mode command. When the DPB bit is logic 0, the<br>next message will use Data Pointer A; when DPB is logic 1, the next mes-<br>sage uses Data Pointer B. In ping-pong buffer mode, the bit is inverted after<br>each error-free message completion. <b>To also ensure the DPB bit is not</b><br><b>altered after illegal commands or messages ending with Busy status,</b><br><b>the DPBTOFF bit should be set in the "Extended Configuration Regis-<br/>ter (0x004D)" on page 35.</b> This ensures unsuccessful messages are not<br>stored in the data buffer and are overwritten by subsequent successful mes-<br>sages. (see also "Ping-Pong Enable / Disable Handshake" on page 90).<br>The DBP bit is reset to logic 0 by MR master reset or SRST software reset;<br>therefore the first message received after either reset will use Buffer A. This<br>bit is "don't care" for indexed single-buffer mode. |

| Bit No. | Mnemonic | R/W | Reset       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9       | BCAST    | R   | 0<br>SR = 0 | Broadcast Received.<br>Device logic sets this bit when a valid broadcast mode command is received<br>having $T/R$ bit = 0. This bit has no function if the BCSTINV bit is asserted<br>in the "Remote Terminal Configuration Register (0x0017)". In this case, RT<br>address 31 commands are not recognized as valid by the device. This bit is<br>reset to logic 0 by MR master reset or SRST software reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 8       | PPON     | R/W | 0           | <ul> <li>Ping-Pong Enable Acknowledge.</li> <li>This bit is read only and only applies for mode commands using ping-pong mode (PPEN bit 2 was initialized to logic 1 by the host after reset). The device asserts this bit when it recognizes ping-pong is active for this mode code. Before off-loading the receive data buffer for this mode code, the host can ask the device to temporarily disable ping-pong by asserting STOPP bit 3. The device acknowledges ping-pong is disabled by negating PPON. The host can safely load or off-load the buffer without data collision while PPON is negated. After buffer servicing, the host asks the device to re-enable ping-pong by negating STOPP bit 3. The device acknowledges ping-pong is re-enabled by asserting PPON.</li> <li>If PPEN bit 2 is high and PPON bit 8 is low when new commands arrive for this subaddress, ping-pong is disabled. Each new message overwrites existing data in the buffer specified by DPB bit 10, and the DPB bit does not toggle after command completion.</li> </ul> |
| 7 - 4   |          |     | 0           | Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3       | STOPP    | R/W | 0           | Stop Ping-Pong Request.<br>The host asserts this bit to suspend ping-pong buffering for this mode code.<br>The host resets this bit to ask the device to re-enable ping-pong. The device<br>confirms recognition of ping-pong enable or disable status by writing PPON<br>bit 8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2       | PPEN     | R/W | 0           | <ul> <li>Ping-Pong Buffer Enable.</li> <li>The PPEN bit is initialized by the host to select buffer mode. If this bit is high, ping-pong buffering is selected. If this bit is low, indexed single buffering is selected.</li> <li>After reset, the host initializes this bit to logic 1 to enable ping-pong buffering for this mode code. The host asserts STOPP bit 3 to ask the device to temporarily disable ping-pong. Negating the STOPP bit asks the device to re-enable ping-pong. The device confirms ping-pong enable or disable state changes by writing the PPON bit 8. PPEN bit 2 should only be initialized or otherwise written when the RTENA bit is also set in the "Master Configuration Register 1 (0x0000)".</li> </ul>                                                                                                                                                                                                                                                                                                                   |
| 1 - 0   |          |     | 0           | Not Used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

## 11.4.5. Transmit Mode Control Word

Transmit Mode Control Words apply when the command word T/R bit equals one (transmit) and the subaddress field has a value of 0 or 31 (0x1F). The descriptor Control Word defines terminal command response and interrupt behavior, and conveys activity status to the host. It is initialized by the host before terminal execution begins. If using pingpong data buffers, Control Words should only be written when the RTENA bit is also set in the "Master Configuration Register 1 (0x0000)". Failure to meet this requirement prevents automatic assertion of PPON bit 8 when PPEN bit 2 is set, and successive messages will repeatedly use the same buffer. Bits 8-11 cannot be written by the host; these bits are updated by the device during terminal execution, that is, when the "Master Configuration Register 1 (0x0000)" RTSTEX bit equals 1. The host can write bit 2 only when RTSTEX equals zero; bits 3 and 12-15 can be written anytime. This register is cleared to 0x0000 by MR master reset. Software reset (SRST) clears just the DBAC, DPB and BCAST bits. Following any read cycle to the Control Word address, the DBAC bit is reset.

When single-message indexed buffering or ping-pong buffering is used instead of SMCP (Simplified Mode Code Processing), the transmit mode Control Word looks like this:



When SMCP applies, the number of active mode Control Word bits is reduced:



NOTE: '*Reset*' refers to bit value following Master Reset (MR). The bit value following software reset is unchanged unless specifically indicated by an "SR" value.

| Bit No. | Mnemonic | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------|----------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15      | IXEQZ    | R/W | 0     | Interrupt When Index Equals Zero.<br>If the "Remote Terminal Interrupt Enable Register (0x0012)" IXEQZ bit is high, assertion of this bit enables generation of an interrupt for mode code commands using indexed buffer mode when the INDX value decrements from 1 to 0. Upon completion of command processing that results in INDX = 0, when IXEQZ interrupts are enabled, an IXEQZ interrupt is entered in the "Remote Terminal Pending Interrupt Register (0x0009)", the INT output pin is asserted, and the interrupt is registered in the Interrupt Log. |

| Bit No. | Mnemonic | R/W | Reset       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          |     |             | Interrupt When Accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 14      | IWA      | R/W | 0           | If the "Remote Terminal Interrupt Enable Register (0x0012)" IWA bit is high, assertion of this bit enables interrupt generation at each instance of a valid mode code command. Upon completion of command processing, when IWA interrupts are enabled, an IWA interrupt is entered in the "Remote Terminal Pending Interrupt Register (0x0009)", the INT output pin is asserted, and the interrupt is registered in the Interrupt Log.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         |          |     |             | Interrupt Broadcast Received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13      | IBR      | R/W | 0           | If the "Remote Terminal Interrupt Enable Register (0x0012)" IBR bit is high, assertion of this bit enables interrupt generation at each instance of a valid broadcast transmit mode code command. Upon completion of command processing, when IBR interrupts are enabled, an IBR interrupt is entered in the "Remote Terminal Pending Interrupt Register (0x0009)", the INT output pin is asserted, and the interrupt is registered in the Interrupt Log. This bit has no function if the BCSTINV bit is high in the "Remote Terminal Configuration Register (0x0017)". In this case, commands to RT address 31 are not recognized as valid by the device.                                                                                                                                                                                                                                                                                                                                                                     |
|         |          |     |             | Make Busy.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 12      | MKBUSY   | R/W | 0           | The host asserts the MKBUSY bit to respond with Busy status for commands to this mode code. This bit is an alternative to globally applying Busy status for all valid commands, enabled from the RT 1553 Status Bits Register. See that register description for additional information. When Busy is asserted, mode data words are not transmitted with MC16-MC31, and the DPB bit does not toggle after message completion. The MKBUSY bit is not heeded if set in the Control Word for mode code command MC8 "reset remote terminal". For this command only, Busy is inhibited for the status response transmitted before the reset process begins.                                                                                                                                                                                                                                                                                                                                                                         |
|         |          |     |             | Descriptor Block Accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11      | DBAC     | R   | 0<br>SR = 0 | Internal device logic asserts the DBAC bit upon completion of message processing. The host may poll this bit to detect mode command activity, instead of using host interrupts. This bit is reset to logic 0 by $\overline{\text{MR}}$ master reset, SRST software reset or a read cycle to this memory address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         |          |     |             | Data Pointer B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10      | DPB      | R   | 0<br>SR = 0 | This status bit is maintained by the device and only applies for mode commands using ping-pong buffer mode. This bit indicates the buffer to be used for the next occurring mode command. When the DPB bit is logic 0, the next message will use Data Pointer A; when DPB is logic 1, the next message uses Data Pointer B. In ping-pong buffer mode, the bit is inverted after each error-free message completion. To also ensure the DPB bit is not altered after illegal commands or messages ending with Busy status, the DPBTOFF bit should be set in the "Extended Configuration Register (0x004D)" on page 35. This ensures unsuccessful messages are not stored in the data buffer and are overwritten by subsequent successful messages. (see also "Ping-Pong Enable / Disable Handshake" on page 90). The DBP bit is reset to logic 0 by MR master reset or SRST software reset; therefore the first message received after either reset will use Buffer A. This bit is "don't care" for indexed single-buffer mode. |

| Bit No. | Mnemonic | R/W | Reset       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          |     |             | Broadcast Received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 9       | BCAST    | R   | 0<br>SR = 0 | Device logic sets this bit when a valid broadcast mode command is received having T/R bit = 1. This bit has no function if the BCSTINV bit is asserted in the "Remote Terminal Configuration Register (0x0017)". In this case, RT address 31 commands are not recognized as valid by the device. This bit is reset to logic 0 by $\overline{\text{MR}}$ master reset or SRST software reset.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         |          |     |             | Ping-Pong Enable Acknowledge.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8       | PPON     | R/W | 0           | This bit is read only and only applies for mode commands using ping-pong mode (PPEN bit 2 was initialized to logic 1 by the host after reset). The device asserts this bit when it recognizes ping-pong is active for this mode code. Before loading the transmit data buffer for this mode code, the host can ask the device to temporarily disable ping-pong by asserting STOPP bit 3. The device acknowledges ping-pong is disabled by negating PPON. The host can safely load or off-load the buffer without data collision while PPON is negated. After buffer servicing, the host asks the device to re-enable ping-pong by negating STOPP bit 3. The device acknowledges ping-pong is ask the device to re-enable ping-pong by negating STOPP bit 3. The device acknowledges ping-pong is re-enabled by asserting PPON. |
|         |          |     |             | If PPEN bit 2 is asserted and PPON bit 8 is negated when a new command<br>arrives for this mode code, ping-pong disable handshake is in effect: The<br>device applies single-buffer index mode using Data Pointer A or Data Pointer<br>B, per DPB bit 10. The DPB bit does not toggle after command completion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7 - 4   |          |     | 0           | Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         |          |     |             | Stop Ping-Pong Request.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3       | STOPP    | R/W | 0           | The host asserts this bit to suspend ping-pong buffering for this mode code.<br>The host resets this bit to ask the device to re-enable ping-pong. The device<br>confirms recognition of ping-pong enable or disable status by writing PPON<br>bit 8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         |          |     |             | Ping-Pong Buffer Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         |          |     |             | The PPEN bit is initialized by the host to select buffer mode. If this bit is high, ping-pong buffering is selected. If this bit is low, indexed single buffering is selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2       | PPEN     | R/W | 0           | After reset, the host initializes this bit to logic 1 to enable ping-pong buffering for this mode code. The host asserts STOPP bit 3 to ask the device to temporarily disable ping-pong. Negating the STOPP bit asks the device to re-enable ping-pong. The device confirms ping-pong enable or disable state changes by writing the PPON bit 8. PPEN bit 2 should only be initialized or otherwise written when the RTENA bit is also set in the "Master Configuration Register 1 (0x0000)".                                                                                                                                                                                                                                                                                                                                  |
| 1 - 0   |          |     | 0           | Not Used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

# 12. REMOTE TERMINAL MESSAGE DATA BUFFERS

The memory structures described up to this point comprise not more than 2K words of the lower memory address space. The remaining memory is allocated by the host for message data storage, to fulfill application requirements. This section describes the remaining data structures in shared RAM that control (and result from) command processing.

By initializing the RT Descriptor Table, the host allocates memory space for storing data for each subaddress used in the Remote Terminal application. Each legal Receive Subaddress and each legal Transmit Subaddress are usually assigned unique buffer memory spaces. (Exception: To comply with the requirements for MIL-STD-1553 data wraparound, it is convenient to assign the data wrap-around subaddress to use the same buffer space for both receive and transmit commands.)

As an option, data from broadcast receive commands can be stored separately from data resulting from non-broadcast receive commands. Each subaddress buffer can use any of four data storage methods offered.

Subaddress (non-mode) commands are transacted with one to 32 data words. These are stored in a data buffer in shared RAM. For receive commands, the device stores data received during message processing in the shared RAM buffer. Later, the host retrieves these data words from the buffer. In the case of transmit commands, the host has previously stored transmit data words in the transmit subaddress buffer. The device retrieves these data words for transmission while processing the transmit command.

For each complete message processed, the message data stored in the buffer is comprised of these elements:

- 1. Message Information Word.
- 2. Time-Tag Word.
- 3. One to 32 Data Words transmitted or received during message transaction (except no data word for mode code commands 0 15 decimal).

The Message Information word and Time-Tag word are generated by the device and stored in assigned buffer space to aid the host in further message processing. The Message Information word contains message type, word count and message error information. The 16-bit Time-Tag word contains the value in the device internal Time-Tag counter when the command is validated.

The host initializes the Descriptor Table entry for each subaddress or mode command to select one of four data buffering methods.

### 1. Indexed (Single Buffer) Method (see 12.4).

A predetermined number of messages (N) is transacted using a single data buffer in shared RAM. Several host interrupt options are offered, including host interrupt when all N messages are successfully completed. This method also supports single-message mode when N is purposely initialized to zero.

### 2. Double (or Ping-Pong) Buffer Method (see 12.3).

Successive messages alternate between two 34-word data buffers in shared RAM. Several host interrupt options are offered.

### 3. Circular Buffer Mode 1 (see 12.5).

Buffer boundaries determine when the bulk transfer is complete. Message information and time-tag words are stored in the same buffer with data words. Several host interrupt options are offered, including host interrupt when the allocated data buffer is full.

### 4. Circular Buffer Mode 2 (see 12.6).

The number of messages transacted defines bulk transfer progress. Message data words are stored contiguously in one buffer while message information and time-tag words are stored in a separate buffer. Several host interrupt options are offered, including host interrupt when all N messages are completed.

The data buffer options are summarized in Table 4.

### Simplified Mode Command Processing.

This is a global option that applies for all mode code commands, when enabled. Mode commands have either one data word, or no data word. Instead of using data buffers for storing this limited mode command data, the message data is stored directly within the Descriptor Table. This option for mode commands is described in section 13.5.

#### **Broadcast Data Separation**

When the NOTICE2 option is enabled, data words resulting from broadcast receive commands will be stored separately from data resulting from non-broadcast receive commands when using indexed or ping-pong buffer modes. When NOTICE2 applies, all subaddresses using indexed or ping-pong modes must have an assigned 34-word broadcast data buffer in addition to the primary buffers listed above.

When using circular buffers with Notice 2, the user is responsible for separating buffer data stored by broadcast and non-broadcast messages. To make this possible, an option is offered that provides a BCAST status bit in the data buffer Message Information Word (MIW), saved in the data buffer each time a message is received. By examining the MIWs stored in the circular buffer, the host can differentiate broadcast from non-broadcast messages. See description of option bit 3 in the "Extended Configuration Register (0x004D)", as well as Section 20.1 below.

| Buffer<br>Mode | Data Buffer(s)<br>Number and Size                                | Message Info<br>Word                             | Suitable for<br>Mode Codes?   | Primary Application                                                                                                         |
|----------------|------------------------------------------------------------------|--------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Indexed        | One. Host defines size for N messages                            | Stored in same<br>buffer as data                 | Yes, only single message mode | For transacting N (multiple) messages with optional host interrupt when done                                                |
| Ping-Pong      | Two 34-word buffers, one message each                            | Stored in same buffer as data                    | Yes                           | For transacting single messages, alternating between A and B buffers                                                        |
| Circular 1     | One. Host defines size for N words                               | Stored in same buffer as data                    | No                            | For transacting messages until buffer is full / empty, optional interrupt when done                                         |
| Circular 2     | One. Host defines<br>size for N messages,<br>plus Msg Info Block | Stored in<br>separate buffer<br>(Msg info block) | No                            | For transacting N (multiple) messages<br>with optional host interrupt when done.<br>Data buffer holds contiguous pure data. |

## Table 4. Summary of Data Buffer Modes.

## 12.1. Subaddress Message Information Words

### 12.1.1. Receive Subaddress Command

For receive subaddress commands, the device stores the received data words plus two additional words. The device adds a receive subaddress Message Information Word and a Time-Tag Word to the received data words. The device stores the Message Information and Time-Tag words ahead of the data words associated with the receive command, as shown below. If message error occurs, the RT stores only the receive subaddress Message Information Word and Time-Tag Word. Once a message error is detected, the device sets the MERR bit in the receive subaddress Message Information Word. When this occurs, all data words are considered invalid. Whenever the receive subaddress Message Information Word MERR bit is set, the host should disregard the record's data word(s).

Here is an example data structure for a 3-word receive command. Notice that the receive subaddress Data Pointer points to the data structure starting address, not the first data word. The data pointer is located in the receive subaddress command's Descriptor Block, fully described later:





The following bits comprise the receive subaddress Message Information Word:

| Bit No. | Mnemonic      | Function                                                                                                                                                                                                                                                                                  |
|---------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |               | Time-Out Error.                                                                                                                                                                                                                                                                           |
| 15      | TMOERR        | This bit is asserted for RT-RT receive messages when the transmitting terminal fails to start its status word and data transmission before time-out occurs, per TOSEL0-1 bits in the "Remote Terminal Configuration Register (0x0017)".                                                   |
|         |               | Invalid Word Error.                                                                                                                                                                                                                                                                       |
| 14      | IWDERR        | Assertion of this bit indicates Manchester error or parity error was observed in a received data word.                                                                                                                                                                                    |
|         |               | Gap Error / Broadcast Flag.                                                                                                                                                                                                                                                               |
| 13      | GAP/<br>BCAST | When "Extended Configuration Register (0x004D)" on page 35 bit 3 is 0, this bit is a Gap Error flag. Assertion of this bit indicates bus activity was detected immediately after the last expected receive data word or that a gap occurred before all expected data words were received. |
|         |               | When "Extended Configuration Register (0x004D)" on page 35 bit 3 is 0, this bit is a Broadcast flag, asserted when the received message was broadcast.                                                                                                                                    |
|         |               | Word Count Error.                                                                                                                                                                                                                                                                         |
| 12      | WCTERR        | This bit is asserted if command is received with less data words than the command word specifies. For example, a receive command for three data words is received with two contiguous data words.                                                                                         |
|         |               | Sync Error.                                                                                                                                                                                                                                                                               |
| 11      | SYNERR        | This bit is asserted when an incorrect (command/status) sync type occurs in received data words.                                                                                                                                                                                          |

| Bit No. | Mnemonic | Function                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          | Message Error.                                                                                                                                                                                                                                                                                                                                                                                         |
| 10      | MERR     | This bit is asserted when message error status change occurs during command process-<br>ing. See bits 7 and 11-15 for details.                                                                                                                                                                                                                                                                         |
|         |          | Was Busy.                                                                                                                                                                                                                                                                                                                                                                                              |
| 9       | WASBSY   | This bit is asserted when the terminal responds to the receive command with BUSY status, due to global BUSY bit set in RT 1553 Status Bits Register, or command-specific MKBUSY bit set in the descriptor table Control Word. Received data words were buffered normally.                                                                                                                              |
|         |          | Illegal Command Received.                                                                                                                                                                                                                                                                                                                                                                              |
| 8       | ILCMD    | This bit is asserted when the Illegalization Table bit corresponding to the received com-<br>mand is logic 1. The Illegalization Table should only contain nonzero values when "illegal<br>command detection" is being applied. See Section 11.2 for further information.                                                                                                                              |
|         |          | RT-RT Transmit Remote Terminal Error.                                                                                                                                                                                                                                                                                                                                                                  |
| 7       | TXRTERR  | This bit is set when the terminal decodes a valid RT-RT receive command, but one of four potential errors is detected in the second command word, CW2: (1) CW2 is addressed to broadcast address RT31. (2) the CW2 T/ $\overline{R}$ bit equals 0, (3) the CW2 subaddress is a mode command indicator, 00000 or 11111, or (4) CW2 has same non-broadcast terminal address as receive command word CW1. |
|         |          | The TXRTERR bit is also set when status word received from the transmitting terminal is invalid (e.g., parity error) or bits 15:11 in the status word reflect the wrong RT address (does not match CW2).                                                                                                                                                                                               |
| 6       | RTRT     | Remote Terminal to Remote Terminal Transfer.                                                                                                                                                                                                                                                                                                                                                           |
| 0       | RIKI     | Assertion of this bit indicates the receive command was an error-free RT-to-RT transfer.                                                                                                                                                                                                                                                                                                               |
|         |          | Bus Identification.                                                                                                                                                                                                                                                                                                                                                                                    |
| 5       | BUSID    | If this bit equals zero, message was transacted on Bus A. If bit equals one, it was trans-<br>acted on Bus B.                                                                                                                                                                                                                                                                                          |
|         |          | Word Count.                                                                                                                                                                                                                                                                                                                                                                                            |
| 4-0     | WC4:0    | This 5-bit field contains the word count extracted from the command word. Zero indicates 32 words.                                                                                                                                                                                                                                                                                                     |

## 12.1.2. Transmit Subaddress Command

The external host is responsible for organizing the data packet (i.e., storing N data words) in shared RAM and initializing the applicable data pointer. The host must allocate two memory locations at the starting address of the data record for device storage of the transmit subaddress Message Information Word and Time-Tag Word.

Here is an example data structure for a 3-word transmit command. Notice that the Data Pointer points to the data structure starting address, not the first data word. The data pointer is located in the transmit subaddress command's Descriptor Block.

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Data Buffer<br>Hex Address                                                                                                                                           | Word Description                                                                       | Word is Written By                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Data pointer equals 0x1500                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | → 0x1500<br>0x1501<br>0x1502<br>0x1503<br>0x1504                                                                                                                     | Message Information Word<br>Time-Tag Word<br>Data Word 1<br>Data Word 2<br>Data Word 3 | Device, after message completion<br>" Host, prior to terminal's data transmit<br>" " " " " " " " " " " " " " " " " " " |
| CPR <sup>PC/F2F2</sup><br>CPR <sup>PC/F2F2</sup><br>NFP <sup>R</sup><br>NFP <sup>R</sup><br>NF | 8 <sup>5</sup> / <sub>1</sub> | $\eta^{2}$ $\eta^{2}$ $\eta^{4}$ $\eta^{6}$ $\eta^{0}$<br>3 2 1 0 LSB                  |                                                                                                                        |

The following bits comprise the transmit subaddress Message Information Word.

| Bit No. | Mnemonic      | Function                                                                                                                                                                                                                                                                    |
|---------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15,14   |               | Not Used.                                                                                                                                                                                                                                                                   |
|         |               | Gap Error / Broadcast Flag.                                                                                                                                                                                                                                                 |
| 13      | GAP/<br>BCAST | When "Extended Configuration Register (0x004D)" on page 35 bit 3 is 0, this bit is a Gap Error flag. Assertion of this bit indicates bus activity was detected immediately after the transmit command word, when a gap was expected.                                        |
|         |               | When "Extended Configuration Register (0x004D)" on page 35 bit 3 is 0, this bit is a Broadcast flag, asserted when the received message was broadcast.                                                                                                                      |
| 12      | WCTERR        | Word Count Error.                                                                                                                                                                                                                                                           |
| 12      | WUIERR        | This bit is asserted if command is received with unexpected data word(s).                                                                                                                                                                                                   |
| 11      |               | Not Used.                                                                                                                                                                                                                                                                   |
|         | MERR          | Message Error.                                                                                                                                                                                                                                                              |
| 10      |               | This bit is asserted when message error status change occurs during command process-<br>ing. See bits 12 and 13 for details.                                                                                                                                                |
|         |               | Was Busy Status.                                                                                                                                                                                                                                                            |
| 9       | WASBSY        | This bit is asserted when the terminal responds to the transmit command with BUSY status, due to global BUSY bit set in RT 1553 Status Bits Register, or command-specific MKBUSY bit set in the descriptor table Control Word. No data words were transmitted.              |
|         |               | Illegal Command Received.                                                                                                                                                                                                                                                   |
| 8       | ILCMD         | This bit is asserted when the Illegalization Table bit corresponding to the received com-<br>mand equals one. The Illegalization Table should only contain nonzero values when "il-<br>legal command detection" is being applied. See Section 11.2 for further information. |
| 7       |               | Not Used.                                                                                                                                                                                                                                                                   |
| 6       | RTRT          | Remote Terminal to Remote Terminal Transfer.                                                                                                                                                                                                                                |
| 0       |               | Assertion of this bit indicates the transmit command was an error-free RT-to-RT transfer.                                                                                                                                                                                   |

| Bit No. | Mnemonic | Function                                                                                                                             |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------|
| 5       | BUSID    | Bus Identification.<br>If this bit equals zero, message was transacted on Bus A. If bit equals one, it was trans-<br>acted on Bus B. |
| 4-0     | WC4:0    | Word Count.<br>This 5-bit field contains the word count extracted from the command word. Zero indicates 32 words.                    |

# 12.2. Mode Command Message Information Words

Mode command data structures in shared RAM are similar to those for subaddresses. Mode codes 0 through 15 (0x0F) do not have an associated data word, so data structures for these mode code values have just a Message Information Word and Time-Tag Word. The Message Information Word is stored at the memory address specified by the descriptor table Data Pointer. Mode codes 16 through 31 (0x10 through 0x1F) have one associated data word. The Message Information Word is stored at the memory address specified by the Time-Tag Word is stored at the memory address specified by the descriptor table Data Pointer, and the Time-Tag Word is stored in the following location. The data word is stored at the memory address specified by the Data Pointer plus two locations.

### 12.2.1. Receive Mode Command

The receive mode command data structure contains a Message Information Word, a Time-Tag Word and may contain one Data Word. If a receive mode command has a data word, the device may apply the data as defined by MIL-STD-1553, plus store the received single mode data word at the address specified by the Data Pointer, plus two locations. Refer to the Mode Code Command Summary in Table 6.

Here is an example data structure for a receive mode command with data (mode code values 0x10 through 0x1F). Notice that the Data Pointer points to the data structure starting address, not the mode data word. The data pointer is located in the receive mode command's Descriptor Block, fully described later:

|                            | Data Buffer<br>Hex Address | Word Description         | Word i | s Writte  | en By   |            |
|----------------------------|----------------------------|--------------------------|--------|-----------|---------|------------|
| Data pointer equals 0x1500 | $\rightarrow$ 0x1500       | Message Information Word | Device | , after n | nessage | completion |
|                            | 0x1501                     | Time-Tag Word            | "      | "         | **      | 66         |
|                            | 0x1502                     | Mode Data Word           | "      | "         | "       | **         |

Three receive mode commands with data are not defined under MIL-STD-1553B. These are MC16, MC18 and MC19 (mode codes 0x10, 0x12 and 0x13 respectively). However the device responds "in form" if illegal command detection is not used (corresponding bits in Illegalization Table are logic 0) **and** the UMCINV bit in the "Remote Terminal Configuration Register (0x0017)".

For mode code commands without data, the data structure contains only the Message Information Word and Time-Tag Word.

Here is an example data structure for a receive mode command without data (mode code values 0x00 through 0x0F). Note: None of these receive mode commands are defined under MIL-STD-1553B but the device responds "in form" if illegal command detection is not used (corresponding bits in Illegalization Table are logic 0) and the UMCINV bit in the "Remote Terminal Configuration Register (0x0017)" is logic 0. Notice that the data pointer points to the data structure starting address, the message information word. The data pointer is located in the receive mode command's Descriptor Block, fully described later:

|                            | Data Buffer<br>Hex Address | Word Description                          | Word is Written By               |
|----------------------------|----------------------------|-------------------------------------------|----------------------------------|
| Data pointer equals 0x1500 | → 0x1500<br>0x1501         | Message Information Word<br>Time-Tag Word | Device, after message completion |
|                            |                            |                                           |                                  |



The following bits comprise the receive mode Message Information Word:

| Bit No. | Mnemonic      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15      |               | Not Used.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 14      | IWDERR        | Invalid Word Error.<br>Assertion of this bit indicates Manchester error or parity error was observed in a received data word.                                                                                                                                                                                                                                                                                                                                          |
| 13      | GAP/<br>BCAST | Gap Error / Broadcast Flag.<br>When "Extended Configuration Register (0x004D)" on page 35 bit 3 is 0, this bit is a<br>Gap Error flag. Assertion of this bit indicates bus activity was detected immediately after a<br>received mode data word or that a gap occurred before the data word was received.<br>When "Extended Configuration Register (0x004D)" on page 35 bit 3 is 0, this bit is a<br>Broadcast flag, asserted when the received message was broadcast. |
| 12      | WCTERR        | Word Count Error<br>This bit is asserted if the command is received without expected mode data word, or with<br>extra word.                                                                                                                                                                                                                                                                                                                                            |
| 11      | SYNERR        | Sync Error.<br>This bit is asserted when incorrect (command/status) sync type occurs in received mode data word.                                                                                                                                                                                                                                                                                                                                                       |
| 10      | MERR          | Message Error.<br>This bit is asserted when message error status change occurs during command process-<br>ing. See bits 11- 14 for details.                                                                                                                                                                                                                                                                                                                            |
| 9       | WASBSY        | Was Busy Status.<br>This bit is asserted when the terminal responds to the mode command with BUSY status,<br>due to global BUSY bit set in the RT 1553 Status Bits Register, or command-specific<br>MKBUSY bit set in the descriptor table Control Word.                                                                                                                                                                                                               |
| 8       | ILCMD         | Illegal Command Received.<br>This bit is asserted when the Illegalization Table bit corresponding to the received com-<br>mand equals one. The Illegalization Table should only contain nonzero values when "il-<br>legal command detection" is being applied. See Section 11.2 for further information.                                                                                                                                                               |

| Bit No. | Mnemonic | Function                                                                                                                             |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------|
| 7,6     |          | Not Used.                                                                                                                            |
| 5       | BUSID    | Bus Identification.<br>If this bit equals zero, message was transacted on Bus A. If bit equals one, it was trans-<br>acted on Bus B. |
| 4-0     | MC4:0    | Mode Code.<br>This 5-bit field contains the mode code extracted from the command word.                                               |

### 12.2.2. Transmit Mode Command

The transmit mode command data structure contains a Message Information Word, a Time-Tag word and may contain one Data Word. For mode commands with associated data word (mode codes 16-31 decimal) the host is responsible for loading the Mode Command Data Table before transmit mode commands are received (e.g., Transmit Vector Word mode code). Two mode codes have internally generated data words: MC18 "Transmit Last Command" and MC19 "Transmit BIT Word". For these, the device automatically transmits the data word then copies the transmitted data value to the stored data structure.

Here is an example data structure for a transmit mode command with data (mode code values 0x10 through 0x1F). This applies to MC16 "Transmit Vector Word". Notice that the data pointer points to the data structure starting address, not the mode data word. The data pointer is located in the transmit mode command's Descriptor Block, fully described later:

|                            | Data Buffer<br>Hex Address   | Word Description                                            | Word is Written By                                                                                                                                |
|----------------------------|------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Data pointer equals 0x1500 | → 0x1500<br>0x1501<br>0x1502 | Message Information Word<br>Time-Tag Word<br>Mode Data Word | Device, after message completion<br>"Host, prior to terminal's data transmit<br>(except MC18, MC19 are written by<br>the device after completion) |

Three transmit mode commands with data are not defined under MIL-STD-1553B. These are MC17, MC20 and MC21 (mode codes 0x11, 0x14 and 0x15 respectively). However the device responds "in form" if illegal command detection is not used (corresponding bits in Illegalization Table are logic 0) and the UMCINV bit in the "Remote Terminal Configuration Register (0x0017)".

For mode code commands without data, the data structure contains only the Message Information Word and Time-Tag Word. Here is an example data structure for a transmit mode command without data (mode code values 0x00 through 0x0F). Again, the data pointer points to the data structure starting address. The data pointer is located in the transmit mode command's Descriptor Block, fully described later:

|                            | Data Buffer<br>Hex Address | Word Description                          | Word is Written By               |
|----------------------------|----------------------------|-------------------------------------------|----------------------------------|
| Data pointer equals 0x1500 | → 0x1500<br>0x1501         | Message Information Word<br>Time-Tag Word | Device, after message completion |



The following bits comprise the mode transmit Message Information Word:

| Bit No. | Mnemonic      | Function                                                                                                                                                                                                                                                                  |  |
|---------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15,14   |               | Not Used.                                                                                                                                                                                                                                                                 |  |
|         |               | Gap Error / Broadcast Flag.                                                                                                                                                                                                                                               |  |
| 13      | GAP/<br>BCAST | When "Extended Configuration Register (0x004D)" on page 35 bit 3 is 0, this bit is a Gap Error flag. This bit is high when bus activity was detected immediately after the mode command word, when a gap was expected.                                                    |  |
|         |               | When "Extended Configuration Register (0x004D)" on page 35 bit 3 is 0, this bit is a Broadcast flag, asserted when the received message was broadcast.                                                                                                                    |  |
| 12      | WCTERR        | Word Count Error                                                                                                                                                                                                                                                          |  |
| 12      | WUTERR        | This bit is asserted if command is received with unexpected data word(s).                                                                                                                                                                                                 |  |
| 11      |               | Not Used.                                                                                                                                                                                                                                                                 |  |
|         |               | Message Error.                                                                                                                                                                                                                                                            |  |
| 10      | MERR          | This bit is asserted when message error status change occurs during command process-<br>ing. See bits 12-13 for details.                                                                                                                                                  |  |
|         |               | Was Busy Status.                                                                                                                                                                                                                                                          |  |
| 9       | WASBSY        | This bit is asserted when the terminal responds to the mode command with BUSY status, due to global BUSY bit set in RT 1553 Status Bits Register, or command-specific MKBUSY bit set in the descriptor table Control Word. No mode data word was transmitted.             |  |
|         |               | Illegal Command Received.                                                                                                                                                                                                                                                 |  |
| 8       | ILCMD         | This bit is asserted when the Illegalization Table bit corresponding to the received com-<br>mand is logic 1. The Illegalization Table should only contain nonzero values when "illegal<br>command detection" is being applied. See Section 11.2 for further information. |  |
| 7,6     |               | Not Used.                                                                                                                                                                                                                                                                 |  |
|         | BUSID         | Bus Identification.                                                                                                                                                                                                                                                       |  |
| 5       |               | If this bit equals zero, message was transacted on Bus A. If bit equals one, it was trans-<br>acted on Bus B.                                                                                                                                                             |  |
| 4-0     | MC4:0         | Mode Code.                                                                                                                                                                                                                                                                |  |
| 4-0     | MC4:0         | This 5-bit field contains the mode code extracted from the command word.                                                                                                                                                                                                  |  |

# 12.3. Ping-Pong Data Buffering

## 12.3.1. Double Buffered (Ping-Pong) Mode

Ping-pong buffer mode is a method for storing message and time-tag information and data associated with messages. Each unique MIL-STD-1553 subaddress and mode code is assigned a pair of data buffers for transmit commands and a pair of data buffers for receive commands. The device retrieves buffer data for transmit commands, or stores buffer data for receive commands. During ping-pong operation, the device alternates message storage between Data Buffer A and Data Buffer B, on a message-by-message basis.

When a subaddress or mode command uses ping-pong data buffer mode, its 4-word descriptor block in the Descriptor Table is defined as follows:

| Descriptor Word 1 | Control Word           |
|-------------------|------------------------|
| Descriptor Word 2 | Data Pointer A         |
| Descriptor Word 3 | Data Pointer B         |
| Descriptor Word 4 | Broadcast Data Pointer |

If Descriptor Word 1 is stored at memory address N, Descriptor Word 2 is stored at address N+1, and the other two words are stored at addresses N+2 and N+3.

Prior to starting terminal operation, enable ping-pong buffering for any subaddress (or mode code) by asserting the PPEN bit and negating the STOPP bit in the descriptor Control Word. When the device detects ping-pong is selected (PPEN = 1) and enabled (STOPP = 0), it asserts the Control Word PPON bit to confirm ping-pong is active.

During ping-pong operation, the RT determines the active data buffer at the beginning of message processing. The Control Word DPB bit indicates the data pointer to be used by the next command. DPB equals logic 0 means Data Pointer A is used next; DPB equals logic 1 means Data Pointer B is used next. For ping-pong, Data Pointers A and B are static values pointing to the first address in each buffer. At the conclusion of error-free message processing, the Control Word DPB bit is inverted so the next command "ping-pongs" to the other data buffer. Each new message to the subaddress or mode code overwrites message data and information words written previously. To assure data integrity, the DPB pointer should only toggle after completion of error-free messages. To cover the full set of conditions, set DPBTOFF bit 1 in "Extended Configuration Register (0x004D)" on page 35. When option bit DPBTOFF = 1, DPB pointer toggle is prevented after incomplete messages, illegal commands, and messages resulting in BUSY or MESSAGE ERROR status. (When option bit DPBTOFF = 0, the illegal and BUSY cases still cause DPB pointer toggle.)

Please note that a subaddress may contain both legal and illegal word counts. When DPBTOFF = 1, DPB pointer toggle only occurs for the expected (legal) word count(s).

Figure 10 is a general illustration of ping-pong buffer mode. Figure 11 shows a specific example.

The primary benefit of using the DPBTOFF = 1 option is always knowing where to find the most-recent valid data. When DPBTOFF = 1, the complemented DPB pointer always indicates the last-transacted "good" data set. For example, if DPB is logic 0, the last successful message used Data Buffer B.

(**Exception:** immediately following Master Reset, the entire memory range is cleared to zero, so neither buffer contains message data. After reset, the host typically initializes outgoing data for the first message occurring on each transmit subaddress, Buffer A. The Message Information and Time Tag Words will read 0x0000 until the first message is transacted. After reset, the first-used Buffer A for each receive subaddress will contain 0x0000 for the Message Information and Time Tag Words and all data locations, until the first message is transacted).

### 12.3.2. Ping-Pong Enable / Disable Handshake

Because ping-pong messages and host buffer servicing are asynchronous, there is potential for "data collision". Here is a data collision example: The host reads data from an earlier message while the device simultaneously writes new message data to the same buffer. The host reads a mix of new and old message data. Collisions can occur for both transmit and receive messages.

A handshake scheme lets the external host asynchronously service ping-pong data buffers without data collision. To off-load or load a subaddress (or mode code) buffer, the application software performs the following sequence:

- a. Host asserts the Control Word STOPP bit to suspend ping-pong operation for the subaddress. When the device recognizes STOPP bit assertion, it negates the PPON bit to acknowledge ping-pong is disabled. While PPON remains low, the last written (or read) data buffer is protected against device updates. During this time, new messages use the active buffer indicated by the Control Word DPA bit. Recurring messages repeatedly use the same buffer until ping-pong resumes.
- b. Host services the last-used data buffer. If the Control Word DPB bit equals logic 1, the last command used Buffer A. The host application software off-loads or loads inactive Buffer A while the remote terminal uses active Buffer B for new message(s). If the DPB bit equals logic 0, the last command used Buffer B. The host application software off-loads or loads inactive Buffer B while the remote terminal uses active Buffer A for any new messages. Each new receive message overwrites buffer contents from the last receive message. To avoid possible data loss, host buffer servicing should be timed for completion before a second message can occur.
- c. Host negates the Control Word STOPP bit to resume ping-pong operation for the subaddress. When the RT recognizes the STOPP bit is reset, it sets the PPON bit to acknowledge ping-pong is again active. As long as PPON remains set, the device alternates between data buffers A and B for new messages.



Message processing alternates between Data Buffers A and B. Upon sucessful message completion, the DPB bit in Descriptor Control Word is updated so next message uses other buffer. Buffers are overwritten every other message.

Separate buffer for broadcast messages is optional. There is no alternate buffer for successive broadcast messages.

Figure 10. Illustration of Ping-Pong Buffer Mode

## 12.3.3. Broadcast Message Handling in Ping-Pong Mode

For MIL-STD-1553B Notice II compliance, a remote terminal should be capable of storing data from broadcast messages separately from non-broadcast message data. Some applications may not include this requirement. The standard does not stipulate where data separation should occur (e.g., within the RT or within the external host) so the device provides alternative strategies.

When the NOTICE2 bit in the "Remote Terminal Configuration Register (0x0017)" is 1 and the BCSTINV bit is 0, ping-pong mode subaddresses (or mode codes) will buffer data words from broadcast and non-broadcast messages separately. Broadcast message information and data are stored in the broadcast data buffer; non-broadcast message information and data are stored in ping-pong buffers A and B. Since there is just one broadcast data buffer, the NOTICE2 option treats broadcast messages as exceptions to normal ping-pong mode. When using the NOTICE2 option, broadcast data buffer servicing should have high priority, because a closely following broadcast message will overwrite the broadcast buffer.

**Every mode command and subaddress (including transmit subaddresses) must have an assigned valid broadcast data pointer when NOTICE2 is asserted.** When the NOTICE2 bit in the "Remote Terminal Configuration Register (0x0017)" is 1 and the BCSTINV bit is 0, reception of a broadcast-transmit message updates the Message Information and Time-Tag Words for the assigned broadcast buffer, but no data is transmitted on the bus. Since broadcast-transmit is not allowed, multiple transmit subaddresses may share a common "bit bucket" broadcast buffer. A two word buffer is sufficient for storing the MIW and Time-Tag Word.

When using ping-pong mode, there are two ways to handle broadcast messages, when broadcast is enabled:

### **Option 1 for Ping-Pong Mode Broadcast Messages:**

This option isolates broadcast message information in the broadcast data buffer. If the descriptor Control Word IBR bit and "Remote Terminal Interrupt Enable Register (0x0012)" IBR bit are both set, reception of broadcast messages generates an INT host interrupt. To prevent data loss, the broadcast data buffer must be serviced before the next broadcast message occurs. Broadcast messages do not affect non-broadcast message ping-pong; the Control Word DPB bit does not toggle after broadcast message completion.

**Option 1 Setup:** At initialization, host asserts the NOTICE2 bit in the "Remote Terminal Configuration Register (0x0017)" and sets the IBR (Interrupt Broadcast Received) bit in descriptor Control Word(s). The IBR bit is asserted in the "Remote Terminal Interrupt Enable Register (0x0012)".

When a broadcast command is received, message information and data is stored in the broadcast data buffer and an INT interrupt is generated. The host must read the Interrupt Log to determine the originating subaddress (or mode code), then service the broadcast data buffer for that subaddress (or mode code) before another broadcast message to the same subaddress (or mode code) arrives.

#### **Option 2 for Ping-Pong Mode Broadcast Messages:**

The second alternative stores both broadcast and non-broadcast message information in the ping-pong data buffers A and B. IWA interrupts can signal arrival of any new message. The RT handles broadcast messages just like non-broadcast messages, except the Message Information Word BCAST bit is asserted to identify broadcast messages during host buffer servicing. All messages toggle the Control Word DPB bit in message post-processing. For Notice II compliance, separation of broadcast and non-broadcast data occurs within the host.

**Option 2 Setup:** At initialization, host negates the NOTICE2 bit in the "Remote Terminal Configuration Register (0x0017)". If IWA interrupts are used, the host asserts the descriptor Control Word IWA (Interrupt When Accessed) bit 14 and the corresponding bit is asserted in the "Remote Terminal Interrupt Enable Register (0x0012)". Using this option, the IBR interrupt is probably not used.

The host typically services the ping-pong data buffers A and B whenever a message is transacted. Using the setup above, this occurs whenever the subaddress IWA interrupt generates an INT interrupt output for the host. The host must read the Interrupt Log to determine the originating subaddress or mode code. The applicable data buffer is indicated by the DPB bit in the Receive Control Word. The Message Information Word BCAST bit is asserted if the message was broadcast.



Following reset (which resets Control Word DPB bit), the subaddress transacts 4 commands of 32 data words each. The NOTICE 2 option is enabled so the device segregates data from broadcast and non-broadcast messages. Message #2 is a broadcast command, while the other three messages are non-broadcast. Notice that the broadcast message does not affect DPB bit, but the following message resets BCAST bit. The interspersed broadcast command does not affect alternation between Buffer A and Buffer B.

Figure 11. Ping-Pong Buffer Mode Example for a Receive Subaddress

# 12.4. Indexed Data Buffer Mode

Also called "single buffer mode", indexed buffering is one method for storing message and time-tag information and data associated with messages. Buffer mode is selected for each subaddress or mode code in the Descriptor Table Control Words. Indexed mode is enabled when Control Word PPEN, CIR1EN and CIR2EN bits are all zero.

When a subaddress or mode command uses the indexed data buffer mode, its 4-word descriptor block in the Descriptor Table is defined as follows:

| Descriptor Word 1 | Control Word           |
|-------------------|------------------------|
| Descriptor Word 2 | Data Pointer A         |
| Descriptor Word 3 | INDX Index Word        |
| Descriptor Word 4 | Broadcast Data Pointer |

If Descriptor Word 1 is stored at memory address N, Descriptor Word 2 is stored at address N+1, and the other two words are stored at addresses N+2 and N+3.

As the name implies, all message information and data is stored in a single buffer, indexed by descriptor word Data Pointer A. The descriptor Control Word DPB bit is "don't care". The host initializes the desired message count in descriptor INDX word. During message processing, the device retrieves or stores data words from the address specified by descriptor Data Pointer A, automatically incrementing the pointer address as words are read or stored. Data Pointer A is updated during command post-processing with the current buffer address unless the message index count in descriptor INDX (word 3 of descriptor block) decrements to zero upon completion of the message. Figure 12 is a general illustration of indexed single buffer mode. Figure 13 shows a specific example.

To set up a terminal subaddress to buffer multiple messages, the host writes the desired index count (INDX) to subaddress descriptor word 3. The initial INDX value ranges from zero to 3FF hex (1023) messages. The device decrements the INDX count each time an error-free message is transacted, and the data pointer is updated to the first memory address to be used for the next message. If INDX decrements from one to zero and Control Word IXEQZ bit 15 is asserted, the IXEQZ bit is set in the "Remote Terminal Pending Interrupt Register (0x0009)". If the corresponding bit in the "Remote Terminal Interrupt Enable Register (0x0012)" is asserted, an INT interrupt is generated when INDX decrements from one to zero.

INDX counter decrement does not occur if the command was illegalized or if INDX already equals zero. Once INDX equals zero, further commands will overwrite the last-written data buffer block and the data pointer value is not updated after successful message completion.

When using Index Mode with a non-zero INDX value, the host must remember the initial Data Pointer A address. The Data Pointer A word is not automatically reinitialized to the buffer start address when INDX decrements from 1 to 0.

### 12.4.1. Single Message Mode

When Index Mode is initialized with an INDX value of zero, the subaddress or mode code is operating in "Single Message Mode". Here, the same data block is repeatedly over-read (for transmit data) or overwritten (for receive or broadcast data). The DPA pointer is not updated at the end of each message. The chief advantage of single message mode is simplicity. In comparison to other data buffering options, the single message buffer uses an absolute minimum amount of memory space. The IXEQZ interrupt cannot be used for this scheme (INDX is always zero) but IWA interrupts may be used. Single message mode is best suited to synchronous data transfer where the host processor can reliably read or write new message data prior to the start of the next message to the same subaddress or mode code.

### 12.4.2. Broadcast Message Handling in Index Mode

For MIL-STD-1553B Notice II compliance, a remote terminal should be capable of storing data from broadcast messages separately from non-broadcast message data. Some applications may not include this requirement. The standard does not stipulate where data separation should occur (e.g., within the RT or within the external host) so the device supports alternative strategies. When the NOTICE2 bit is logic 1 in the "Remote Terminal Configuration Register (0x0017)", broadcast message data is stored in a broadcast data buffer assigned for the subaddress or mode command. Each subaddress or mode command must have an assigned, valid non-zero broadcast buffer address. Non-broadcast message data is stored in Data Buffer A.

There are two ways to deal with broadcast messages in indexed buffer mode:

#### **Option 1 for Index Mode Broadcast Messages:**

The first alternative isolates broadcast message information in the broadcast data buffer. If the descriptor Control Word IBR bit and "Remote Terminal Interrupt Enable Register (0x0012)" IBR bit are both set, reception of broadcast messages generates an INT interrupt to the host. The broadcast data buffer must be processed before another broadcast message arrives to prevent loss of data. Broadcast messages do not decrement the INDX register, and Data Pointer A is not updated in message post-processing. This scheme may be well suited for Single Message Mode (INDX = 0) when the host can reliably service either the broadcast data buffer or data buffer A before the next receive message arrives for the same subaddress (or mode code).

**Option 1 Setup:** At initialization, host asserts NOTICE2 bit in the "Remote Terminal Configuration Register (0x0017)" and sets the Control Word IBR (Interrupt Broadcast Received) bit for each index mode descriptor block. The IBR bit is also asserted in the "Remote Terminal Interrupt Enable Register (0x0012)".

When a broadcast command is received, message information and data are stored in the broadcast data buffer. If descriptor Control Word IBR bit is set, an INT interrupt is generated. The host must read the Interrupt Log to determine the originating subaddress (or mode code) then service the broadcast data buffer for that subaddress (or mode code) before the next broadcast message to the same subaddress (or mode code) arrives.

### **Option 2 for Index Mode Broadcast Messages:**

The second alternative stores both broadcast and non-broadcast message information in data buffer A. Optional IBR interrupts can signal arrival of broadcast messages. The RT handles broadcast messages just like non-broadcast messages, except the Message Information Word BCAST bit is asserted to identify broadcast messages during host buffer servicing. All messages decrement the INDX register and Data Pointer A is updated in message post-processing. This scheme is compatible with Single Message Mode or conventional N-message indexing. For Notice II compliance, separation of broadcast and non-broadcast data occurs within the host.

**Option 2 Setup:** At initialization, host negates the NOTICE2 bit in the "Remote Terminal Configuration Register (0x0017)". If broadcast interrupts are used, the Control Word IBR (Interrupt Broadcast Received) bit is asserted at each desired index mode descriptor block. The IBR bit is also asserted in the "Remote Terminal Interrupt Enable Register (0x0012)".

Using option 2, the host has several options for servicing data buffer A: (a) when INDX decrements from one to zero (using the IXEQZ interrupt), (b) when a broadcast message occurs (using the IBR interrupt) or (c) when any message arrives (using the IWA interrupt).



Upon successful message completion, if non-zero the INDX count in Descriptor Word 3 is decremented. If decremented result is non-zero, Data Pointer A is adjusted so next message is stored above just-completed message. If decremented INDX is zero, Data Pointer A remains static and IXEQZ interrupt occurs if enabled in Control Word.

Figure 12. Illustration of Indexed Buffer Mode





# 12.5. Circular Buffer Mode 1

The device offers two circular data buffer modes as alternatives to ping-pong and indexed buffering. These circular buffer options only apply for subaddress commands, not mode code commands. Circular buffering simplifies software servicing of the remote terminal when implementing bulk data transfers. A circular buffer mode can be selected for any subaddress by properly initializing its descriptor Control Word. Circular Buffer Mode 1 is selected when descriptor Control Word PPEN and CIR2EN bits are both 0, and the CIR1EN bit is logic 1.

When a subaddress uses circular buffer mode 1, its four word block in the Descriptor Table is defined as follows:

| Descriptor Word 1 | Control Word                |
|-------------------|-----------------------------|
| Descriptor Word 2 | SA (Buffer Start Address)   |
| Descriptor Word 3 | CA (Buffer Current Address) |
| Descriptor Word 4 | EA (Buffer End Address)     |

If Descriptor Word 1 is stored at memory address N, Descriptor Word 2 is stored at address N+1, and the other two words are stored at addresses N+2 and N+3.

Figure 14 provides a generalized illustration of Circular Buffer Mode 1, while Figure 15 shows a specific example. Circular Buffer Mode 1 uses a single user-defined buffer that merges all transmit or receive data, along with message information. Two words (Message Information and Time-Tag) are stored at the beginning of the block for each message, followed by the message data word(s). The Mode 1 buffer pointers roll over (are reset to their base addresses) when the allocated data buffer memory is full.

For each valid receive message, the device enters a Message Information word, Time-Tag word and data word(s) into the circular receive buffer. For each valid transmit message, the device enters a Message Information word and a Time-Tag word into reserved memory locations within the circular transmit buffer. The device automatically controls the wrap around of circular buffers.

Two pointers define circular buffer length: start of buffer (lowest address) and end of buffer (highest address). User specifies the start of buffer (SA) by writing the lowest address value into the second word of a unique subaddress descriptor block. The user defines the bottom of the buffer (EA) by writing the highest address value to the fourth word of that unique descriptor block. Both SA and EA remain static during message processing. The third word in the descriptor block identifies the current address CA (i.e., last accessed address plus one). The circular buffer wraps to the start address after completing a message that results in CA being greater than or equal to EA. If CA increments past EA during message processing, the device will access memory addresses greater than the EA value. Reserve 33 address locations past the EA address to accommodate a worst-case 32 data word message with a record starting at address = EA minus 1.

Each receive subaddress and transmit subaddress may have a unique circular buffer assignment. The RT decodes the command word  $T/\overline{R}$  bit, subaddress field and word count / mode code field to select the unique command descriptor block containing the Control Word, SA pointer, CA pointer and EA pointer.

For receive messages, the device stores the Message Information word to the address specified by CA, the Time-Tag word into CA+1 and the data into the next "N" locations starting with CA+2. For transmit messages, the device stores the Message Information word to the address specified by CA and the Time-Tag word into CA+1. Retrieval of data for transmission starts at address CA+2. When entering multiple transmit command data packets into the circular buffer, delimit each data packet with two reserved memory locations. The device stores the Message Information word and Time-Tag word into the reserved locations when processing the command.

Message processing for all commands begins with the device reading the unique descriptor block for the subaddress or mode code specified by the  $T/\overline{R}$  bit, subaddress and word count fields in the received command word.

For receive messages, the device stores "N" received data words in the circular data buffer. The first data word received is stored at the location specified by the CA pointer +2. After message completion, the device stores the Message Information word and Time-Tag words to addresses CA and CA+1 respectively. If no errors were detected, the device updates descriptor CA register. If the next address location (last stored data word +1) is less than or equal to EA, CA is updated to (last stored address +1). If the next address location (last stored data word +1) is greater than EA, the data buffer is full (or empty); CA is updated to the SA value. If descriptor Control Word IXEQZ bit is asserted (and if "Remote Terminal Interrupt Enable Register (0x0012)" IXEQZ bit is asserted) the device generates an interrupt to indicate full receive buffer by asserting the INT interrupt output.

Although all messages store Message Information and Time-Tag words, no data is stored if the message ended with error, or if the Busy status bit was set or if the command was illegal (example: illegalized word count). Such messages do not update CA, so the next message overwrites the same buffer space.

For transmit commands, the device begins transmission of data retrieving the first data word stored at address CA+2. (Reminder: addresses CA and CA+1 are reserved for the Message Information and Time-Tag words.) When message processing is complete, the device writes the Message Information and Time-Tag words into the buffer. If no errors were detected, the device updates descriptor CA register. If the next address location (last retrieved data word +1) is less than or equal to EA, CA is updated to (last retrieved address +1). If the next address location (last retrieved data word +1) is greater than EA, the transmit data buffer is empty; CA is updated to the SA value. If the descriptor Control Word IXEQZ bit is asserted (and if the "Remote Terminal Interrupt Enable Register (0x0012)" IXEQZ bit is asserted) the device indicates "transmit buffer empty" by asserting the INT interrupt output.

Device hardware does not segregate broadcast and non-broadcast data for this circular buffer mode, even when the NOTICE2 bit is set in the "Remote Terminal Configuration Register (0x0017)". Data words from broadcast receive commands are stored in the same buffer with data from non-broadcast receive commands. However Notice 2 for MIL-STD-1553 does not state where data segregation should occur. It is acceptable for the host to separate broadcast and non-broadcast data when offloading the circular buffer. To choose this option, set bit 3 in "Extended Configuration Register (0x004D)". This enables the BCAST (broadcast status) bit in the Message Information Word stored for each message. This flag reflects broadcast or non-broadcast status for each message in the buffer.

For transmit subaddresses using Circular Buffer Mode 1, occurrences of broadcast-transmit commands to RT31 do not result in bus transmission. However these messages update the Message Information Word addressed by the Current Address (CA) pointer (and following Time-Tag Word) but afterwards, the CA pointer remains unchanged. The next transmit command to the same subaddress, whether broadcast or not, overwrites the Message Information and Time-Tag Word locations written by the previous broadcast transmit command.

HI-6135



Descriptor block is initialized so Current Address equals buffer Start Address. After each successful message transaction, Current Address is adjusted to point past last data word accessed. If adjusted Current Address points past End Address, the Current Address is reinitialized to match Start Address and an optional interrupt is generated to notify host that the pre-determined data block was fully transacted.

Figure 14. Illustration of Circular Buffer Mode 1



Unlike Indexed mode, Data Block completion is based on Buffer Full / Buffer Empty, not number of messages. Buffer size was purposely sized to yield remaining capacity after 2 full-count messages, to illustrate device behavior. The circular buffer should have a 33-word pad beyond its End Address to deal with buffer overrun without data loss.

Figure 15. Circular Buffer Mode 1 Example for a Receive Subaddress

## **12.6.** Circular Buffer Mode 2

Circular Buffer Mode 2 segregates message data and message information in separate host-defined buffers. Separating data from message information simplifies the host software that loads or unloads the data to or from the buffer. After a predetermined number of messages has been transacted, buffer address pointers for data and message information are automatically reset to their base addresses. Figure 16 is a generalized illustration of Circular Buffer Mode 2, while Figure 17 shows a specific example.

Circular Buffer Mode 2 is selected when the Control Word PPEN bit is zero and the CIR2EN bit is logic 1. When the CIR2EN bit is high, the CIR1EN bit is don't care. The descriptor Control Word DPB bit is not used.

Any receive subaddress using circular buffer mode 2 has two circular buffers: a data storage buffer and a message information buffer. A separate buffer pair may be used for transmit commands to the same subaddress, if it also uses circular buffer mode 2. Each transmit and receive subaddress using circular buffer mode 2 may have unique data buffer and message info buffer assignments. Careful management (involving the bus controller) may allow buffer sharing, as long as multiple message sequences to a given subaddress are not interrupted by messages to other subaddresses that use the same buffer space.

When a subaddress uses circular buffer mode 2, its Descriptor Table 4-word block is defined as follows:

| Descriptor Word 1 | Control Word                    |
|-------------------|---------------------------------|
| Descriptor Word 2 | SA (Buffer Start Address)       |
| Descriptor Word 3 | CA (Buffer Current Address)     |
| Descriptor Word 4 | MIBA (Message Info Buffer Addr) |

If Descriptor Word 1 is stored at memory address N, Descriptor Word 2 is stored at address N+1, and the other two words are stored at addresses N+2 and N+3. The first word in the descriptor block is the Control Word. The second and third words in the descriptor are the Start Address (SA) and Current Address (CA) pointers. The Message Information Buffer Address (MIBA) points to the storage location for the Message Information Word from the next occurring message.

Each time a message is completed, the device writes a new Message Information Word and Time-Tag Word in the MIB (Message Information Buffer) at the MIBA address and following location, respectively. The MIBA pointer is not updated if message error occurred, if the Busy status bit was set, or if the command was illegalized (for example an illegal word count expressed in the command word.) For these situations, the Message Information and Time-Tag words are still written, but MIB updates for the following message will overwrite the just-written Message Information and Time-Tag word addresses.

For error-free receive messages, received data words are stored in the data buffer after message completion, starting at the CA address value. The CA value is then updated for next-message readiness.

After writing the two MIB words, the device updates the MIBA value to show the buffer address to be used by the next message. Until the predetermined number of error-free messages is transacted, the MIBA value is double-incremented at each update. Before updating the MIBA in Descriptor Word 4, the pre-existing MIBA value is incremented once then checked for 'full count," occurring when all N low-order address bits initialized to zero (explained below) become N "one" bits. Full count means the predetermined number of successful messages was completed. When this occurs, the CA and MIB pointers are automatically written to their initialized values by the device.

To preserve data integrity, the TRXDB bit should be set in the "Remote Terminal Configuration Register (0x0017)" to avoid storing incomplete data from messages resulting in error. With TRXDB asserted, the host is not bothered by message retries caused by errors. The Buffer Empty/Full interrupt (if enabled) is generated only upon successful transaction of the entire N-message data block.

To initialize Circular Buffer Mode 2, the host must know the number of messages to be transacted, always a power of two: 1, 2, 4, 8, 16, 32, 64, 128, 256 or 512 messages. The host writes descriptor Control Word bits 7:4 with an encoded 4-bit value to set the fixed number of messages to be transacted. This is illustrated in Table 5. The host initializes the

descriptor block MIBA pointer with a Message Information Buffer starting address. Because the MIB stores two words for each message, the allocated MIB space should equal 2x the number of messages.

The initially-loaded MIB base address value is restricted. Some lower bits of the starting address must be zero so the device can restore the MIBA pointer to the initial MIB base address after the predetermined message count is transacted. As illustrated in Table 5, the required number of logic-0 bits depends on the message count. Initializing the MIBA base address with more trailing zeros than indicated is acceptable; initializing less trailing zeros will cause malfunction.

Allocated space in the data buffer (see column 3, Table 5) assumes each message has the maximum 32 data words. If messages contain less than 32 words, the data buffer size can be reduced. Since Circular Buffer Mode 2 counts messages, values in all remaining Table 5 columns remain valid when message word count is reduced.

The host may read the MIBA value to determine the number of messages that have occurred since initialization. By reading the initially-zeroed lower bits of the MIB Address, the host may determine the number of the next occurring message.

From Table 5, a block of 128 messages requires 8 trailing zeros in the initial MIBA address, for example, 0x0F00. After each message is completed, the MIBA value is updated (0x0F02, 0x0F04, etc.) The device detects message block completion when all required initially-zero trailing address bits equal 1 after MIBA is incremented once. In our example, MIBA would increment from 0x0FFE to 0x0FFF. When "full count" occurs, the device updates MIBA to the original value (e.g., 0x0F00) and copies the SA starting address value to CA current address register, ready for buffer service by the host. The device optionally generates a "buffer empty-full" interrupt for the host when block transfer is completed.

During block transfer, the host can read the MIBA value to determine the number of additional messages needed before the N-message data block is complete.

Message processing for all commands begins with the RT reading the unique descriptor block for the subaddress specified by the  $T/\overline{R}$  bit, subaddress and word count fields in the received command word.

| Number of<br>Messages | Control Word<br>Bits 7:4<br>CIR2ZN Field | Required Data<br>Space if 32<br>Words / Msg | Required<br>MIB Space, 2<br>Words / Msg | Initial MIBA Value, Showing the Required Leading and Trailing Zeros |  |
|-----------------------|------------------------------------------|---------------------------------------------|-----------------------------------------|---------------------------------------------------------------------|--|
| 2                     | 0010 (2)                                 | 64                                          | 4                                       | 0***********                                                        |  |
| 4                     | 0011 (3)                                 | 128                                         | 8                                       | 0xxxxxxxx000                                                        |  |
| 8                     | 0100 (4)                                 | 256                                         | 16                                      | 0xxxxxx0000                                                         |  |
| 16                    | 0101 (5)                                 | 512                                         | 32                                      | 0xxxxxx00000                                                        |  |
| 32                    | 0110 (6)                                 | 1,024                                       | 64                                      | 0xxxxx000000                                                        |  |
| 64                    | 0111 (7)                                 | 2,048                                       | 128                                     | 0xxxxx0000000                                                       |  |
| 128                   | 1000 (8)                                 | 4,096                                       | 256                                     | 0xxxx0000000                                                        |  |

Table 5. Circular Buffer Mode 2 (Initialization factors based on message block size)

For receive subaddresses using Circular Buffer Mode 2, the device stores received data words in the circular data buffer. The first data word received for each message is stored at the location indicated by the CA pointer. After the correct number of words is received (as specified in the command word) the device writes Message Information and Time-Tag words in the Message Information Buffer then updates the descriptor CA Current Address and MIBA Message Information pointers for next-message readiness. If the predetermined total number of messages has not yet been transacted, MIBA points to the next location in the message information buffer and CA points to the next location in the data buffer. If the completed message is the last message in the block, the CA current (data) address and MIBA message Information pointers are reinitialized to their base address values. (Control Word bits 7:4 tell the device how many MIBA lower bits to reset.) If the descriptor Control Word IXEQZ bit is asserted (and if the "Remote Terminal Interrupt Enable Register (0x0012)" IXEQZ bit is asserted) the device generates a Buffer Full / Empty interrupt, asserting the INT interrupt output.

For transmit subaddresses using Circular Buffer Mode 2, the device transmits data from the assigned RAM buffer, starting at the location specified by the CA pointer. The first data word transmitted is stored at the location specified by the CA pointer. After all data words are transmitted (as specified in the command word) the device writes Message Information and Time-Tag words in the Message Information Buffer then updates the descriptor CA Current Address and MIBA Message Information pointers for next-message readiness. If the predetermined total number of messages has not yet been transacted, MIBA points to the next location in the message information buffer and CA points to the next location in the data buffer. If the completed message is the last message in the block, the CA current (data) address and MIBA message Information pointers are reinitialized to their base address values. (Control Word bits 7:4 tell the device how many MIBA lower bits to reset.) If the descriptor Control Word IXEQZ bit is asserted (and if the "Remote Terminal Interrupt Enable Register (0x0012)" IXEQZ bit is asserted) the device generates a Buffer Full / Empty interrupt, asserting the INT interrupt output.

Device hardware does not segregate broadcast and non-broadcast data for this circular buffer mode, even when the NOTICE2 bit is set in the "Remote Terminal Configuration Register (0x0017)". Data words from broadcast receive commands are stored in the same buffer with data from non-broadcast receive commands. However Notice 2 for MIL-STD-1553 does not state where data segregation should occur. It is acceptable for the host to separate broadcast and non-broadcast data when offloading the circular buffer. To choose this option, set bit 3 in "Extended Configuration Register (0x004D)". This enables the BCAST (broadcast status) bit in the Message Information Word stored for each message. This flag reflects broadcast or non-broadcast status for each message in the buffer.

For transmit subaddresses using Circular Buffer Mode 2, occurrences of broadcast-transmit commands to RT31 do not result in bus transmission. However these messages update the Message Information Word addressed by the Message Information Block (MIB) pointer (and the following Time-Tag Word) but afterwards, the MIB and CA pointers remain unchanged. The next transmit command to the same subaddress, whether broadcast or not, overwrites the Message Information and Time-Tag Word locations written by the previous broadcast transmit command.



Segregated storage for data and message information simplifies host loading / offloading of buffered data. Descriptor MIB Address tracks number of messages. Full count occurs when N initialized 0-bits become N 1-bits. When full number of messages in block is transacted, an optional interrupt is generated to notify host.

Figure 16. Illustration of Circular Buffer Mode 2



Data Block completion is based on number of messages, not Buffer Full or Buffer Empty. Example is set to successfully transact four 32 data word receive messages, then generate IXEQZ interrupt for host. The data buffer requires minimal processing by host because message information words are stored separately in MIB.

Figure 17. Circular Buffer Mode 2 Example for a Receive Subaddress

# **13. REMOTE TERMINAL MODE COMMAND PROCESSING**

# 13.1. General Considerations

The device provides decoding for all mode code combinations, consistent with MIL-STD-1553B requirements. Several mode command options are provided to suit any application requirement:

In the RT Configuration Register, the option bit UMCINV (Undefined Mode Codes Invalid) globally defines whether undefined mode code commands are treated as valid (default) or invalid commands. This bit applies only to the following 22 mode code commands that are undefined in MIL-STD-1553B:

Mode Codes 0 through 15 with  $T/\overline{R}$  bit = 0 Mode Codes16, 18 and19 with $T/\overline{R}$  bit = 0 Mode Codes 17, 20 and 21 with  $T/\overline{R}$  bit = 1

If the UMCINV bit is low (default after  $\overline{\text{MR}}$  reset) undefined mode code commands are considered valid and RT response is based on individual mode command settings in the Illegalization Table: If the command's table bit equals 0, the mode command is legal; the RT responds "in form" and updates status. If the command's table bit equals 1 the mode command is illegal, the RT asserts Message Error status and (if non-broadcast) transmits only its Status Word without associated data word. Table 6 describes explicit terminal response for each mode code value and command T/ $\overline{R}$  bit state, based on various option settings.

If UMCINV is asserted, the 22 undefined mode code commands are treated as invalid: There is no terminal recognition of the command. No command response occurs and status remains unchanged for the benefit of following "transmit status" or "transmit last command" mode commands.

If UMCINV is low, the device determines legal vs. illegal status of commands from the Illegalization Table. If the terminal does not use illegal command detection, the Illegalization Table should be left in its post-reset default state, all values equal logic 0. In this case, the terminal provides "in form" response to all valid commands. The terminal responds with clear status and a transmitted mode data word for mode commands 16-31 with T/R bit equals 1. Assigned data buffer locations can be initialized to provide predictable "in form" responses for all transmit mode codes 16-31. (If UM-CINV is asserted, the terminal will not respond or update status for received mode codes 17, 20 and 21 with T/R = 1.)

To use illegal command detection, the host modifies the Illegalization Table to make illegal any combination subaddress and mode code commands. This may include undefined mode codes, reserved mode codes, and/or mode codes not implemented in the application.

## 13.2. Mode Command Interrupts

For mode commands, interrupt generation is programmed by the top three bits in the descriptor table Control Word. Notice that broadcast-transmit interrupts can be enabled for mode code values in the range of 0 - 15, but broadcast-transmit mode codes 16 - 31 are not allowed. When a mode command is received and the IWA interrupt bit is asserted in its descriptor Control Word, that command will generate a host interrupt if the IWA bit is high in the "Remote Terminal Interrupt Enable Register (0x0012)". The IWA bit is asserted in the "Remote Terminal Pending Interrupt Register (0x0009)" and the  $\overline{INT}$  interrupt output is asserted.

Before  $\overline{INT}$  interrupt assertion, the device updates the Interrupt Log buffer, writing a new IIW Interrupt Information Word and a new IAW Interrupt Address Word. The IWA (interrupt when accessed) bit is asserted in the new IIW to indicate interrupt type. The IAW contains the Descriptor Table address for the mode command's Control Word, based on mode code value and command word  $T/\overline{R}$  bit state. The host reads the IAW to determine the command that caused the interrupt.

## 13.3. Mode Command Data Words

Mode commands having mode code values from 0 through 15 (decimal) do not have an associated data word. These are received as Command Word only, never having a contiguous data word. The terminal response to valid mode commands 0-15 always consists of Status Word only, assuming command was not broadcast.

Mode commands having mode code values from 16 through 31 (decimal) always have an associated data word. When the command word  $T/\overline{R}$  bit equals 0, the terminal receives a data word, contiguously following the Command Word. When valid legal mode commands 16-31 arrive with  $T/\overline{R}$  bit equal to 1, the terminal responds by transmitting its status word with a single data word.

When the SMCP option bit in the "Remote Terminal Configuration Register (0x0017)" is zero, individual data words for mode codes 16-31 decimal are stored in an indexed or ping-pong buffer assigned by the mode command's Descriptor Table entry. Circular buffer methods are not available for mode code commands.

When the SMCP option bit in the "Remote Terminal Configuration Register (0x0017)" is asserted, individual data words for mode codes 16-31 decimal are stored within the Descriptor Table itself. This is explained next.

| Command | Mode Code            |               | MIL OTD 4552 Defined Eurotien                                | Associated | Broadcast | See  |
|---------|----------------------|---------------|--------------------------------------------------------------|------------|-----------|------|
| T/R bit | Binary               | Dec.          | MIL-STD-1553 Defined Function                                | Data Word  | Allowed   | Note |
| 0       | 00000<br>to<br>01111 | 0<br>to<br>15 | Undefined mode commands 0 - 15 when $T/\overline{R}$ bit = 0 | No         | No        | (1)  |
| 1       | 00000                | 0             | Dynamic Bus Control                                          | No         | No        |      |
| 1       | 00001                | 1             | Synchronize (without data)                                   | No         | Yes       |      |
| 1       | 00010                | 2             | Transmit Status Word                                         | No         | No        |      |
| 1       | 00011                | 3             | Initiate Self-Test                                           | No         | Yes       |      |
| 1       | 00100                | 4             | Transmitter Shutdown                                         | No         | Yes       |      |
| 1       | 00101                | 5             | Override Transmitter Shutdown                                | No         | Yes       |      |
| 1       | 00110                | 6             | Inhibit Terminal Flag                                        | No         | Yes       |      |
| 1       | 00111                | 7             | Override Inhibit Terminal Flag                               | No         | Yes       |      |
| 1       | 01000                | 8             | Reset Remote Terminal                                        | No         | Yes       |      |
| 1       | 01001<br>to<br>01111 | 9<br>to<br>15 | Reserved Mode Commands 9 - 15 with $T/\overline{R}$ bit = 1  | No         | Yes       | (2)  |
| 0       | 10000                | 16            | Undefined Mode Command                                       | Yes        | No        | (1)  |
| 1       | 10000                | 16            | Transmit Vector Word                                         | Yes        | No        |      |
| 0       | 10001                | 17            | Synchronize With Data                                        | Yes        | Yes       |      |
| 1       | 10001                | 17            | Undefined Mode Command                                       | Yes        | No        | (1)  |
| 0       | 10010                | 18            | Undefined Mode Command                                       | Yes        | No        | (1)  |

Table 6. Mode Code Command Summary

| Command | Mode                 | Code           | MIL OTD 4552 Defined Exaction                                | Associated | Broadcast | See<br>Note |
|---------|----------------------|----------------|--------------------------------------------------------------|------------|-----------|-------------|
| T/R bit | Binary               | Dec.           | MIL-STD-1553 Defined Function                                | Data Word  | Allowed   |             |
| 1       | 10010                | 18             | Transmit Last Command                                        | Yes        | No        |             |
| 0       | 10011                | 19             | Undefined Mode Command                                       | Yes        | No        | (1)         |
| 1       | 10011                | 19             | Transmit Built-In Test Word                                  | Yes        | No        |             |
| 0       | 10100                | 20             | Selected Transmitter Shutdown                                | Yes        | Yes       |             |
| 1       | 10100                | 20             | Undefined Mode Command                                       | Yes        | No        | (1)         |
| 0       | 10101                | 21             | Override Selected Transmitter Shutdown                       | Yes        | Yes       |             |
| 1       | 10101                | 21             | Undefined Mode Command                                       | Yes        | No        | (1)         |
| 0       | 01001<br>to<br>01111 | 22<br>to<br>31 | Reserved Mode Commands 22 - 31 with $T/\overline{R}$ bit = 0 | Yes        | Yes       | (2)         |
| 1       | 01001<br>to<br>01111 | 22<br>to<br>31 | Reserved Mode Commands 22 - 31 with $T/\overline{R}$ bit = 1 | Yes        | No        | (2)         |

#### NOTES:

- The 22 undefined mode commands can be rendered invalid by setting the UMCINV (undefined mode codes invalid) option bit in "Remote Terminal Configuration Register (0x0017)". If UMCINV is asserted, there is no recognition of the undefined command by the terminal. If UMCINV is zero, the commands are considered valid. Terminal response when UMCINV equals 0 is wholly determined by the Illegalization Table:
  - a. If a command's bit in the Illegalization Table equals zero, the terminal responds "in form" with Clear Status. Mode commands 17, 20 and 21 are undefined when T/R bit equals one, but will transmit a contiguous data word. Mode commands 16, 18 or 19 are undefined when T/R bit equals 0, but will receive a contiguous data word.
  - b. If a command's bit in the Illegalization Table equals one, the command is considered illegal. The Message Error (ME) status bit is asserted and the terminal transmits status without data word. Illegal mode commands 16-31 will not transmit or receive a mode data word.
- Response to the reserved mode commands is fully defined by Illegalization Table settings. As described in (a) and (b) above, the terminal illegalizes any reserved mode command having Illegalization Table bit equal to 1, and responds "in form" when the Table bit equals zero. The "in form" response for reserved mode commands 16 through 31 transacts a received or transmitted data word.

### 13.4. Standard Mode Command Processing

Data buffer options for mode commands differ from buffer options for subaddress commands. Mode commands can use ping-pong buffering or indexed buffering. When mode commands use indexed buffers, "single message mode" (INDX = 0) is recommended. When using indexed or ping-pong buffers for mode commands:

- For mode commands without associated data word (mode codes 0-15 decimal), only the Message Information and Time-Tag words are updated in the mode command's assigned data buffer in RAM.
- For mode commands 16-31 (decimal) that receive a data word, indexed and ping-pong buffer methods copy the received mode data word to the mode command's assigned data buffer in shared RAM, after the message is transacted. The Message Information and Time-Tag words are also updated.
- For most mode commands 16-31 (decimal) that transmit a data word, the device reads the data word for transmit from the buffer location assigned in the Descriptor Table. Exceptions occur for MC18 "transmit last command" and for MC19 "transmit BIT word." The MC18 data word is automatically provided by the device, based on recent command transactions. The MC19 data word comes from register 0x1E or 0x1F, selected by the ALTBITW option in the "Remote Terminal Configuration Register (0x0017)". For both MC18 and MC19, the transmitted data word is automatically recorded in the mode command's assigned data buffer in RAM, after message completion. The Message Information and Time-Tag words are also updated.

### 13.5. Simplified Mode Command Processing

Mode commands have a buffer alternative that is unavailable for subaddress commands. The SMCP bit in the "Remote Terminal Configuration Register (0x0017)" selects Simplified Mode Command Processing, a global option applying to all mode commands. When the SMCP bit is high, mode command descriptor blocks (in the Descriptor Table) do not contain data pointers to reserved buffers elsewhere in the shared RAM. Instead, each 4-word descriptor block itself contains the message information word, the time-tag word and the data from the most recent occurrence of each mode command:

| Descriptor Word 1 | Mode Command Control Word |  |  |  |  |  |
|-------------------|---------------------------|--|--|--|--|--|
| Descriptor Word 2 | Message Information Word  |  |  |  |  |  |
| Descriptor Word 3 | Time-Tag Word             |  |  |  |  |  |
| Descriptor Word 4 | Mode Data Word            |  |  |  |  |  |

Descriptor Word 1 contains the receive or transmit mode command Control Word. When SMCP is used, just two Control Word bits are used: DBAC (descriptor block accessed) and BCAST (broadcast).

When SMCP is enabled, the host need not initialize the mode code command segments in the Descriptor Table. When Simplified Mode Command Processing is selected, the host does not write Descriptor Words 2-3 in the Descriptor Table entries for mode commands. For mode code values 0 to 15 decimal, the Descriptor Word 4 serves no function because these mode codes do not have an associated data word. For transmit mode code values 16 to 31, the host may initialize Descriptor Word 4. The default transmit value is 0x0000. Mode command MC16 "transmit vector word" is one of the three defined mode commands that transmit a data word: MC16, MC18 and MC19. Its Descriptor Word 4 should be initialized if a value other than 0x0000 is needed. MC18 and MC19 are discussed below.

- For mode commands without associated data word (mode codes 0-15 decimal), Simplified Mode Command Processing updates the Message Information and Time-Tag words in Descriptor Words 2 and 3, and Descriptor Word 1 (bits 9,11). For these commands, SMCP does not update Descriptor Word 4, which may be non-zero if written earlier by the host.
- For receive mode commands 16-31 (decimal) that receive a data word, Simplified Mode Command Processing copies the received mode data word to Descriptor Word 4. The Message Information and Time-Tag words in Descriptor Words 2 and 3, and Descriptor Word 1 (bits 9, 11) are also updated.
- For most transmit mode codes 16-31 (decimal), the device reads the data word for transmission from each command's Descriptor Word 4. Exceptions occur for MC18 "transmit last command" and for MC19 "transmit built-in test word". The MC18 data word is automatically provided, based on the last command transacted. The

MC19 data word comes from register 0x1E or 0x1F, selected by the ALTBITW option in the "Remote Terminal Configuration Register (0x0017)". For MC18 and MC19, the transmitted data value is automatically copied to the mode command's Descriptor Word 4 after message completion. The Message Information and Time-Tag words in Descriptor Words 2 and 3, and Descriptor Word 1 (bits 9, 11) are also updated.

**The Appendix** shows terminal response to all possible subaddress and mode code command combinations. The table summarizes terminal response for the full range of message conditions, including errors, incomplete messages, etc. The table explicitly describes terminal response and impact on terminal Status Word, Descriptor Control Words and data buffer Message Information Words. The table includes effects for all pertinent setup options and identifies all interrupt options available. Bold text blocks indicate error-free messages or "in form" Clear Status responses when the terminal is not using "illegal command detection".

# 14. SERIAL EEPROM PROGRAMMING UTILITY

The HI-6135 can program a serial EEPROM via the dedicated EEPROM SPI port for subsequent auto-initialization events. The device copies host-configured registers and RAM (configuration tables and possibly data buffers) to serial EEPROM.

Compatible SPI serial EEPROMs are 3.3V, operate in SPI modes 0 or 3 and have 128-byte pages. The serial SPI data is clocked at 8.3 MHz SCK frequency. A 2K x 8 EEPROM can restore the lower 1K x 16 device address space. A 16K x 8 EEPROM retains the entire 8K x 16 register/RAM address space.

## 14.1. Writing the Auto-Initialization EEPROM

Adeliberate series of events initiates copy of data from registers and RAM to serial EEPROM. This reduces the likelihood of accidental EEPROM overwrites. Note: The RT address must have correct (odd) parity before EEPROM read or write can occur. The following series of events must occur to initiate programming:

#### 1. Using a fresh host initialization immediately following MR master reset as the basis for EEPROM copy

Until EEPROM reprogramming is complete, disconnect the terminal from MIL-STD-1553 buses, or take other measures to prevent bus activity detection by the device. **With the AUTOEN, TXINHA and TXINHB pins in logic 0 state,** apply MR master reset and wait for READY output assertion. Verify that the IRQ interrupt output does not pulse low at READY assertion, indicating likely RT address parity error at the RTA4:0 and RTAP pins. Using known good parameters, the host initializes device registers, the RAM descriptor table and transmit data buffers (if necessary).

• RTENA bit in "Master Configuration Register 1 (0x0000)" should be logic 1, but RTSTEX register bit 4 must remain in the post-reset logic 0 state.

#### 2. Using the existing EEPROM configuration as the baseline for a new EEPROM configuration

Until EEPROM reprogramming is complete, disconnect the terminal from MIL-STD-1553 buses, or take other measures to prevent bus activity detection by the device. With the AUTOEN pin in logic 1 state and the TXINHA and TXINHB pins in logic 0 state, apply and release  $\overline{\text{MR}}$  master reset and wait for READY output assertion. Verify that the IRQ output does not pulse low (or go and remain low) at READY assertion. Confirm that the EECKE and RAMIF bits are logic 0 in the "Master Status and Reset Register (0x0001)". If register bit 4 (RTSTEX) in "Master Configuration Register 1 (0x0000)" was set by auto-initialization, reset it now. Modify register and RAM values to reflect the new changes.

EEPROM programming is locked out at step 3 for the following conditions:

- ACTIVE output pin assertion occurs after MR master reset.
- RTSTEX bit 4 is set in "Master Configuration Register 1 (0x0000)".
- 3. The host writes a 2-part "unlock code" to RAM address 0x0051. The unlock code value selectively enables the terminal to automatically start execution, after subsequent auto-initialization sequences are performed. Unlock words are encoded as shown in Table 7.

| Word 1 | Word 2 | Initialize RT <sup>2</sup> |
|--------|--------|----------------------------|
| 0xA00A | 0x5FF5 | No auto init. <sup>1</sup> |
| 0xA03A | 0x5FC5 | Х                          |

Note 1: Default. No RT operation is started. The host must write "Master Configuration Register 1 (0x0000)" to start RT.

**Note 2**: The RTENA register bit 6 in "Master Configuration Register 1 (0x0000)" must be set before step 3. During auto-initialization events, the AUTOEN input pin must be logic 1 before rising edge of  $\overline{\text{MR}}$  master reset. After auto-initialization, RTSTEX bit 4 is automatically set in "Master Configuration Register 1 (0x0000)", starting Remote Terminal execution.

4. The EECOPY input pin is driven high for at least 1 ms, then driven low. In response, the READY output goes low while EEPROM memory is written. The unlock code at address 0x0051 is cleared. Device register and RAM contents are written to the serial EEPROM, one byte at a time.

During programming, terminal checksums are tallied for the RT. An overall 8K checksum is also tallied. These checksums, stored in the EEPROM, are used for error detection later, during auto-initialization and soft reset events.

| Checksum Type    | EEPROM location corresponds to<br>RAM Address |  |  |  |  |
|------------------|-----------------------------------------------|--|--|--|--|
| Overall Checksum | 0x0051                                        |  |  |  |  |
| RT Checksum      | 0x01C0                                        |  |  |  |  |

On the following pages, see the list of registers included in the stored overall and terminal checksums. When the READY output goes high, EEPROM copy is complete.

5. For terminal devices selected for auto-enable by step 3 unlock word selection, the RTSTEX bit is set in the 2-byte EEPROM image corresponding to "Master Configuration Register 1 (0x0000)". During subsequent auto-initialization events, these are the last bits written, just before READY assertion. If the RT has an enable bit set to logic 1 in the EEPROM image, it is automatically enabled just before READY assertion. If the terminal is not automatically enabled (by step 3 unlock word selection), it will have logic 0 enable bit RTSTEX in the 2-byte EEPROM image corresponding to "Master Configuration Register 1 (0x0000)". After auto-initialization, the terminal remains in standby until enabled by host write to the "Master Configuration Register 1 (0x0000)".

### 14.2. Overall 8K Word Checksum Used by Auto-Initialization

When auto-initialization is performed, the overall checksum (stored in EEPROM by the EECOPY process) is used for error checking. EECOPY stored this checksum value in the two 8-bit locations corresponding to RAM address 0x0051. This checksum covers the entire 8K word register and RAM address range from 0 to 0x1FFF, excluding the following register addresses. At auto-initialization, the following registers are not written using EEPROM data:

| Address | Excluded Register Name         |
|---------|--------------------------------|
| 0x0002  | Master Status & Reset Register |
| 0x0009  | RT Pending Interrupt Register  |
| 0x000A  | Interrupt Log Address Pointer  |
| 0x000B  | RT Memory Address Pointer      |
| 0x0018  | RT Operational Status Register |
| 0x001E  | RT Built-In Test Word Register |
| 0x0049  | RT Time Tag Counter            |

#### Table 8. Registers are not written using EEPROM data

The overall checksum includes remote terminal checksum which the EECOPY process stored at EEPROM locations corresponding to RAM addresses 0x01C0. The checksum stored by the EECOPY process use two's complement

format. Each checksum is calculated by summing the individual 16-bit data values (ignoring carry) over the full set of included register and RAM addresses. The summation is then complemented, then incremented (ignoring carry) to yield the stored two's complement checksum value.

When the device performs checksum-based error checking, a new summation is tallied (ignoring carry) for the individual 16-bit data values over the range of included register and RAM addresses. When this summation is added to the previously stored two's complement checksum, the result is zero when the new data summation is the same as that tallied by EECOPY when the checksum was stored.

The registers tallied in the remote terminal checksum is summarized on the next pages. This checksum is used for error checking during soft reset events. Soft reset occurs when RTRESET bit 10 is set in the "Master Status and Reset Register (0x0001)".

### 14.3. Fast Initialization Option using EE2K Pin

The address range copied during EEPROM programming depends on the state of the EE2K input pin when rising edge occurs on the EECOPY input:

**If EE2K is high when EECOPY is asserted,** the lower 2K x 16 address range from 0x0 to 0x07FF is copied from device registers and RAM to EEPROM. This includes all registers, all configuration tables in RAM and the primary Descriptor Table in RAM at address 0x0400 to 0x05FF.

**If EE2K is low when EECOPY is asserted,** the entire 8K x 16 address range from 0x0 to 0x1FFF is copied from device registers and RAM to EEPROM. This range covers all registers, all configuration tables in RAM and the primary Descriptor Table in RAM at address 0x0400 to 0x05FF. As long as EE2K remains low when auto-initialization occurs, the 8K x 16 programming option can initialize secondary Descriptor Tables above address 0x0600, if used.

The 8K x 16 programming option (EE2K equals zero) can also initialize fixed data for any subset of the 32 possible transmit subaddress buffers, using any of the defined data buffer schemes. To enable EEPROM copy for transmit subaddress data buffers, the buffer space must be pre-loaded with the desired data. Be sure to reserve space for Message Information and Time-Tag Word locations, as required for the transmit subaddress buffer method.

# 15. RESET AND INITIALIZATION

This section describes the software reset mechanisms. Hardware Master Reset returns the device to the uninitialized state, requiring register and RAM initialization before terminal execution can begin. Hardware reset is initiated by assertion of the MR Master Reset pin (200ns minimum assertion time). Software reset is asserted for the remote terminal by setting the corresponding bits in the "Master Status and Reset Register (0x0001)". If AUTOEN is enabled, both hardware and software reset copy initialization values from EEPROM into registers and RAM.

### 15.1. Hardware Master Reset and Optional Auto-Initialization

Hardware master reset is initiated by a low to high transition on the MR pin; it should be applied after power-up, but may be used any time afterward. When asserted, the MR input pin causes immediate unconditional hardware reset for all device terminals. Command processing is terminated and reset, the bus decoders and encoders are cleared, and all Time Tag counters are reset. All internal logic is cleared. Registers are restored to the power up reset states shown in Table 3. The READY, ACTIVE and IRQ output pins are negated if previously asserted. The READY pin remains low until the entire reset process is complete. During this interval, a host read cycle to any address returns the value of the "Master Status and Reset Register (0x0001)".

After a low to high transition on the  $\overline{MR}$  pin, these events occur:

- 1. After 200ns, input states for the RTA4-RTA0, RTAP and LOCK pins are latched into the "Remote Terminal Operational Status Register (0x0018)". The input state for the AUTOEN pin is latched into the "Master Status and Reset Register (0x0001)".
- 2. At master reset, there are four pin-selected combinations for RAM self-test on/off and auto-initialize on/off. For the 4 combinations, hardware MR rising edge to READY assertion times are summarized in the following table.

| Combinations                           | MTSTOFF Pin<br>State | EE2K Pin<br>State | AUTOEN Pin<br>State | READY Delay<br>(μs) |
|----------------------------------------|----------------------|-------------------|---------------------|---------------------|
| No RAM test, No auto-initialize        | 1                    | 0                 | 0                   | 164                 |
| Perform RAM test, No auto-initialize   | 0                    | 0                 | 0                   | 737                 |
| No RAM test, auto-initialize (2K)      | 1                    | 1                 | 0                   | 3,945               |
| Perform RAM test, auto-initialize (2K) | 0                    | 1                 | 0                   | 4,025               |
| No RAM test, auto-initialize (8K)      | 1                    | 0                 | 1                   | 15,775              |
| Perform RAM test, auto-initialize (8K) | 0                    | 0                 | 1                   | 16,100              |

Table 9. READY delay times: from MR input pin rising edge to READY output pin rising edge

If memory error occurs, the BMTF bits are set in the "Remote Terminal Built-In Test (BIT) Word Register (0x001E)". If the MTSTOFF pin is logic 1, the RAM test is bypassed. This option might be chosen if a faster reset process is needed. Regardless of the MTSTOFF pin state, all RAM locations above address 0x004F are reset to 0x0000.

3. After internal processes are initialized, the device checks the state of the AUTOEN bit latched into the "Master Status and Reset Register (0x0001)" at step 1:

If the AUTOEN bit in the "Master Status and Reset Register (0x0001)" is logic 0, auto initialization from EEPROM is bypassed. After the RAM memory test is complete, the device asserts the READY output pin to indicate that the device is ready for host initialization of registers and RAM:

- The "Master Configuration Register 1 (0x0000)" is initialized to indicate RT is enabled (RTENA). The RTSTEX register bit should remain logic 0 until initialization is completed. .
- Other configuration registers are initialized by the host to define interrupt behavior and time tag counter behavior for enabled terminal devices.
- The following registers are initialized: the RT Configuration Registers, the RT Descriptor Table Base Address Registers, the RT Bus A/B Select Registers and the RT Interrupt Enable Register. In RAM, the RT Illegalization

Tables and RT Descriptor Tables are initialized. Initial data for assigned Transmit Subaddress Data Buffers may be initialized at this time.

• Upon completing all initialization for registers and RAM, the host writes the "Master Configuration Register 1 (0x0000)" to start operation. RTSTEX register bit is asserted. Device operation begins.

If the AUTOEN bit in the "Master Status and Reset Register (0x0001)" is logic 1, auto initialization from EEPROM is performed after completion of the RAM memory test. The READY output pin remains at logic 0 during the self-initialization process. Initialization data is read from the previously-written external EEPROM and copied to the entire range of registers and RAM, from address 0x0000 to address 0x1FFF. This process typically requires 16 ms (see Table 9).

During auto initialization, the written value for each register or RAM location is read back for confirmation. If the value read fails to match the corresponding value in EEPROM, an initialization error is saved. This error results in action taken later when the initialization process is finished.

While performing initialization a running checksum is tallied. A properly-configured serial EEPROM contains a 16bit checksum value stored at the EEPROM byte pair locations corresponding to RAM address 0x0051. The stored checksum is tallied as if RAM address 0x0051 equals zero, and twenty-five register locations listed in Table 8 are also excluded from the stored checksum value. The stored value is actually the twos complement of the 16-bit memory checksum, (CHECKSUM + 1). As each individual register and RAM location is initialized, its written value is added to a copy of the stored checksum value from EEPROM. If all locations match at the end, the running checksum tally added to the twos complemented EEPROM checksum should equal zero.

After initialization, when READY is asserted, the 16-bit twos complement checksum value is copied from EEPROM to device RAM address 0x0051.

If an initialization error occurred, the following events take place immediately after READY assertion:

- the IRQ interrupt output pin is asserted.
- The "Master Status and Reset Register (0x0001)" is written to indicate type of error. If checksum failure, the EECKF register bit is asserted. If data mismatch between EEPROM and read back RAM value, the RAMIF register bit is asserted.
- The EELF bit is asserted in the "Remote Terminal Built-In Test (BIT) Word Register (0x001E)".
- If RAMIF read back error occurred, the address of the first occurring instance is written to register address 0x0024. See Section "15.3. Memory Test Fail Address Register (0x0024)" on page 118 for further information. Additional locations beyond the saved address may have mismatch, but only the first instance is logged.

After copying the full range of register and RAM addresses, the RTSTEX bit in the "Master Configuration Register 1 (0x0000)" is still zero.

The EEPROM is written using methods described in Section 14.1. The remote terminal can be configured to self-start when error-free auto-initialization is complete, or not self-start, requiring a host write to the "Master Configuration Register 1 (0x0000)" after READY assertion. In the EEPROM byte pair corresponding to "Master Configuration Register 1 (0x0000)":

If the EEPROM RTSTEX and RTENA bits are both logic 1, and if the RTAPF bit is logic 0 in the "Remote Terminal Operational Status Register (0x0018)", the RT will automatically start just before READY assertion. Once RT is started, the "Master Configuration Register 1 (0x0000)" RTSTEX bit will read logic 1. If the EEPROM RTSTEX bit is logic 0, the host must write the "Master Configuration Register 1 (0x0000)" RTSTEX bit will read logic 1. If the EEPROM RTSTEX bit is logic 0, the host must write the "Master Configuration Register 1 (0x0000)" RTSTEX bit will read logic 1. If the EEPROM RTSTEX bit is logic 0, the host must write the "Master Configuration Register 1 (0x0000)" RTSTEX bit high after READY assertion to start the remote terminal. The RTENA register bit must be logic 1 before RTSTEX assertion.

Note that automatic-self-start requires the corresponding RTAPF status bit to be logic 0 in the "Remote Terminal Operational Status Register (0x0018)". This indicates valid odd parity for the terminal address and parity bits latched in the RT Operational Status Register, not necessarily the state of the RT address and parity pins. Because auto-initialization follows master reset, the mirrored pin states latched at reset is overwritten by EEPROM values if LOCK input pin is logic 0.

- When the LOCK input pin is logic 1 at Master Reset rising edge, the "Remote Terminal Operational Status Register (0x0018)" terminal address and parity bits reflect address input pin states 200ns after reset rising edge.
- When the LOCK input pin is logic 0 at Master Reset rising edge, the latched RT address, parity and LOCK bit values are overwritten by values from the initialization EEPROM.

If automatic-self-start was blocked due to invalid odd parity for the terminal address and parity bits latched in the "Remote Terminal Operational Status Register (0x0018)", the RTSTEX bit cannot be asserted in the "Master Configuration Register 1 (0x0000)" until the parity error is corrected. The host may overwrite the "Remote Terminal Operational Status Register (0x0018)" to correct the parity error, then assert RTSTEX in the "Master Configuration Register 1 (0x0000)".

If automatic-self-start for terminal devices was blocked due to RAMIF or EECKF auto-initialization errors, the host can override the error condition after READY assertion by setting the RTSTEX bit in the "Master Configuration Register 1 (0x0000)", providing the other operational conditions (in the 4-bullet list above) are met.

A method for programming the initialization EEPROM from a fully configured terminal is explained in Section 14. If a different method is used for writing the serial EEPROM, for successful self-initialization after Master Reset, the twoscomplemented checksum (described earlier) must be saved in EEPROM locations corresponding to device RAM address 0x0051.

If a different method is used for writing the serial EEPROM, in order to perform soft resets, twos-complement checksum must be written for the RT at 0x01C0.

A compatible serial EEPROM uses a SPI interface for byte-access read and write operations. Sixteen-bit register and RAM values are stored as upper and lower bytes in the EEPROM, in "big endian" fashion. For example, the upper byte for register address 0x0000 is stored at EEPROM address 0x0000 while the lower byte is stored at EEPROM address 0x0001. A 16K x 8 EEPROM is required to store the entire 8K x 16 address range.

Serial EEPROM data mapping follows the device memory map shown in Figure 2. The four exceptions:

- 1. the two EEPROM bytes corresponding to device RAM address 0x0051 must contain the expected overall checksum value and if software resets are expected
- 2. the two EEPROM bytes corresponding to device RAM address 0x01C0 must contain the expected terminal checksum value for the Remote Terminal

The serial EEPROM used for auto-initialization should be fully written to cover the upper address limit of 0x1FFF. Ideally the EEPROM image reflects a post-MR reset followed by fresh initialization by the host, with nothing written to reset-cleared registers or RAM as a result of command processing.

#### 15.2. Initialization using EE2K Pin

The address range copied during EEPROM programming depends on the state of the EE2K input pin when rising edge occurs on the EECOPY input: A smaller memory space may be initialized faster by asserting the EE2K pin. See "Fast Initialization Option using EE2K Pin".

### 15.3. Memory Test Fail Address Register (0x0024)



If the AUTOEN input pin is logic 1, auto-initialization from EEPROM is enabled. When one or more initialized RAM locations do not match their two corresponding serial EEPROM byte locations, RAMIF bit 13 is set in the "Hardware Pending Interrupt Register (0x0006)", as well as RAMIF bit 0 in the "Master Status and Reset Register (0x0001)". Such failure may occur during auto initialization, or execution of a partial reset caused by assertion of the RTRESET, bit in the "Master Status and Reset Register (0x0001)". The address of the first occurring RAM/EEPROM mismatch is written to the "Memory Test Fail Address Register (0x0024)". Additional locations beyond the saved address may have mismatch, but just the first instance is logged and the test stops.

## 15.4. Remote Terminal Software Reset

This is initiated when RTRESET bit 10 is set in the "Master Status and Reset Register (0x0001)". The following actions are performed.

| Action                                 | Registers Affected                                    |
|----------------------------------------|-------------------------------------------------------|
|                                        | 0x0000 Master Configuration Register, RTSTEX bit 4    |
| Clears these individual register bits  | 0x0006 Hardware Pending Int Register, RTIP bit 2      |
| Clears these individual register bits  | 0x0006 Hardware Pending Int Register, RTAPF bit 3     |
|                                        | 0x0009 RT Pending Int Register, RT int bits 8 – 3     |
|                                        | 0x0018 RT Operational Status Register                 |
| Clears these optime register addresses | 0x001A RT MIL-STD-1553 Status Word Bits Register      |
| Clears these entire register addresses | 0x001E RT Built-In Test Word Register                 |
|                                        | 0x0049 RT Time Tag Counter                            |
|                                        | 0x000F Hardware Interrupt Enable Register             |
|                                        | 0x0012 RT Interrupt Enable Register (see note)        |
|                                        | 0x0013 Hardware Interrupt Output Enable Register      |
| Loads these registers from EEPROM      | 0x0016 RT Interrupt Output Enable Register (see note) |
| 5                                      | 0x0017 RT Configuration Register                      |
|                                        | 0x0019 RT Descriptor Table Base Address Register      |
| These 522 locations comprise the RT1   | 0x001C RT Bus A Select Register                       |
| Terminal Checksum stored at 0x01C0 by  | 0x001D RT Bus B Select Register                       |
| EECOPY process                         | 0x001F RT Alternate BIT Word Register                 |
|                                        | 0x004A RT Time Tag Utility Register                   |
|                                        | 0x0200 through 0x02FF: RT Illegalization Table        |
|                                        | 0x0400 through 0x05FF: RT Descriptor Table            |

### Table 10. RT Soft Reset Summary

RT automatically starts (RTSTEX is set in "Master Configuration Register 1 (0x0000)") after soft reset completion, if these requirements are met:

- The RTENA bit 6 is logic 1 in the "Master Configuration Register 1 (0x0000)" when EECOPY created the EEPROM image.
- The RTSTEX bit 4 is logic 1 in the EEPROM "Master Configuration Register 1 (0x0000)" image because the EECOPY unlock codes during programming were Unlock Word 1 = 1010-XXXX-XX11-1010 and Unlock Word 2 = 0101-XXXX-XX00-0101 where X denotes "don't care".

To manually start the RT after soft reset completion (indicated by READY signal assertion), the host must set RTSTEX bit 4 in register 0x0000, if RT auto-start was disabled or otherwise failed for one or more of these reasons:

- The RTENA bit 6 was logic 0 in the "Master Configuration Register 1 (0x0000)" when EECOPY created the EEPROM image. A new EEPROM image is needed to allow auto-start after RT soft reset.
- The RTSTEX bit 4 is logic 0 in the EEPROM "Master Configuration Register 1 (0x0000)" image because the unlock codes used by EECOPY were wrong. A new EEPROM image is needed to allow auto-start after RT soft reset.

### 15.5. MIL-STD-1760 Mode of Operation

A MIL-STD-1760 RT must be able to respond on the bus within 150ms following power turn-on. Between power-on and 150ms, it is acceptable for the RT to respond with the "Busy" bit set in the RT Status Word (see Section 10.6 on page 47). This indicates the RT is awake but not ready to transfer data. Alternatively, the RT may respond Clear Status with valid data.

In order to engage 1760 mode, the pin MODE1760 is asserted during a hardware reset. The pin status will be latched 200ns after the rising edge of MR Master Reset (the same time as the RT address). During 1760 mode, the device will respond to any valid command (with matching RT address) with the BUSY bit set in the status word. No data words will be transmitted and no interrupts or logging of data will occur. Mode 1760 operation may be confirmed by the host by reading Mode 1760 Status bit 7 in "Master Configuration Register 2 (0x004E)".

Within 500ms following power turn-on, the MIL-STD-1760 RT must respond with data as defined by the MIL-STD-1760 standard, with "Busy" status bit reset. The RT host processor must be fully operational at this time. After system initialization is complete, the host can deactivate 1760 mode by writing "1" to bit 7 in "Master Configuration Register 2 (0x004E)". Alternatively, bit 4 RTSTEX and bit 6 RTENA in "Master Configuration Register 1 (0x0000)" may be written "1" either by the host or by EEPROM auto initialization (see "Hardware Master Reset and Optional Auto-Initialization").

# 16. SELF-TEST

The HI-6135 provides several host-directed RAM self-tests, as well as an automatic (but optional) RAM self-test performed after Master Reset. In addition, on-line analog and off-line digital transmit/receive loopback tests are provided.

### 16.1. Optional RAM Self-Test after Hardware Master Reset

When the MTSTOFF input pin is logic 0, the device automatically performs RAM self-test after each hardware master reset, following the rising edge of MR input signal. See Section "15.1. Hardware Master Reset and Optional Auto-Initialization". The READY output pin goes low at MR assertion. READY remains low after MR rising edge and during RAM self-test. The RAM self-test performed is the increment/decrement (Inc/Dec) method described on page 126. When successful RAM self-test is complete, the READY output pin goes high, indicating that device registers and RAM can be configured for operation. The entire RAM address space from 0x0052 to 0x1FFF is cleared to 0x0000. RAM self-test after hardware master reset is optional. If the MTSTOFF input pin is logic 1, RAM testing is skipped, speeding up READY assertion. Table 9 on page 115 shows the reset timing options.

### **16.2.** Host-Directed Self-Test

The device supports host-directed RAM self-test (sometimes called RAM built-in self-test, or RAM BIST) and singleword transmit/receive loopback, which may be off-line digital or on-line analog. Host-directed self-test is configured and operated using register read/write operations.

The host initiates self-test mode by asserting the TEST input pin to logic 1. When the TEST pin is high, four registers are active for performing RAM self-test or RT mode loopback self-tests:

#### 16.2.1. Self-Test Control Register (0x0028)



When the TEST pin is logic 0 (normal operating mode), register address 0x0028 has no function.

When the TEST input pin is logic 1, register address 0x0028 functions as the Self-Test Control Register, a Read-Write register used for RAM memory testing, or analog or digital loopback tests. Bits 0, 1, 8, 9 are Read-Only. The remaining bits in this register are Read-Write.

After test completion, the TEST input pin should be reset to logic 0.

Descriptions below apply when the TEST input pin is logic 1; the register is operating as the Self-Test Control Register.

This register supports two types of test: Register bits 15 - 8 are used for RAM built-in self test (RAM BIST). Register bits 7 - 2 are used for transceiver loopback testing (either digital loopback or analog loopback).

Under internal logic control, this device uses one RAM self test (Inc / Dec Test described below) to check internal RAM memory after every MR pin master reset, unless the MTSTOFF input pin is logic 1. This option may be used to speed up reset completion. Self-Test Control Register bits 15 - 8 provide a means for the host to perform RAM self-test at other times. Register bits 13:11 select RAM test type. Then bit 10 assertion starts the selected RAM test, and bits 9-8 report a pass/fail result after test completion. All tests are destructive, overwriting data present before test commencement.

# NOTE: 'Reset' refers to bit value following <u>either</u> Master Reset (MR) <u>or</u> software reset.

| Bit No.  | Mnemonic | R/W | Reset | Function                       |                                                                                                                                                                                                                                                                                                      |              |  |  |  |  |  |  |
|----------|----------|-----|-------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|--|--|--|--|--|
|          |          |     |       | Full RAM Ac                    | cess Enable.                                                                                                                                                                                                                                                                                         |              |  |  |  |  |  |  |
| 15       | FRAMA    | R/W | 0     | tor Table Co<br>bit is asserte | During normal operation, some bits in certain RAM locations (e.g., Descrip-<br>or Table Control Words) cannot be written by the host. When the FRAMA<br>bit is asserted, host writes to RAM are unrestricted to permit full testing.<br>During normal completion, this bit must be reset to logic 0. |              |  |  |  |  |  |  |
|          |          |     |       | RAM BIST F                     | Force Failure.                                                                                                                                                                                                                                                                                       |              |  |  |  |  |  |  |
| 14       | RBFFAIL  | R/W | 0     |                                | Vhen this bit is asserted, RAM test failure is forced to verify that RAM BIST ogic is functional.                                                                                                                                                                                                    |              |  |  |  |  |  |  |
|          |          |     |       | RAM BIST S                     | Select Bits 2-0.                                                                                                                                                                                                                                                                                     |              |  |  |  |  |  |  |
|          |          | R/W |       |                                | This 3-bit field selects the RAM BIST test mode applied when the RBSTART bit is set:                                                                                                                                                                                                                 |              |  |  |  |  |  |  |
|          |          |     |       | RBSEL2:0                       | Selected RAM Test                                                                                                                                                                                                                                                                                    | Test<br>Time |  |  |  |  |  |  |
|          |          |     |       | 000                            | Idle                                                                                                                                                                                                                                                                                                 | -            |  |  |  |  |  |  |
|          |          |     |       | 001                            | Pattern Test, described below                                                                                                                                                                                                                                                                        | 7.37ms       |  |  |  |  |  |  |
| 13,12,11 | RBSEL2:0 |     | 0     | 010                            | Write 0x0000 to RAM address range 0x0000 -<br>0x1FFF                                                                                                                                                                                                                                                 | 82µs         |  |  |  |  |  |  |
| 13,12,11 |          |     | 0     | 011                            | Read and verify 0x0000 over RAM address range<br>0x0000 - 0x1FFF                                                                                                                                                                                                                                     | 246µs        |  |  |  |  |  |  |
|          |          |     |       | 100                            | Write 0xFFFF to RAM address range 0x0000 -<br>0x1FFF                                                                                                                                                                                                                                                 | 82µs         |  |  |  |  |  |  |
|          |          |     |       | 101                            | Read and verify 0xFFFF over RAM address range 0x0000 - 0x1FFF                                                                                                                                                                                                                                        | 246µs        |  |  |  |  |  |  |
|          |          |     |       | 110                            | D Inc / Dec Test performs only steps 5 - 8 of the Pat-<br>tern Test below                                                                                                                                                                                                                            |              |  |  |  |  |  |  |
|          |          |     |       | 111                            | Idle                                                                                                                                                                                                                                                                                                 | -            |  |  |  |  |  |  |

| Bit No.  | Mnemonic                | R/W | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|-------------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13,12,11 | RBSEL2:0<br>(continued) | R/W | 0     | <ul> <li>Description of the RAM BIST "PATTERN" test selected when register bits RBSEL2:0 = 001:</li> <li>Note: Test read /write accesses to addresses 0x0000 - 0x0051 involve 82 RAM locations not accessible to the host. These accesses do not affect the host-accessible registers, overlaying the same address range.</li> <li>Write 0x0000 to all RAM locations, 0x0000 through 0x1FFF.</li> <li>Repeat the following sequence for each RAM location from 0x00000 through 0x1FFF: <ul> <li>Read and verify 0x000</li> <li>Write then read and verify 0x5555</li> <li>Write then read and verify 0x3333</li> <li>Write then read and verify 0x0FF</li> <li>Write then read and verify 0x5555</li> <li>Write then read and verify 0x0FF</li> <li>Write then read and verify 0x0FF</li> <li>Write then read and verify 0x00FF</li> <li>Write then read and verify 0x5555</li> <li>Write then read and verify 0x5600</li> <li>Write then read and verify 0x5555</li> <li>Write then read and verify 0x500F</li> <li>Write then read and verify 0x000F</li> <li>Write then read and verify 0x000F</li></ul></li></ul> |
| 10       | RBSTRT                  | R/W | 0     | RAM BIST Start.<br>Writing logic 1 to this bit initiates the RAM BIST test selected by register<br>bits RBSEL2:0. The RBSTRT bit can only be set if the TEST input pin<br>is high and if register bit 15 is already asserted. This bit is automatically<br>cleared upon test completion. Register bits 9:8 indicate pass / fail test<br>result. The user must reload MAP register with 0x28 before each register<br>read that polls result bits 9:8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| Bit No. | Mnemonic | R/W   | Reset | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|---------|----------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|         |          |       |       | RAM BIST Pass.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 9       | RBPASS   | R     | 0     | Device logic asserts this bit when the selected RAM test completes without error. This bit is automatically cleared when RBSTRT bit 10 is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|         |          |       |       | RAM BIST Fail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 8       | RBFAIL   | R     | 0     | Device logic asserts this bit when failure occurs while performing the selected RAM test. This bit is automatically cleared when RBSTRT bit 10 is set. When BIST failure occurs, a clue to the failing RAM address can be read at register address 0x001B. For speed, the RAM BIST concurrently tests 2 halves of the RAM address range, in parallel. If test failure occurs, register address 0x001B contains the RAM address being tested in the lowest RAM quadrant. Actual failure has occurred in any of the following locations: at RAM address "ADDR" stored in register 0x001B, or ADDR+0x1000. When the TEST input pin is logic 0, register address 0x001B function reverts to the read-only "Remote Terminal Current Message Information Word Register (0x001B)". |  |  |  |  |  |
| 7,6     |          | R     | 0     | Not Used. These bits cannot be set. A READ will return 0-0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|         |          |       |       | Loopback Test Analog.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 5       | LBALOG   | G R/W | V O   | The device supports either digital or analog loopback testing for either be<br>transceiver. When the LBALOG bit is low, digital loopback is selected an<br>no data is transmitted onto the selected external MIL-STD-1553 bus. Wh<br>the LBALOG bit is high, analog loopback is selected and a test word is<br>transmitted onto and received from the selected external MIL-STD-1553<br>bus.                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|         |          |       |       | Loopback Test Word Sync Select.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 4       | LBSYNC   | R/W   | 0     | When the LBSYNC bit is high, the loopback test word is transmitted with command sync. When the LBSYNC bit is low, the loopback test word is transmitted with data sync.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|         |          |       |       | Loopback Test Bus Select.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 3       | LBBUSEL  | R/W   | 0     | When this bit is low, loopback testing occurs on Bus A. When this bit is high, loopback testing occurs on Bus B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|         |          |       |       | Loopback Test Start.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 2       | LBSTART  | R/W   | 0     | Writing logic 1 to this bit initiates the loopback test selected by register<br>bits 3, 4 and 5. The LBSTRT bit can only be set if the external TEST pin<br>is already asserted, and is automatically cleared upon test completion.<br>Register bits 1,0 indicate pass / fail test result.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|         |          |       |       | Loopback Test Pass.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 1       | LBPASS   | R     | 0     | Device logic asserts this bit when the selected RAM test completes without error. This bit is automatically cleared when LBSTART bit 2 is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|         |          |       |       | Loopback Test Fail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 0       | LBFAIL   | R     | 0     | Device logic asserts this bit when failure occurs while performing the selected loopback test. Failure is comprised of Manchester encoding error, parity error, wrong sync type or data mismatch. This bit is automatically cleared when LBSTART bit 2 is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |

#### 16.2.2. Loopback Test Transmit Data Register (0x001F)



This register is cleared after MR pin master reset, but is not affected by SRST software reset. The function of this register is multiplexed by the device TEST input pin. When TEST is logic 0 (normal operating mode), this register address is the "Remote Terminal Alternate Built-In Test (BIT) Word Register (0x001F)".

When the TEST input pin is logic 1, register address 0x001F becomes the Loopback Test Transmit Data Register, a Read-Write register used for analog or digital loopback tests. When a loopback test is performed, the value in this register is transmitted, and should appear in the Loopback Test Receive Data Register 0x0002. See Section "16.2.1. Self-Test Control Register (0x0028)" on page 121 (bits 0-5) for additional information.

After test completion, the TEST input pin should be reset to logic 0. The host should restore the desired alternate BIT Word value for the RT at register address 0x001F.

#### 16.2.3. Loopback Test Receive Data Register (0x0002)

| MSB Loopback Test Receive Data Register LSB |    |    |    |    |    |   |   |   |   |   |   |             |   |   |   |          |
|---------------------------------------------|----|----|----|----|----|---|---|---|---|---|---|-------------|---|---|---|----------|
| 0                                           | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0           | 0 | 0 | 0 | MR Reset |
| R                                           |    |    |    |    |    |   |   |   |   |   |   | Host Access |   |   |   |          |
| 15                                          | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3           | 2 | 1 | 0 | Bit      |

This register is cleared after MR pin master reset, but is not affected by SRST software reset. The function of this register is multiplexed by the device TEST input pin. When the TEST input pin is logic 0 (normal operating mode), this register address is the "Remote Terminal Current Command Register (0x0002)".

When the TEST input pin is logic 1, register address 0x0002 becomes the Loopback Test Receive Data Register, a read-only register used for analog or digital loopback tests. When loop back is performed, the value in the Loopback Test Transmit Data Register 0x001F is transmitted and should appear in this register. See Section "16.2.1. Self-Test Control Register (0x0028)" on page 121 (bits 0-5) for additional information.

After test completion, the TEST input pin should be reset to logic 0, reverting this register address 0x0002 to the readonly RT Current Command Register. The contained register value will not have meaning until the RT receives its next valid command.

#### 16.2.4. RAM Self-Test Fail Address Register (0x001B)

| MSB RAM BIST Fail Address Register LSB |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |             |
|----------------------------------------|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-------------|
| 0                                      | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MR Reset    |
|                                        |    |    |    |    |    |   | R | W |   |   |   |   |   |   |   | Host Access |
| 15                                     | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Bit         |

The function of this register is multiplexed by the device TEST input pin. When the TEST input pin is logic 0 (normal operating mode), this register address is the "Remote Terminal Current Message Information Word Register (0x001B)". When the TEST input pin is logic 1, register address 0x001B becomes the RAM Self-Test Fail Address Register.

Upon test completion, Self-Test Control Register bit 9 (see Section "16.2.1. Self-Test Control Register (0x0028)" on page 121) is set if the test passed, otherwise bit 8 is set if the test failed. If failure occurs, the first failed RAM address is written to the RAM Self-Test Fail Address Register. (This is actually an offset value within a memory quadrant; see the Self-Test Control Register bit 8 description.) Memory test fail also asserts the BTMF (BIST Memory Test Fail) bit 3 in "Remote Terminal Built-In Test (BIT) Word Register (0x001E)".

At test completion, the host should clear the Self-Test Control Register 0x0028, and then reset the TEST input pin to logic 0.

#### 16.2.5. Host-Directed RAM Self-Test

Host-directed RAM self-test overwrites preexisting RAM contents and should only be performed when complete reconfiguration of the RAM address space will occur after RAM test completion. If the device is operational, terminal execution should be stopped. If asserted, reset bits 4-8 and bit 12 in "Master Configuration Register 1 (0x0000)", stopping RT operation. Assert the TEST pin to activate register 0x0028 as the Self-Test Control Register.

After asserting the TEST input pin, RAM self-test is configured and started by writing bits 15:10 in the Self-Test Control Register, described on page 121. Register bits 13:11 select one of the five test protocols. Register bit 15 is usually set to provide unrestricted RAM read/write access. Register bit 10 is then asserted to start the RAM test selected by bits 13:11. All of these bits may be written simultaneously, and bits 7:0 should be written as zeros. Test time varies based on complexity; test times are shown in the Self-Test Control Register description.

Upon RAM test completion, "Self-Test Control Register (0x0028)" bit 9 is set if the RAM test was successful, otherwise bit 8 is set if the test failed. If failure occurs, the first failed RAM address is written to the "RAM Self-Test Fail Address Register (0x001B)". The written value is actually an offset value within a memory quadrant; see "Self-Test Control Register (0x0028)", bit 8. Memory test fail also asserts the BTMF (BIST Memory Test Fail) bit 3 in the "Remote Terminal Built-In Test (BIT) Word Register (0x001E)".

At RAM test completion, the host should clear the Self-Test Control Register 0x0028, reset the TEST input pin to logic 0, then re-initialize registers and RAM, and finally restart terminal execution.

#### 16.2.6. Host-Directed RT-Mode Loopback Testing (On-Line Analog or Off-Line Digital)

RT mode loopback testing involves transmission and reception of a single Manchester-encoded word with correct parity. On-line Analog Loopback transmits the specified test word onto the external MIL-STD-1553 bus. The internal receiver for the same bus is totally independent from the encoder logic used for bus transmission. The bus receiver detects and decodes the received replica of the transceiver's own transmission. Off-line Digital Loopback does not disturb the selected MIL-STD-1553 bus; the digital signal paths used for encoding and transmission (as well as reception and decoding) are fully tested without involving the external MIL-STD-1553 bus; only the analog bus driver and analog receiver are bypassed for digital loopback tests. The HI-6135 cannot be configured for loopback transmitting on one bus and receiving on the other bus.

RT mode loopback testing requires the RT to be enabled. If RT is not already running, set the RTENA bit in "9.1. Master Configuration Register 1 (0x0000)". Then set the RTSTEX bit in register 0x0000. Then initiate test mode by asserting the TEST input pin to logic 1.

Write a 16-bit transmit value to the "Loopback Test Transmit Data Register (0x001F)". With the TEST input set to logic 1, the host can write bits 5:3 in the "Self-Test Control Register (0x0028)" to select analog or digital loopback, command sync or data sync, and select test Bus A or Bus B. Then, without modifying bits 5:3, write the Self-Test Control Register again to set bit 2, starting loopback test. Note: Self-Test Control Register bits 5:2 can be written simultaneously; the remaining register bits 15:6 and 1:0 should all be written as zeros.

After 20µs or so, RT loopback transmission is complete. Self-Test Control Register bit 1 is set for successful loopback test, otherwise bit 0 is set if loopback failed. The received word has been written into the "Loopback Test Receive Data Register (0x0002)". It should match the value in the "Loopback Test Transmit Data Register (0x001F)". Test failure also asserts either the LBFA (Loopback Fail A) bit 5 or LBFB (Loopback Fail B) bit 4 in the "Remote Terminal Built-In Test (BIT) Word Register (0x001E)".

At RT loopback test completion, the host should clear Self-Test Control Register 0x0028, and then reset the TEST input pin to logic 0.

Note: When performing on-line Analog loopback testing, the MIL-STD-1553 bus must be properly terminated.

# 17. HOST SERIAL PERIPHERAL INTERFACE (SPI)

Internal RAM and registers occupy an 8K x 17 address space. The lowest 80 addresses access registers and the remaining addresses access RAM locations. Timing is identical for register operations and RAM operations via the serial interface, and read and write operations have likewise identical timing.

## 17.1. Serial Peripheral Interface (SPI) Basics

The device uses an SPI synchronous serial interface for host access to registers and RAM. Host serial communication is enabled through the Chip Enable (CE) pin, and is accessed via a three-wire interface consisting of Serial Data Input (SI) from the host, Serial Data Output (SO) to the host and Serial Clock (SCK). All programming cycles are completely self-timed, and no erase cycle is required before write.

The SPI (Serial Peripheral Interface) protocol specifies master and slave operation; the HI-6135 operates as an SPI slave.

The SPI protocol defines two parameters, CPOL (clock polarity) and CPHA (clock phase). The possible CPOL-CPHA combinations define four possible "SPI Modes." Without describing details of the SPI modes, the device operates in the two modes where input data for each device (master and slave) is clocked on the rising edge of SCK, and output data for each device changes on the falling edge. These are known as SPI Mode 0 (CPHA = 0, CPOL = 0) and SPI Mode 3 (CPHA = 1, CPOL = 1). Be sure to set the host SPI logic for one of these modes.

The difference between SPI Modes 0 and 3 is the idle state for the SCK signal, which is logic 0 for Mode 0 state and logic 1 for Mode 3 state (see Figure 18). There is no configuration setting in to select SPI Mode 0 or Mode 3 because compatibility is automatic. Beyond this point, the data sheet only shows the SPI Mode 0 SCK signal in timing diagrams.

The SPI protocol transfers serial data as 8-bit bytes. Once CE chip enable is asserted, the next 8 rising edges on SCK latch input data into the master and slave devices, starting with each byte's most-significant bit. The SPI can be clocked at 40 MHz.



### Figure 18. Generalized Single-Byte Transfer Using SPI Protocol. SCK is Shown for SPI Modes 0 and 3

Multiple bytes may be transferred when the host holds CE low after the first byte transferred, and continues to clock SCK in multiples of 8 clocks. A rising edge on CE chip enable terminates the serial transfer and reinitializes the SPI for the next transfer. If CE goes high before a full byte is clocked by SCK, the incomplete byte clocked into the device SI pin is discarded.

Two byte transfers are needed for SPI exchange of 16- bit register values or RAM data. "Big endian" byte order is used for SPI data transfers. The high order byte (bits 15:8) is transferred before the low order byte (bits 7:0).

In the general case, both master and slave simultaneously send and receive serial data (full duplex) per Figure 18. However the device operates half duplex, maintaining high impedance on the SO output, except when actually transmitting serial data. When sending data on SO during read operations, activity on its SI input is ignored. Figure 19 and Figure 20 show actual behavior for the SO output.

### 17.2. SPI Commands

Each SPI read or write operation begins with an 8-bit command byte transferred from the host to the device after assertion of CE. Since command byte reception is half-duplex, the host discards the dummy byte it receives while serially transmitting the command byte.

The SPI command set uses the most significant command bit to specify whether the command is Read or Write. The command byte MSB is zero for read commands, and one for write commands.

### 17.3. Fast-Access Commands for Registers 0-15

The SPI command set includes directly-addressed read commands for registers 0 through 15. The 8-bit pattern for these read commands has the general form

where RRRR is the 4-bit register address. These fast-access read commands appear in Table 11.

### 17.4. Fast-Access Write Commands for Registers 0-63

The SPI command set includes directly-addressed write commands for registers 0 through 63. The 8-bit pattern for these read commands has the general form

#### 1-0-R-R-R-R-R-R

where RRRRRR is the 6-bit register address. The fast-access write commands appear in Table 11.

Figure 19 and Figure 20 show read and write timing as it appears for fast-access register operations. The command byte is immediately followed by two data bytes comprising the 16-bit data word read or written. For a register read or write,  $\overline{CE}$  is negated after the 2-byte data word is transferred.

#### 17.5. Indirect Addressing of RAM and Registers

Refer to the SPI command set shown in Table 12. All SPI commands other than fast-access use a Memory Address Pointer register to indicate the starting address for read or write transactions. Four "Memory Address Pointers" reside at register addresses 0x000B through 0x000E. Just one Memory Address Pointer (MAP) is active (enabled) at any time.

The active Memory Address Pointer is selected by writing the MAPSEL bits 11-10 in the "Master Configuration Register 1 (0x0000)". Or use the SPI instruction op codes 0xD8, 0xD9, 0xDA or 0xDB which enable MAP registers 0x000B, 0x000C, 0x000D or 0x000E respectively, by automatically writing MAPSEL bits 11-10 in the "Master Configuration Register 1 (0x0000)".

The active Memory Address Pointer must be initialized before any read or write operation, other than fast-access.

To write the active MAP register, use a fast-access write op code, followed by the desired 16-bit memory address:

- Writing MAP register 0x000B uses SPI op code 0x8B followed by 16-bit address.
- Writing MAP register 0x000C uses SPI op code 0x8C followed by 16-bit address
- Writing MAP register 0x000D uses SPI op code 0x8D followed by 16-bit address.
- Writing MAP register 0x000E uses SPI op code 0x8E followed by 16-bit address.

To read the active MAP register, use a fast-access write op code. The current MAP 16-bit value is clocked out in the next 16 sequential SCK clock cycles:

- Reading MAP register 0x000B uses SPI op code 0x2C
- Reading MAP register 0x000C uses SPI op code 0x30
- Reading MAP register 0x000D uses SPI op code 0x34
- Reading MAP register 0x000E uses SPI op code 0x38

While SPI command op codes are always 8 bits, transacted addresses and register or memory data are always 16bit words, transferred by the SPI as two sequential bytes. After a 2-byte read/write completion, the active Memory Address Pointer automatically increments to the following register address. The host can extend the read or write operation to the next register address by continuing to hold CE low while clocking SCK 16 additional times. This autoincrement feature can be used to access one or more sequential register addresses above the command address. Auto-increment applies (ranging to the top of the address space) as long as SCK continues to be clocked under continuous CE assertion. Caution: When the primary address pointer is used for auto-incrementing multi-word read/ write and reaches the top of the address range (0x1FFF) the next increment rolls over the MAP value to 0x0000. The host should avoid this situation.



here to read sequential word(s). Each word needs 16 SCK clocks.





here to write sequential word(s). Each word needs 16 SCK clocks.

# Figure 20. Single-Word (2-Byte) Write To RAM or a Register

Three single-byte SPI commands modify the value in the active Memory Address Pointer, selected by MAPSEL bits 11-10 in the "Master Configuration Register 1 (0x0000)":

| Command | Address Pointer Operation                         |
|---------|---------------------------------------------------|
| 0xD0    | increment enabled Memory Address<br>Pointer value |
| 0xD2    | add 2 to enabled Memory Address<br>Pointer value  |
| 0xD4    | add 4 to enabled Memory Address<br>Pointer value  |

The "Add 4" command may be useful when sequentially accessing the same word (for example, the Control Word) in a series of 4-word Descriptor Table entries. The "Add 2" command might be useful for reading the Interrupt Log Buffer, comprised of 2-word log entries. In both cases, the Add command would be probably followed by Read command 0x40 to read the location addressed by the current pointer value. Similarly, Write command 0xC0 writes the location addressed by the current pointer value. Similarly, Write command 0xC0 writes the location addressed by the current pointer value. Two command bytes cannot be "chained"; the host SPI Slave Select CE must be negated after the Add command, then reasserted for the following Read or Write command.

The active Memory Address Pointer is not affected by fast-access read/writes to the low register addresses because fast-access SPI commands use a separate, internal pointer not directly accessible to the host.

Two single-byte SPI commands use the current value of the enabled Memory Address Pointer without first loading or otherwise modifying it:

| Command | Read Operation                                               |
|---------|--------------------------------------------------------------|
| 0x40    | read location addressed by enabled<br>Memory Address Pointer |
|         |                                                              |

| Command | Write Operation                     |
|---------|-------------------------------------|
| 0xC0    | write location addressed by enabled |
|         | Memory Address Pointer              |

Either of these commands can be used to read or write a single location, or may be used to start a multi-word read or write that uses the MAP pointer's auto-increment feature.

One single-byte SPI command increment the current value of the enabled Memory Address Pointer, then performs a write:

| Command | Write Operation                                                          |
|---------|--------------------------------------------------------------------------|
| 0xC8    | add 1 to enabled Memory Address<br>Pointer then write addressed location |

## 17.6. Data Prefetch for SPI Read Cycles

Data prefetch is a technique used to speed up host multi-word read access to registers or RAM. Prefetching occurs when logic accesses data before it is actually needed. Because register or RAM locations are often read sequentially, performance improves when data is prefetched in address sequence order. For any SPI read cycle, the device first fetches the addressed location, then increments the memory address pointer and prefetches the following address, to speed up access in the likely event that the following word will be read next. The read cycle prefetch allows the SPI host to read sequential locations back-to-back, continuing as long as the host asserts chip select and provides SPI clock. This is described as the Memory Address Pointer "auto-increment" feature.

There is an exception: read cycle prefetch is blocked when the next RAM address is a Control Word in the RT Descriptor Table. If allowed, pre-fetch (like any other read) resets the Control Word DBAC status bit. To preserve DBAC status bit function, prefetch is disabled when reading Control Words within Descriptor Table address range. The table base address (set by the value in "Remote Terminal Descriptor Table Base Address Register (0x0019)") and every fourth word thereafter is a Control Word. This consists of table addresses having these offsets from the table start address: 0, 4, 8, 0xC through and including 0x1F8 and 0x1FC. See further information in Section 17.8.

These two commands can be used to read or write a single location, or may be used to start a multi-word read or write that uses the pointer's auto-increment feature.

### 17.7. Special Purpose Commands

Several other SPI commands load or otherwise modify the active Memory Address Pointer before initiating a read or write process. These commands were tailored to the specific needs of Remote Terminal host software.

Using a single-byte SPI command, the active Memory Address Pointer can be directly loaded with the memory address for the RT descriptor table Control Word corresponding to the last completed MIL-STD-1553 command. The Control Word is then read.

| Command | Read Operation                                                                                                                                          |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x48    | Copy RT Current Control Word Address<br>register 3 into the enabled Memory<br>Address Pointer. Read the location<br>addressed by the new pointer value. |

This command can be used to read just the current RT Control Word, or may be used to start a multi-word read because memory pointer auto-increment occurs after the Control Word is read.

Six single-byte SPI commands add an offset to the current address pointer value, then read the addressed memory location; the read value is then written to the address pointer register 15. The new pointer value is used to start a read or write operation:

| Command | Read Operation                                                                                                                                        |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x68    | Read the location addressed by the<br>enabled Memory Address Pointer. Write<br>the value just read into the Memory<br>Address Pointer. Then read.     |
| 0x70    | Add 1 to the enabled Memory Address<br>Pointer. Read value at newly addressed<br>location and write it into the Memory<br>Address Pointer. Then read. |
| 0x78    | Add 2 to the enabled Memory Address<br>Pointer. Read value at newly addressed<br>location and write it into the Memory<br>Address Pointer. Then read. |

| Command | Write Operation                                                                                                                                        |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0xE8    | Read the location addressed by the<br>enabled Memory Address Pointer. Write<br>the value just read into the Memory<br>Address Pointer. Then write.     |
| 0xF0    | Add 1 to the enabled Memory Address<br>Pointer. Read value at newly addressed<br>location and write it into the Memory<br>Address Pointer. Then write. |
| 0xF8    | Add 2 to the enabled Memory Address<br>Pointer. Read value at newly addressed<br>location and write it into the Memory<br>Address Pointer. Then write. |

Primary use occurs when an RT Descriptor Table Control Word was just read. For example, the last op code performed was 0x48, reading the RT Control Word for the last command. After reading the Control Word, the enabled Memory Address Pointer automatically incremented. The host can examine flag bits contained in the just-read Control Word to determine the applicable data buffer (e.g., Data Buffer A, Data Buffer B or the Broadcast Data Buffer) then directly service that buffer using these op codes; the three data buffer pointers occur in the three words following the initially read Control Word.

These six commands can be used to read or write a single location, or may be used to start a multi-word read or write that uses the pointer's auto-increment feature.

When some or all subaddress or mode commands are not programmed to trigger host interrupts, a different singlebyte SPI command may be useful if polling the RT Descriptor Table for message activity. In this situation, the host may poll a series of Descriptor Table Control Words looking for instances where the DBAC activity bit is set. The DBAC (Descriptor Block Accessed) flag is set in the Control Word each time the corresponding command is completed. The process of reading the Control Word automatically resets the register's DBAC bit so the host can detect activity the next time the DBAC flag is set by the device. Since RT Descriptor Table Control Words are spaced four words apart, this command is useful when polling a series of descriptor table Control Words:

| Command | Read Operation                                |
|---------|-----------------------------------------------|
| 0x60    | read addressed location then add 4 to pointer |

Primary use occurs when the address pointer initially points to the first Descriptor Table Control Word in a series of Control Words to be polled (every fourth word).

After 8 SCK clocks for the SPI command, each instance of this command reads a single location using 16 SCK clocks. If CS remains low after 24 clocks and SCK continues, a multi-word read begins, using the address pointer's autoincrement feature. The second word read is at (Control Word address + 4), the next Control Word in the table.

Another single-byte SPI command is useful when servicing interrupts. When enabled interrupts occur, two words are written to the circular 64-word Interrupt Log Buffer, and the Interrupt Log Address register 0x000A is updated to show the storage address where interrupt information words will be stored for the next occurring interrupt. Buffer starting address is 0x0180 and ending address is 0x01BF. Because two words are written to the buffer for each interrupt, the Interrupt Log Address register always contains an even value in the range of 0x0180 to 0x01BE.

When servicing an interrupt that just occurred, the host wants timely information on that interrupt. An SPI command is provided to simplify interrupt handling:

| Command | Read Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x58    | Write enabled Memory Address Pointer<br>with the current bit 8:0 address value<br>in Interrupt Log Address register minus<br>1. (See note.) If address bits 8:0 equal<br>0x0180, then 0x1BF is written into<br>Memory Address Pointer. Then read<br>the newly-addressed RAM location,<br>containing the last-written Interrupt<br>Address Word. Then decrement the<br>Memory Address Pointer, which then<br>addresses the corresponding Interrupt<br>Information Word |

**Note:** Bits 15:9 in the Interrupt Log Address register contain the interrupt count since the Log Address register was last read. These bits are not written to the Memory Address Pointer.

This command can be used to read a single location (the last-written Interrupt Address Word), or may be used to start a multi-word read in which the Memory Address Pointer automatically decrements after each word is read, reading words stored in the Interrupt Log Buffer, in Last In First Out order. This is the only SPI op code that decrements the Memory Address Pointer for multi-word operations. Repeated memory pointer decrements will wrap around the 0x0180 to 0x01BF Interrupt Log Buffer boundary.

## 17.8. RT Descriptor Table Prefetch Exceptions

For the SPI-interface, the enabled Memory Address Pointer (register 0x000F) contains the address for each new word read by the host. When starting a read access, the host usually writes the enabled Memory Address Pointer with the address for the first word to read. The host then uses an SPI op code to initiate the read process. After the addressed word is transferred by SPI to the host, the device continues to read and transmit words from sequential RAM memory addresses, as long as the host continuously asserts chip select while providing SCK serial clock pulses. After fetching each new word, the device increments the Memory Address Pointer and prefetches the data contained in the newly addressed location. The next word is prefetched even when the host does not ultimately read the following address.

Sequential reads from the RT Descriptor Table that rely on MAP auto-increment will stop advancing when the next address contains a RT Descriptor Table Control Word. Properly designed SPI transfers overcome this behavior.

Using SPI command op codes, the host must consider prefetch and pointer behavior when reading data from the Descriptor Table. Applied outside the RT Descriptor Table, the following SPI sequence would read data from six successive memory addresses. But below, applied within the table, the sequence gets stuck at the fourth word read.

Below we assume the RT Descriptor Table starts at default base address, 0x0400. The host first uses SPI op codes 0xD8 and 0x8B to enable Memory Address Pointer 0x000B then write the table start address 0x0400 into it. The sequence then uses op code 0x40 (and MAP auto-increment) to read the first MAP-addressed location and successive locations.

**Notice:** There is no MAP auto-increment or data prefetch when MAP equals 0x0403, so the final two read cycles repeat the previous read value and address.

FROM FROM HI-6135 COMMENT HOST \_\_\_\_\_ \_\_\_\_ 0xD8 ---- SPI op enables memory address pointer (MAP) 0x000B. 0x8B ---- SPI op code writes memory address pointer (MAP). 0x0400 ---- RT1 Descriptor Table start address written to MAP.  $0 \times 40$ ---- SPI op code to "read location addressed by MAP" ---- <data> data from 0x0400 (SCK continues afterward) ---- <data> data from 0x0401 (SCK continues afterward) ---- <data> data from 0x0402 (SCK continues afterward) ---- <data> data from 0x0403 (SCK continues afterward, Control Word next) ---- <data> data from 0x0403 (SCK continues afterward, Control Word next) ---- <data> data from 0x0403 (SCK stops and /CS is then negated)

Using a different SPI op code sequence, the host can read the entire RT Descriptor Table without getting stuck at the first Control Word read by the multi-word transfer using op code 0x40:

135

```
FROM
       FROM
HOST
      HI-6135 COMMENT
_____ ____
0 \times D8
       ---- SPI op enables memory address pointer (MAP) 0x000B.
       ---- op code writes memory address pointer (MAP)
0x8B
0x03FF ---- decremented table start addr 0x0400 - 1 written to MAP
0 \times D0
       ---- op code increments enabled MAP
     ---- op code reads MAP-addressed location
0x40
---- <data> data from 0x0400 (SCK continues afterward)
---- <data> data from 0x0401 (SCK continues afterward)
---- <data> data from 0x0402 (SCK continues afterward)
---- <data> data from 0x0403 (SCK stops and /CS is negated)
0 \times D0
       ---- op code increments enabled MAP
0 \times 40
       ---- op code reads MAP-addressed location
---- <data> data from 0x0404 (SCK continues afterward)
---- <data> data from 0x0405 (SCK continues afterward)
---- <data> data from 0x0406 (SCK continues afterward)
---- <data> data from 0x0407 (SCK stops and /CS is negated)
0 \times D0
      ---- op code increments enabled MAP
0x40
       ---- op code reads MAP-addressed location
                                HOLT INTEGRATED CIRCUITS
```

---- <data> data from 0x0408 (SCK continues afterward) ---- <data> data from 0x0409 (SCK continues afterward) ---- <data> data from 0x040A (SCK continues afterward) ---- <data> data from 0x040B (SCK stops and /CS is negated)

The host may repeat this sequence until the entire RT Descriptor Table is read. The repeating read process is not shown, but the sequence could end like this, stopping at the upper table boundary...

0xD0 ---- op code increments enabled MAP 0x40 ---- op code reads MAP-addressed location ---- <data> data from 0x05FC (SCK continues afterward) ---- <data> data from 0x05FD (SCK continues afterward) ---- <data> data from 0x05FE (SCK continues afterward) ---- <data> data from 0x05FF (SCK stops and /CS is negated) TABLE ENDS

In most situations, the repeating op code block (0xD0 with 8 SCK clocks and op code 0x40 with 72 SCK clocks) would be implemented as a loop, rather than straight-line code. A total of 128 loop repetitions would be required to read the RT Descriptor Table from start to finish.

### Table 11. Fast-Access SPI Commands for Lower Registers

#### Op Code Bits 5:2 Convey the 4-Bit Register Read Address. Command Bits 5:0 Convey the 6-Bit Register Write Address.

| Command Bits<br>7 6 5 4 3 2 1 0 | HEX<br>Byte          | Fast-Access Read | Command Bits<br>7 6 5 4 3 2 1 0 | HEX<br>Byte                       | Fast-Access Write |
|---------------------------------|----------------------|------------------|---------------------------------|-----------------------------------|-------------------|
| 0 0 0 0 0 0 0 0                 | 0x00                 | Read Register 0  | 10000000                        | 0x80                              | Write Register 0  |
| 00000100                        | 0x04                 | Read Register 1  | 10000001                        | 0x81                              | Write Register 1  |
| 0 0 0 0 1 0 0 0                 | 0x08                 | Read Register 2  | 10000010                        | 0x82                              | Write Register 2  |
| 00001100                        | 0x0C                 | Read Register 3  | 10000011                        | 0x83                              | Write Register 3  |
| 0 0 0 1 0 0 0 0                 | 0x10                 | Read Register 4  | 10000100                        | 0x84                              | Write Register 4  |
| 00010100                        | 0x14                 | Read Register 5  | 10000101                        | 0x85                              | Write Register 5  |
| 00011000                        | 0x18                 | Read Register 6  | 10000110                        | 0x86                              | Write Register 6  |
| 00011100                        | 0x1C                 | Read Register 7  | 10000111                        | 0x87                              | Write Register 7  |
| 00100000                        | 0x20                 | Read Register 8  | 1 0 0 0 1 0 0 0                 | 0x88                              | Write Register 8  |
| 00100100                        | 0x24                 | Read Register 9  | 10001001                        | 0x89                              | Write Register 9  |
| 00101000                        | 0x28                 | Read Register 10 | 1 0 0 0 1 0 1 0                 | 0x8A                              | Write Register 10 |
| 00101100                        | 0x2C                 | Read Register 11 | 1 0 0 0 1 0 1 1                 | 0x8B                              | Write Register 11 |
| 00110000                        | 0x30                 | Read Register 12 | 10001100                        | 0x8C                              | Write Register 12 |
| 00110100                        | 0x34                 | Read Register 13 | 10001101                        | 0x8D                              | Write Register 13 |
| 00111000                        | 0x38                 | Read Register 14 | 10001110                        | 0x8E                              | Write Register 14 |
| 00111100                        | 0x3C                 | Read Register 15 | 10001111                        | 0x8F                              | Write Register 15 |
|                                 | lecimal              |                  | 10010000                        | 0x90                              | Write Register 16 |
|                                 | end of r<br>dress ra |                  | 10010001                        | 0x91                              | Write Register 17 |
|                                 |                      |                  | 10010010                        | 0x92                              | Write Register 18 |
|                                 |                      |                  | 10010011                        | 0x93                              | Write Register 19 |
|                                 |                      |                  | 10010100                        | 0x94                              | Write Register 20 |
|                                 |                      |                  | 10010101                        | 0x95                              | Write Register 21 |
|                                 |                      |                  | and so on,<br>to 63 decimal     |                                   |                   |
|                                 |                      |                  | 10111101                        | 0xBD                              | Write Register 61 |
|                                 |                      |                  | 10111110                        | 0xBE                              | Write Register 62 |
|                                 |                      |                  | 10111111                        | 0xBF                              | Write Register 63 |
|                                 |                      |                  | is                              | decimal (<br>end of w<br>dress ra | <i>r</i> ite      |

# Table 12. SPI Commands using Memory Address Pointer

| Hex<br>Byte | Read or<br>Write                                    | Read                                                                                                                                                                                                                          |  |  |  |  |  |
|-------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|             | Select / Enable a Memory Address Pointer            |                                                                                                                                                                                                                               |  |  |  |  |  |
| 0xD8        |                                                     | Enable Memory Address Pointer at register 0x000B                                                                                                                                                                              |  |  |  |  |  |
| 0xD9        |                                                     | Enable Memory Address Pointer at register 0x000C                                                                                                                                                                              |  |  |  |  |  |
| 0xDA        | DA Enable Memory Address Pointer at register 0x000D |                                                                                                                                                                                                                               |  |  |  |  |  |
| 0xDB        |                                                     | Enable Memory Address Pointer at register 0x000E                                                                                                                                                                              |  |  |  |  |  |
|             |                                                     | Memory Address Pointer Operations (no data is written or read)                                                                                                                                                                |  |  |  |  |  |
| 0xD0        |                                                     | Add 1 to the current value of the enabled Memory Address Pointer                                                                                                                                                              |  |  |  |  |  |
| 0xD2        |                                                     | Add 2 to the current value of the enabled Memory Address Pointer                                                                                                                                                              |  |  |  |  |  |
| 0xD4        |                                                     | Add 4 to the current value of the enabled Memory Address Pointer                                                                                                                                                              |  |  |  |  |  |
|             |                                                     | Read / Write RAM or Register Location Using Current Address Pointer Value                                                                                                                                                     |  |  |  |  |  |
| 0x40        | R                                                   | Read location addressed by the current value of the enabled Memory Address Pointer                                                                                                                                            |  |  |  |  |  |
| 0xC0        | W                                                   | Write location addressed by the current value of the enabled Memory Address Pointer                                                                                                                                           |  |  |  |  |  |
|             |                                                     | Increment Address Pointer Then Write Addressed RAM or Register Location                                                                                                                                                       |  |  |  |  |  |
| 0xC8        | W                                                   | Write addressed location after incrementing the enabled Memory Address Pointer                                                                                                                                                |  |  |  |  |  |
|             |                                                     | Special Purpose Commands                                                                                                                                                                                                      |  |  |  |  |  |
| 0x48        | R                                                   | Copy RT current Control Word address (register 3) to enabled Memory Address Pointer, then read the location addressed by the new pointer value (read the current Control Word)                                                |  |  |  |  |  |
| 0x68        | R                                                   | Add 0 to the current value of the enabled Memory Address Pointer. Then                                                                                                                                                        |  |  |  |  |  |
| 0x70        | R                                                   | Add 1 to the current value of the enabled Memory Address Pointer. Then                                                                                                                                                        |  |  |  |  |  |
| 0x78        | R                                                   | Add 2 to the current value of the enabled Memory Address Pointer. Then copy value from newly addressed location to the enabled Memory Address Pointer then read newly addressed location.                                     |  |  |  |  |  |
| 0xE8        | W                                                   | Add 0 to the current value of the enabled Memory Address Pointer. Then                                                                                                                                                        |  |  |  |  |  |
| 0xF0        | W                                                   | Add 1 to the current value of the enabled Memory Address Pointer. Then                                                                                                                                                        |  |  |  |  |  |
| 0xF8        | W                                                   | Add 2 to the current value of the enabled Memory Address Pointer. Then copy value from newly addressed location to the enabled Memory Address Pointer then write newly addressed location.                                    |  |  |  |  |  |
| 0x60        | R                                                   | Read then add 4 to the current value of the enabled Memory Address Pointer.                                                                                                                                                   |  |  |  |  |  |
| 0x58        | R                                                   | Write storage address of last-written Interrupt Address Word to the enabled Memory Address Pointer, then read the Interrupt Address Word from the Interrupt Log buffer. Decrement Memory Address Pointer after read operation |  |  |  |  |  |

# **18. APPENDIX: RT MESSAGES RESPONSES, OPTIONS & EXCEPTIONS**

| Circumstances for<br>Received Message                                                                                                                   | Terminal Response to<br>Received Command                                                                                                                                                                                      | Bits Updated<br>in Descriptor<br>Control Word         | Bits Updated in Data<br>Buffer Msg Info Word                                                                                     | Interrupt<br>Options       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Invalid Command<br>Word (Manchester,<br>parity or bit count error)                                                                                      | No terminal response,<br>the message is ignored.<br>No Status Word change.                                                                                                                                                    | No change                                             | No Message Info Word<br>is written                                                                                               | None                       |
| Any valid command<br>to RT31 (broadcast).<br>when the BCSTINV<br>bit in the RT<br>Configuration<br>Register equals 1.                                   | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(Broadcast commands<br>are rendered invalid.)                                                                                                   | No change                                             | No Message Info Word is written                                                                                                  | None                       |
| RT Address Parity Error<br>based on RTA and<br>RTAP<br>bits in the Operational<br>Status Register                                                       | For commands to the RT's<br>own address or to broadcast<br>address RT31: No terminal<br>response, message is ignored.<br>No Status Word change.                                                                               | No change                                             | No Message Info Word<br>is written                                                                                               | RTAPF<br>(not<br>optional) |
| Any valid non-mode<br>(subaddress 1-30)<br>transmit command<br>to RT31 (undefined<br>broadcast transmit).                                               | No terminal response,<br>Set Message Error (ME)<br>and BCR status bits.                                                                                                                                                       | DBAC bit set.<br>DPB bit toggles.<br>BCAST bit set.   | MERR bit set.<br>BUSID bit updated.                                                                                              | IWA<br>IBR<br>(IXEQZ)      |
| Any valid non-mode<br>(subaddress 1-30)<br>transmit command<br>except for RT31. The<br>corresponding bit<br>in the Illegalization<br>Table equals 0.*   | Normal Status Word response<br>(Clear Status). Data words for<br>transmit are read from the<br>RAM data buffer assigned<br>by the Descriptor Table entry<br>for the transmit subaddress.                                      | DBAC bit set.<br>DPB bit toggles.<br>BCAST bit reset. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit updated.<br>(Other error bits reset). | IWA<br>IBR<br>(IXEQZ)      |
| Any valid non-mode<br>(subaddress 1-30)<br>transmit command<br>except for RT31. The<br>corresponding bit<br>in the Illegalization<br>Table equals 1. ** | Assert Message Error (ME)<br>status, then transmit<br>ME Status Word<br>without following data words.                                                                                                                         | DBAC bit set.<br>DPB bit toggles.<br>BCAST bit reset. | ILCMD bit set.<br>BUSID bit updated.<br>MERR bit set.<br>RTRT bit updated.<br>(Other error bits reset).                          | ILCMD<br>IWA               |
| Any valid non-mode<br>(subaddress 1-30)<br>receive command.<br>The corresponding<br>bit in the Illegalization<br>Table equals 0. *                      | Normal Status Word response<br>(Clear Status). After message<br>completion, the data words<br>received are stored in the data<br>buffer RAM location assigned<br>by the Descriptor Table entry<br>for the receive subaddress. | DBAC bit set.<br>DPB bit toggles.<br>BCAST bit reset. | Normal update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit updated.<br>(Other error bits reset).    | IWA<br>IBR<br>(IXEQZ)      |

\* Terminal is using "illegal command detection" and command is legal

OR terminal is not using "illegal command detection" and command may be legal or illegal (in form response).

\*\* Terminal is using "illegal command detection" and command is illegal.

| Circumstances for<br>Received Message                                                                                                                                                                            | Terminal Response to<br>Received Command                                                                                                                                             | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                                                                  | Interrupt<br>Options           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| Any valid non-mode<br>(subaddress 1-30)<br>receive command.<br>The corresponding bit<br>in the Illegalization<br>Table equals 1. **                                                                              | Assert Message Error (ME)<br>status and set BCR if<br>broadcast.<br>Any received data words are<br>ignored and are not saved.<br>When data reception stops,<br>transmit Status Word. | DBAC bit set.<br>DPB bit toggles.<br>BCAST bit<br>updated. | ILCMD bit set.<br>BUSID bit updated.<br>MERR bit set.<br>RTRT bit updated.<br>(Other error bits reset)                                                        | ILCMD<br>IWA<br>IBR<br>(IXEQZ) |
| Valid receive<br>command followed<br>by invalid data word<br>(Manchester, parity<br>or bit count error).                                                                                                         | No terminal response.<br>Set Message Error (ME) status.<br>If broadcast (RT31), also set<br>the BCR status bit.                                                                      | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | MERR bit set.<br>BUSID bit updated.<br>IWDERR bit set.<br>ILCMD bit reset.<br>RTRT bit updated<br>(Other error bits reset).                                   | MERR<br>IWA<br>IBR             |
| Valid receive command<br>followed by one or<br>more<br>good data words, then<br>a data word having<br>Command Sync.                                                                                              | No terminal response.<br>Set Message Error (ME) status.<br>If broadcast (RT31), also set<br>the BCR status bit.                                                                      | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | MERR bit set.<br>BUSID bit updated.<br>SYNERR bit set.<br>ILCMD bit reset.<br>(Other error bits reset).                                                       | MERR<br>IWA<br>IBR             |
| Any valid command<br>followed by wrong<br>number of data<br>words (too few or<br>too many words)                                                                                                                 | No terminal response.<br>Set Message Error (ME) status.<br>If broadcast (RT31), also set<br>the BCR status bit.                                                                      | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | MERR bit set.<br>BUSID bit updated.<br>Set WCTERR (too few)<br>or GAPERR (too<br>many).<br>ILCMD bit reset.<br>RTRT bit updated.<br>(Other error bits reset). | MERR<br>IWA<br>IBR             |
| RT-RT where CW1<br>is a valid non-mode<br>receive command.<br>CW2 is a non-mode<br>transmit command<br>valid for different RT.<br>(Normal RT-RT<br>receive message)                                              | Normal Status Word response<br>(Clear Status). If RT-RT<br>Command<br>Word 1 is broadcast (RT31)<br>set the BCR status bit.                                                          | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>RTRT bit set.<br>RTCWERR bit reset.<br>ILCMD bit reset.<br>(All error bits reset).                                 | IWA<br>IBR<br>(IXEQZ)          |
| RT-RT where CW1<br>is a valid non-mode<br>receive command.<br>Transmit command<br>CW2 has an error:<br>T/R bit = 0, or CW2<br>subaddress equals<br>0 or 31 (mode code),<br>or CW2 has same RT<br>address as CW1. | No terminal response.<br>Set Message Error (ME) status.<br>If RT-RT Command Word 1 is<br>broadcast (RT31) also set<br>the BCR status bit,                                            | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | MERR bit set.<br>BUSID bit updated.<br>RTRT bit set.<br>RTRTCWERR bit set.<br>ILCMD bit reset.<br>(Other error bits reset).                                   | MERR<br>IWA<br>IBR             |

| Circumstances for<br>Received Message                                                                                                                                                                                                                                                                              | Terminal Response to<br>Received Command                                                                                                                                                                                                                                      | Bits Updated<br>in Descriptor<br>Control Word             | Bits Updated in Data<br>Buffer Msg Info Word                                                                                                                         | Interrupt<br>Options |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| RT-RT where CW1<br>is a valid non-mode<br>receive command.<br>CW2 is valid for<br>different RT but<br>transmitting RT does<br>not respond in time.                                                                                                                                                                 | No terminal response.<br>Set Message Error (ME) status.<br>If RT-RT Command Word 1 is<br>broadcast (RT31), also set<br>the BCR status bit.                                                                                                                                    | DBAC bit set.<br>BCAST bit<br>updated<br>DPB bit toggles. | MERR bit set.<br>BUSID bit updated.<br>RTRT bit set.<br>TMOERR bit set.<br>ILCMD bit reset.<br>(Other error bits reset).                                             | MERR<br>IWA<br>IBR   |
| RT-RT receive<br>command (CW1 is<br>valid). The transmitting<br>RT response has one<br>of these errors:<br>invalid word<br>(Manchester,<br>(sync, bit count,<br>parity or word count<br>error). Also includes<br>transmitting RT<br>response with Message<br>Error or Busy status<br>followed by no data<br>words. | No terminal response.<br>Set Message Error (ME) status.<br>If RT-RT Command Word 1 is<br>broadcast (RT31) also set<br>the BCR status bit.                                                                                                                                     | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.     | MERR bit set.<br>BUISID bit reset.<br>RTRT bit set.<br>IWDERR bit set,<br>or WCTERR bit set<br>for Tx RT Busy case.<br>ILCMD bit reset.<br>(Other error bits reset). | MERR<br>IWA<br>IBR   |
| RT-RT command<br>where CW2 is a<br>valid non-mode<br>(subaddress 1-30)<br>transmit command.<br>CW1 is a non-mode<br>receive command<br>for RT31. (Normal<br>broadcast RT-RT<br>transmit)                                                                                                                           | Normal Status Word<br>response. Clear status<br>is transmitted with the<br>commanded number of<br>data words. Data words for<br>transmit are read from the<br>RAM data buffer assigned<br>in the Descriptor Table entry<br>for the transmit subaddress.                       | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.     | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit set.<br>(All error bits reset).                                           | IWA<br>(IXEQZ)       |
| Valid mode code<br>command to RT31<br>(broadcast). The<br>BCSTINV bit in the RT<br>Configuration<br>Register equals 1.                                                                                                                                                                                             | No terminal response,<br>the message is ignored.<br>No Status Word change.                                                                                                                                                                                                    | No change                                                 | No Message Info Word is written                                                                                                                                      | None                 |
| Valid undefined<br>mode code<br>command. The<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1.                                                                                                                                                                                                        | No terminal response,<br>the message is ignored.<br>No Status Word change.<br><b>NOTE:</b><br>This only applies for the<br>undefined mode codes:<br>MC0 to MC15 with $T/\overline{R} = 0$<br>MC16,18 & 19 with $T/\overline{R} = 0$<br>MC17,20 & 21 with $T/\overline{R} = 1$ | No change                                                 | No Message Info Word is written                                                                                                                                      | None                 |

| Circumstances for<br>Received Message                                                                                                             | Terminal Response to<br>Received Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                                 | Interrupt<br>Options  |
|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Valid defined mode<br>code command<br>(including reserved<br>mode code) not<br>"illegalized" by<br>Illegalization Table<br>(table bit equals 0 *) | If MC2 (transmit status)<br>or MC18 (transmit last<br>command) status word<br>from last command is<br>transmitted. If MC18,<br>data word transmitted<br>is read from an internal<br>register.<br><b>OR</b><br>If not MC2 or MC18,<br>normal Status Word<br>response. If broadcast,<br>assert Status Word<br>BCR bit.<br>For mode codes 16-31<br>with T/R bit = 1 which<br>transmit a data word,<br>the word for transmit<br>is read from the Mode<br>Command Data Table.<br><b>AND</b><br>For all mode commands<br>with mode data word<br>(mode codes 16-31),<br>the transmitted or<br>received data word is<br>written to command's<br>Descriptor Word 4. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA<br>IBR<br>(IXEQZ) |
| Valid defined mode<br>code command that<br>is "illegalized" by the<br>IllegalizationTable<br>(table bit equals 1 **)                              | Set Message Error (ME) status.<br>If not broadcast (RT31),<br>transmit.<br>Status Word without a following<br>mode data word. If broadcast<br>(RT31), also assert the BCR<br>status bit.<br><b>AND</b><br>For mode commands with<br>a mode data word<br>(mode codes 16-31),<br>no updates are made to<br>the Mode Command Data<br>Table or to the command's<br>Word 4 in Descriptor Table.                                                                                                                                                                                                                                                                 | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>BUSID bit updated.<br>MERR bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)                      | ILCMD<br>IWA<br>IBR   |

\* Terminal is using "illegal command detection" and command is legal OR terminal is not using "illegal command detection" and command may be legal or illegal (in form response).
 \*\* Terminal is using "illegal command detection" and command is illegal.

| Circumstances for<br>Received Message                                                                    | Terminal Response to<br>Received Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                                 | Interrupt<br>Options  |
|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------|
|                                                                                                          | If bit in Illegalization Table that<br>corresponds to the undefined<br>mode code command equals<br>1 **<br>Set Message Error (ME) status,<br>If not broadcast (RT31),<br>transmit<br>Status Word without a<br>following mode data word.<br>If broadcast (RT31), also<br>assert the BCR status bit.                                                                                                                                                                                                                                                                                            | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>BUSID bit updated.<br>MERR bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)                      | ILCMD<br>IWA<br>IBR   |
| Valid undefined mode<br>code command.<br>The UMCINV bit<br>in the RT Configuration<br>Register equals 0. | <b>OR</b><br>If bit in Illegalization Table that<br>corresponds to the undefined<br>mode code command equals<br>$0^*$<br>Normal Status Word (Clear<br>Status) response. If command<br>was broadcast (RT31),<br>assert the BCR status bit.<br><b>AND</b><br>For mode codes 16-31<br>with T/R bit = 1 which<br>transmit a data word,<br>the word for transmit<br>is read from the Mode<br>Command Data Table.<br><b>AND</b><br>For all mode commands<br>with mode data word<br>(mode codes 16-31),<br>the transmitted or<br>received data word is<br>written to command's<br>Descriptor Word 4. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA<br>IBR<br>(IXEQZ) |

\* Terminal is using "illegal command detection" and command is legal OR terminal is not using "illegal command detection" and command may be legal or illegal (in form response).
 \*\* Terminal is using "illegal command detection" and command is illegal.

| Circumstances for<br>Received Message                                                                                                                                                                                                                                                                                                             | Terminal Response to<br>Received Command                                                                                                                                                                                                                                                                                      | Bits Updated<br>in Descriptor<br>Control Word                                                                                                                          | Bits Updated in Data<br>Buffer Msg Info Word                                                                                                                                                                                                      | Interrupt<br>Options                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Valid receive<br>command followed<br>by invalid data word<br>(Manchester, parity<br>or bit count error).                                                                                                                                                                                                                                          | No terminal response.<br>Set Status Word ME bit,<br>If broadcast, also set<br>Status Word BCR bit.                                                                                                                                                                                                                            | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles.                                                                                                             | MERR bit set.<br>BUSID bit updated.<br>IWDERR bit set.<br>ILCMD bit reset.<br>RTRT bit updated.<br>(Other error bits reset.)                                                                                                                      | MERR<br>IWA<br>IBR                                              |
| Superseded Message:<br>Terminal receives an<br>incomplete message<br>interrupted by a gap<br>of at least 3.5 us,<br>followed by a new<br>valid command on<br>the same bus or<br>on the other bus<br><b>OR</b><br>Terminal is transacting<br>a transmit message on<br>one bus and receives<br>the start of a valid<br>command on the other<br>bus. | Terminal aborts processing<br>for first message and<br>responds in full to the<br>second (superseding)<br>message. The Status<br>Word BCR bit reflects<br>broadcast status for:<br>the second command,<br>unless second command<br>is MC2 (transmit status)<br>or MC18 (transmit last<br>command).                            | No change<br>to superseded<br>command's<br>Control Word.<br>For superseding<br>command's<br>Control Word:<br>DBAC bit set.<br>BCAST bit<br>updated<br>DPB bit toggles. | No Msg Info<br>Word written for<br>the superseded<br>command.<br>For superseding<br>command's<br>data buffer, a<br>normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit updated.<br>(All error bits reset.) | None for<br>super-<br>seded<br>command<br>IWA<br>IBR<br>(IXEQZ) |
| Terminal is Busy for a<br>valid receive command<br>either globally (BUSY<br>bit set in Status Word<br>Bits register) or in<br>response to a particular<br>valid receive command<br>(MKBUSY bit set in the<br>command's Descriptor<br>Table control word.)                                                                                         | Busy bit is set in the 1553<br>Status Bits register. Status<br>Word is transmitted,<br>unless broadcast. If<br>broadcast, the BCR bit<br>in Status Word is also<br>set. After message<br>completion, data words<br>received are stored in<br>the data buffer assigned<br>by the receive subaddress<br>Descriptor Table entry. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles.                                                                                                             | WASBSY bit set.<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit updated.<br>(All error bits reset.)                                                                                                                      | IWA<br>IBR                                                      |
| Terminal is Busy for a<br>valid transmit<br>command<br>either globally (BUSY<br>bit set in Status Word<br>Bits register) or in<br>response to a particular<br>valid receive command<br>(MKBUSY bit set in the<br>command's Descriptor<br>Table control word.)                                                                                     | Busy bit is set in the 1553<br>Status Bits register. If not<br>broadcast, Status Word is<br>transmitted without data.<br>If broadcast, the BCR bit<br>in Status Word is also<br>set.                                                                                                                                          | DBAC bit set.<br>BCAST bit<br>updated,<br>(mode<br>commands<br>with $T/\overline{R} = 1$ )<br>DPB bit toggles                                                          | WASBSY bit set.<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit updated.<br>(All error bits reset.)                                                                                                                      | IWA<br>IBR                                                      |

| Circumstances for<br>Received Message                                                                                        | Terminal Response to<br>Received Command                                                                                                                  | Bits Updated<br>in Descriptor<br>Control Word         | Bits Updated in Data<br>Buffer Msg Info Word                                                                                 | Interrupt<br>Options |
|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------|
| DYNAMIC BUS<br>CONTROL (MC0):<br>Mode code command<br>with mode code<br>00000 and T/R bit<br>equals 1                        | HI-6135 is not equipped to<br>accept bus control duties. The<br>host must initialize device to<br>respond using either of the two<br>following methods:   |                                                       |                                                                                                                              |                      |
| The mode code's bit<br>in Illegalization Table<br>equals 0 *                                                                 | RT is not using "illegal<br>command detection."<br>Respond "in form": Reset<br>Message Error (ME) status<br>and transmit Status Word.                     | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA                  |
| <b>OR</b><br>The mode code's bit<br>in Illegalization Table<br>equals 1 **                                                   | <b>OR</b><br>RT is using "illegal<br>command detection" and<br>mode code is illegalized.<br>Set Message Error (ME)<br>status and transmit Status<br>Word. | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles. | ILCMD bit set.<br>BUSID bit updated.<br>MERR bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)                      | ILCMD<br>IWA         |
| MC0 EXCEPTIONS:                                                                                                              |                                                                                                                                                           |                                                       |                                                                                                                              |                      |
| Broadcast address<br>RT31 (broadcast not<br>allowed)                                                                         | No Status Word transmit.<br>Set the Message Error<br>(ME) and BCR status bits.                                                                            | DBAC bit set.<br>BCAST bit set.<br>DPB toggles.       | MERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)                      | MERR<br>IWA<br>IBR   |
| Mode code command<br>word is followed by a<br>contiguous data word                                                           | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.                                                                                     | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles. | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD, RTRT bits<br>reset.<br>(Other error bits reset.)            | MERR<br>IWA          |
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 *** | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(MC0 is not ndefined<br>when T/R bit equals 0)                              | No Change                                             | No Message Info<br>Word is written                                                                                           | None                 |

| Circumstances for<br>Received Message                                                                                          | Terminal Response to<br>Received Command                                              | Bits Updated<br>in Descriptor<br>Control Word         | Bits Updated in Data<br>Buffer Msg Info Word                                                                                 | Interrupt<br>Options |
|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------|
| T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>Illegalization Table<br>bit equals 0 *  | Respond "In form":<br>Reset Message Error<br>(ME) status and transmit Status<br>Word. | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA<br>IBR           |
| T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>Illegalization Table<br>bit equals 1 ** | Set Message Error<br>(ME) status and transmit Status<br>Word.                         | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                        | ILCMD<br>IWA<br>IBR  |

\* Command is illegal but terminal is not using "illegal command detection" (in form response).
 \*\* Command is illegal and terminal is using "illegal command detection"

| Circumstances for<br>Received Message                                                                                                       | Terminal Response to<br>Received Command                                                                                                                                                                               | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                               | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------|
| SYNCHRONIZE<br>WITHOUT DATA<br>(MC1):<br>Mode code command<br>with mode code<br>00001 and T/R bit<br>equals 1                               | Default response: Reset<br>Message Error (ME) status<br>then transmit Status Word.<br>If broadcast, set the Status<br>Word BCR bit and suppress<br>Status Word transmit.<br>Reset the Time Tag counter<br>to 0x0000.   | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.)  | IWA<br>IBR           |
| MC1 EXCEPTIONS:                                                                                                                             |                                                                                                                                                                                                                        |                                                            |                                                                                                                            |                      |
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 ***                | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when $T/\overline{R}$ bit equals 0)                                                                           | No Change                                                  | No Message Info<br>Word is written                                                                                         | None                 |
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 * | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response.<br>The Time Tag counter is<br>not reset. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.)  | IWA<br>IBR           |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 1 **       | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.<br>The Time Tag counter is<br>not reset.                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                      | ILCMD<br>IWA<br>IBR  |
| Mode code command<br>word is followed by a<br>contiguous data word                                                                          | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.                                                                                                                                                  | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | MERR<br>IWA          |

| Circumstances for<br>Received Message                                                                                                      | Terminal Response to<br>Received Command                                                                                                                                                                        | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                                 | Interrupt<br>Options |
|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------|
| TRANSMIT STATUS<br>(MC2):<br>Mode code command<br>with mode code<br>00010<br>and T/R bit equals 1                                          | No Status Word updates,<br>Transmit Status from last<br>valid command (assuming<br>last command was not a<br>"Transmit Status" or a<br>"Transmit last Command"<br>mode command.                                 | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.      | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA                  |
| MC2 EXCEPTIONS:                                                                                                                            |                                                                                                                                                                                                                 |                                                            |                                                                                                                              |                      |
| Broadcast address<br>RT31<br>(broadcast not allowed)                                                                                       | No Status Word transmit.<br>Set the Message Error<br>(ME) and BCR status bits.                                                                                                                                  | DBAC bit set.<br>BCAST bit set.<br>DPB bit toggles.        | MERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)                      | MERR<br>IWA<br>IBR   |
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 ***               | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when T/R bit equals 0)                                                                                 | No Change                                                  | No Message Info<br>Word is written                                                                                           | None                 |
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration<br>Register equals 0<br>The Illegalization Table<br>bit equals 0 * | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response.<br>Time Tag counter is not reset. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA<br>IBR           |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0<br>The Illegalization Table.<br>bit equals 1 **      | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                                                  | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                        | ILCMD<br>IWA<br>IBR  |
| Mode code command<br>word is followed by a<br>contiguous data word                                                                         | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.                                                                                                                                           | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.      | MERR bit set.<br>WCTERR bit set.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)                         | MERR<br>IWA          |

| Circumstances for<br>Received Message                                                                                                       | Terminal Response to<br>Received Command                                                                                                                                                                                                                                                                   | Bits Updated<br>in Descriptor<br>Control Word                | Bits Updated in Data<br>Buffer Msg Info Word                                                                                   | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|
| INITIATE<br>SELF TEST (MC3):<br>Mode code command<br>with mode code<br>00011<br>and T/R bit equals 1                                        | Default response: Reset<br>Message Error (ME) status<br>then transmit Status Word.<br>If broadcast, set the<br>Status Word BCR bit and<br>suppress status transmit.<br>Host should initiate self-<br>test then update Built-In<br>Test word at shared RAM<br>address 0x0093. Resume<br>terminal execution. | DBAC bit reset.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.)   | IWA<br>IBR           |
| MC3 EXCEPTIONS:                                                                                                                             |                                                                                                                                                                                                                                                                                                            |                                                              |                                                                                                                                |                      |
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 ***                | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when T/R bit equals 0)                                                                                                                                                                            | No Change                                                    | No Message Info<br>Word is written                                                                                             | None                 |
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 * | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response.                                                                                                                              | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles.   | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR           |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 1 **       | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                                                                                                                                             | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles.   | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR  |
| Mode code command<br>word is followed by a<br>contiguous data word                                                                          | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.                                                                                                                                                                                                                                      | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.        | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA          |

| Circumstances for<br>Received Message                                                                  | Terminal Response to<br>Received Command                                                                                                                                                                                   | Bits Updated<br>in Descriptor<br>Control Word                | Bits Updated in Data<br>Buffer Msg Info Word                                                                                 | Interrupt<br>Options |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------|
| TRANSMITTER<br>SHUTDOWN (MC4):<br>Mode code command<br>with mode code<br>00100<br>and T/R bit equals 1 | Default response: Reset<br>Message Error (ME) status<br>then transmit Status Word. If<br>broadcast, set Status Word<br>BCR bit and suppress status.<br>transmit. After Status trans-<br>mission, inhibit the inactive bus: | DBAC bit reset.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA<br>IBR           |

The device automatically shuts down either **transmit and receive** or **transmit only** for the inactive bus, depending on the state of the BSDTXO bit in the Master Configuration Register. Refer to the description of the AUTOBSD bit in the "Remote Terminal Configuration Register (0x0017)" for further information. When MC4 results in transmitter shutdown, the condition is reflected by assertion of a TXASD or TXBSD bit in the "Remote Terminal Built-In Test (BIT) Word Register (0x001E)". If BSDTXO equals logic 0, an RXASD or RXBSD bit will also be asserted, indicating full bus shutdown (transmit and receive). Once shutdown, the inactive bus transmitter (or transmitter and receiver) can be reactivated by an "Override Transmitter Shutdown" MC5 or MC21 or "Reset Remote Terminal" MC8 mode code command, or by software reset (initiated by setting the RTRESET bit in the "Master Status and Reset Register (0x0001)") or by hardware reset initiated by asserting the MR Master Reset input pin.

| MC4 EXCEPTIONS:                                                                                                                              |                                                                                                                                                                               |                                                            |                                                                                                                                |                     |
|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration Register<br>equals 1 ***                 | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when $T/\overline{R}$ bit equals 0)                                  | No Change                                                  | No Message Info<br>Word is written                                                                                             | None                |
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 *  | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR          |
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration Register<br>equals 0.<br>The Illegalization Table<br>bit equals 1 ** | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR |
| Mode code command<br>word is followed by a<br>contiguous data word                                                                           | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.                                                                                                         | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.      | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA         |

\* Command is illegal but terminal is not using "illegal command detection" (in form response).

\*\* Command is illegal and terminal is using "illegal command detection"

\*\*\* Undefined mode command rendered invalid by UMCINV option bit. Command's bit in Illegalization Table is "don't care".

| Circumstances for<br>Received Message                                                                                                 | Terminal Response to<br>Received Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Bits Updated<br>in Descriptor<br>Control Word                | Bits Updated in Data<br>Buffer Msg Info Word                                                                                   | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|
| OVERRIDE<br>TRANSMITTER<br>SHUTDOWN (MC5):<br>Mode code command<br>with mode code<br>00101_<br>and T/R bit equals 1                   | Default response: Reset<br>Message Error (ME) status<br>then transmit Status Word.<br>If broadcast, set the<br>Status Word BCR bit and<br>suppress status transmit.<br>This command is only used<br>with dual redundant buses.<br>After Status transmission,<br>reactivate inactive bus:                                                                                                                                                                                                                                                                                                                                                              | DBAC bit reset.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.)   | IWA<br>IBR           |
| status in the Master Con<br>TXBSD, RXASD and RX<br>(0x001E)". <b>Note:</b> If the<br>hardware transmit inhibit                        | The device automatically re-enables <b>transmit and receive</b> for the inactive bus, without considering BSDTXO bis status in the Master Configuration Register. The device affirms re-enabled bus status by resetting all four TXASI TXBSD, RXASD and RXBSD "shutdown status" bits in the "Remote Terminal Built-In Test (BIT) Word Register (0x001E)". <b>Note:</b> If the TXINHA or TXINHB input pins are asserted, the device cannot override the resulting hardware transmit inhibit for the affected bus. In this case, the corresponding TXASD and/or TXBSD bits remain high. See Built-In Test Register description for further information. |                                                              |                                                                                                                                |                      |
| MC5 EXCEPTIONS:                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                              |                                                                                                                                |                      |
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 ***          | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when T/R bit equals 0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | No Change                                                    | No Message Info<br>Word is written                                                                                             | None                 |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 *  | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles.   | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR           |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 1 ** | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles.   | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR  |
| Mode code command<br>word is followed by a<br>contiguous data word                                                                    | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.        | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA          |

 <sup>\*</sup> Command is illegal but terminal is not using "illegal command detection" (in form response).
 \*\* Command is illegal and terminal is using "illegal command detection"
 \*\*\* Undefined mode command rendered invalid by UMCINV option bit. Command's bit in Illegalization Table is "don't care".

| Circumstances for<br>Received Message                                                                       | Terminal Response to<br>Received Command                                                                                                                            | Bits Updated<br>in Descriptor<br>Control Word                | Bits Updated in Data<br>Buffer Msg Info Word                                                                                 | Interrupt<br>Options |
|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------|
| INHIBIT TERMINAL<br>FLAG BIT (MC6):<br>Mode code command<br>with mode code<br>00110<br>and T/R bit equals 1 | Default response: Reset<br>Message Error (ME) status<br>then transmit Status Word.<br>If broadcast, set the<br>Status Word BCR bit and<br>suppress status transmit. | DBAC bit reset.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA<br>IBR           |

The device automatically sets the TF Inhibit bit in the BIT Word register at address 0x0013. While the TF inhibit bit is set, the device disregards assertion of the Terminal Flag (TF) bit in the 1553 Status Bits register (0x0006) and only transmits status with the Terminal Flag status bit reset.

Once the Terminal Flag has been inhibited, it can be reactivated by an "Override Inhibit Terminal Flag" MC7 or "Reset Remote Terminal" MC8 mode command, by software reset (asserting the SRST bit in the RT Configuration Register) or by asserting the MR master reset input pin.

| MC6 EXCEPTIONS:                                                                                                                       |                                                                                                                                                                               |                                                            |                                                                                                                                |                     |
|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 ***          | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when $T/\overline{R}$ bit equals 0)                                  | No Change                                                  | No Message Info<br>Word is written                                                                                             | None                |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 *  | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR          |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 1 ** | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR |
| Mode code command<br>word is followed by a<br>contiguous data word                                                                    | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.                                                                                                         | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.      | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA         |

\* Command is illegal but terminal is not using "illegal command detection" (in form response).

\*\* Command is illegal and terminal is using "illegal command detection"

\*\*\* Undefined mode command rendered invalid by UMCINV option bit. Command's bit in Illegalization Table is "don't care".

| Circumstances for<br>Received Message                                                                                                        | Terminal Response to<br>Received Command                                                                                                                                      | Bits Updated<br>in Descriptor<br>Control Word                | Bits Updated in Data<br>Buffer Msg Info Word                                                                                   | Interrupt<br>Options |
|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|
| OVERRIDE INHIBIT<br>TERMINAL FLAG BIT<br>(MC7):<br>Mode code command<br>with mode code 00111<br>and T/R bit equals 1                         | Default response: Reset<br>Message Error (ME) status<br>then transmit Status Word.<br>If broadcast, set the<br>Status Word BCR bit and<br>suppress status transmit.           | DBAC bit reset.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.)   | IWA<br>IBR           |
|                                                                                                                                              | v resets the TF Inhibit bit in the BIT<br>ansmits status with the Terminal Fl<br>egister (0x0006).                                                                            |                                                              |                                                                                                                                |                      |
| MC7 EXCEPTIONS:                                                                                                                              |                                                                                                                                                                               |                                                              |                                                                                                                                |                      |
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 ***                 | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when T/R bit equals 0)                                               | No Change                                                    | No Message Info<br>Word is written                                                                                             | None                 |
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 *  | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles.   | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR           |
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 1 ** | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles.   | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR  |
| Mode code command<br>word is followed by a<br>contiguous data word                                                                           | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.                                                                                                         | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.        | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA          |

| Circumstances for<br>Received Message                                                                   | Terminal Response to<br>Received Command                                                            | Bits Updated<br>in Descriptor<br>Control Word                | Bits Updated in Data<br>Buffer Msg Info Word                                                                                 | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------|
| RESET REMOTE<br>TERMINAL (MC8):<br>Mode code command<br>with mode code<br>01000<br>and T/R bit equals 1 | Default response: Reset<br>Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word. | DBAC bit reset.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA<br>IBR           |

After Status transmission, the device automatically resets the status Message Error (ME) Busy and Broadcast Command received (BCR) bits in its internal status register. The BIT Word at shared RAM address is reset to 0x0000. If either transmitter was shutdown, the shutdown condition is overridden. If the Terminal Flag (TF) status bit was inhibited, the inhibit is reset.

This command does not reset any of the host-programmed registers that configure the terminal for operation. To complete the terminal reset process, the host must assert either MR hardware master reset (with or without auto-initialization) or assert the SRST bit in the RT Configuration Register to execute software reset. See following section entitled Reset and Initialization for additional details. Because MC8 requires host interaction, most applications will probably utilize the IWA interrupt to alert the host when received.

| MC8 EXCEPTIONS:                                                                                                                              |                                                                                                                                                                               |                                                            |                                                                                                                                |                     |
|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 ***                 | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when $T/\overline{R}$ bit equals 0)                                  | No Change                                                  | No Message Info<br>Word is written                                                                                             | None                |
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 *  | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR          |
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 1 ** | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR |
| Mode code command<br>word is followed by a<br>contiguous data word                                                                           | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.                                                                                                         | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.      | MERR bit set.<br>GAPERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA         |

\* Command is illegal but terminal is not using "illegal command detection" (in form response).

\*\* Command is illegal and terminal is using "illegal command detection"

\*\*\* Undefined mode command rendered invalid by UMCINV option bit. Command's bit in Illegalization Table is "don't care".

| Circumstances for<br>Received Message                                                                                     | Terminal Response to<br>Received Command                                                                                                                                      | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                                   | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|
| RESERVED MODE<br>CODES MC9 - MC15:<br>Mode code command<br>with mode codes<br>01001 through 01111<br>and T/R bit equals 1 | The reserved mode code<br>commands do not have<br>defined terminal actions.<br>Host must initialize device<br>to respond using either of<br>the two following methods:        |                                                            |                                                                                                                                |                      |
| The mode code's bit<br>in Illegalization Table<br>equals 0 *                                                              | RT is not using "illegal<br>command detection."<br>Respond "in form": Reset<br>Message Error (ME) status<br>and transmit Status Word.                                         | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit reset.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.)     | IWA                  |
| <b>OR</b><br>The mode code's bit<br>in Illegalization Table<br>equals 1 **                                                | <b>OR</b><br>RT is using "illegal<br>command detection" and<br>mode code is illegalized.<br>Set Message Error (ME)<br>status and transmit Status<br>Word.                     | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>BUSID bit updated.<br>MERR bit set.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA         |
| MC9 - MC15<br>EXCEPTIONS:                                                                                                 |                                                                                                                                                                               |                                                            |                                                                                                                                |                      |
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Config. Reg. equals 1 ***           | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when T/R bit equals 0)                                               | No Change                                                  | No Message Info<br>Word is written                                                                                             | None                 |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Config. Reg. equals 0.<br>The Illegalization Table<br>bit equals 0 *   | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR           |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Config. Reg. equals 0.<br>The Illegalization Table<br>bit equals 1 **  | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR  |
| Mode code command<br>word is followed by a<br>contiguous data word                                                        | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.                                                                                                         | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.      | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA          |

| Circumstances for<br>Received Message                                                                                                        | Terminal Response to<br>Received Command                                                                                                                                                                                                                                       | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                                   | Interrupt<br>Options |
|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|
| TRANSMIT VECTOR<br>WORD (MC16):<br>Mode code command<br>with mode code<br>10000<br>and T/R bit equals 1                                      | Default CS response:<br>Reset Message Error (ME)<br>and BCR status bits. then<br>transmit Status Word<br>followed by the data word<br>stored in the assigned index or<br>ping-pong data buffer (or in<br>Descriptor Word 4 for SMCP<br>Simplified Mode Command<br>Processing). | DBAC bit reset.<br>BCAST bit reset.<br>DPB bit toggles.    | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.)   | IWA                  |
| MC16 EXCEPTIONS:                                                                                                                             |                                                                                                                                                                                                                                                                                |                                                            |                                                                                                                                |                      |
| Broadcast address<br>RT31 (broadcast not<br>allowed)                                                                                         | No Status Word transmit.<br>Set the Message Error<br>(ME) and BCR status bits.                                                                                                                                                                                                 | DBAC bit set.<br>BCAST bit set.<br>DPB toggles.            | MERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)                        | MERR<br>IWA<br>IBR   |
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 ***                 | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when T/R bit equals 0)                                                                                                                                                | No Change                                                  | No Message Info<br>Word is written                                                                                             | None                 |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 *         | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response.                                                                                                  | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR           |
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 1 ** | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                                                                                                                 | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR  |
| Mode code command<br>word is followed by a<br>contiguous data word                                                                           | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit. If broadcast,<br>set the BCR status bit.                                                                                                                                                                 | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.      | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA<br>IBR   |

| Circumstances for<br>Received Message                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Terminal Response to<br>Received Command                                                                                                                                      | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                                   | Interrupt<br>Options                                    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| SYNCHRONIZE WITH<br>DATA WORD (MC17):<br>Mode code command<br>with mode code<br>10001<br>and T/R bit equals 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Default response: Reset<br>Message Error (ME)<br>status. and transmit<br>Status Word. If broadcast,<br>set BCR status bit and<br>suppress Status response.                    | DBAC bit reset.<br>BCAST bit reset.<br>DPB bit toggles.    | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.)   | IWA                                                     |
| Device stores received data word in the assigned ping-pong or index data buffer (or in Descriptor Word 4 for SMCP Simplified Mode Command Processing). RT Configuration Register MCOPT2 and MCOPT3 bits allow automatic Time-Tag count loading using the data word received. If MCOPT2 equals 1, the received data word is automatically loaded to the Time-Tag counter if the low order bit of the received data word (bit 0 equals 0. If MCOPT3 equals 1, the received data word is automatically loaded to the Time-Tag counter if the low order bit of the Time-Tag counter if the low order bit of the received data word (bit 0) equals 1. If both bits are set, the received data word is unconditionally loaded into the Time-Tag counter. For non-broadcast commands, counter load occurs before status word transmission. |                                                                                                                                                                               |                                                            |                                                                                                                                | allow<br>a word<br>Ils 0. If<br>der bit of<br>aded into |
| MC17 EXCEPTIONS:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                               |                                                            |                                                                                                                                |                                                         |
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Config. Reg.<br>equals 1 ***                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when T/R bit equals 0)                                               | No Change                                                  | No Message Info<br>Word is written                                                                                             | None                                                    |
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Config. Reg. equals 0.<br>The Illegalization Table<br>bit equals 0 *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR                                              |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Config. Reg. equals 0.<br>The Illegalization Table<br>bit equals 1 **                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.<br>If broadcast, set the<br>BCR status bit.                                                             | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR                                     |
| Mode code command<br>word not followed by a<br>contiguous data word<br>(missing data word)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit. If broadcast,<br>set the BCR status bit.                                                                | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.      | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA<br>IBR                                      |
| Mode code command<br>word followed by data<br>word with Manchester<br>encoding or parity error<br>(bad data word)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.<br>If broadcast, set the<br>BCR status bit.                                                             | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | MERR bit set.<br>IWDERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA<br>IBR                                      |

| Circumstances for<br>Received Message                                                                                                 | Terminal Response to<br>Received Command                                                                                                                                                                                                                   | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                                   | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|
| TRANSMIT LAST<br>COMMAND (MC18):<br>Mode code command<br>with mode code<br>10010<br>and T/R bit equals 1                              | Default response: Status<br>is not updated. Transmit<br>Status Word from the previous<br>command, with data word<br>containing the last valid<br>command word (assuming it<br>was not a "Transmit Status" or<br>a "Transmit Last Command"<br>mode command. | DBAC bit reset.<br>BCAST bit reset.<br>DPB bit toggles.    | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.)   | IWA                  |
|                                                                                                                                       | automatically provided from an ir ptor Word 4 for SMCP Simplified I                                                                                                                                                                                        |                                                            |                                                                                                                                | ex or ping-          |
| MC18 EXCEPTIONS:                                                                                                                      |                                                                                                                                                                                                                                                            |                                                            |                                                                                                                                |                      |
| Broadcast address<br>RT31 (broadcast not<br>allowed)                                                                                  | No Status Word transmit.<br>Set the Message Error<br>(ME) and BCR status bits.                                                                                                                                                                             | DBAC bit set.<br>BCAST bit set.<br>DPB toggles.            | MERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)                        | MERR<br>IWA<br>IBR   |
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 ***          | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when $T/\overline{R}$ bit equals 0)                                                                                                               | No Change                                                  | No Message Info<br>Word is written                                                                                             | None                 |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 *  | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response.                                                                              | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR           |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 1 ** | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                                                                                             | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR  |
| Mode code command<br>word is followed by a<br>contiguous data word                                                                    | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit. If broadcast,<br>set the BCR status bit.                                                                                                                                             | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.      | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA<br>IBR   |

| Circumstances for<br>Received Message                                                                                                 | Terminal Response to<br>Received Command                                                                                                                                                                                                                    | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                                   | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|
| TRANSMIT BIT WORD<br>(MC19):<br>Mode code command<br>with mode code<br>10011<br>and T/R bit equals 1                                  | Default response: Reset<br>Message Error (ME) and<br>BCR status bits. then<br>transmit Status Word<br>followed by data word from<br>either BIT Word Register or<br>Alternate BIT Word Register,<br>depending on Configuration<br>Reg. 2 option bit ALTBITW. | DBAC bit reset.<br>BCAST bit reset.<br>DPB bit toggles.    | Normal CS update:<br>BUSID bit reset.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.)     | IWA                  |
|                                                                                                                                       | automatically copied to the assig de Command Processing)                                                                                                                                                                                                    | ned index or ping-p                                        | oong buffer (or to Descript                                                                                                    | or Word 4            |
| MC19 EXCEPTIONS:                                                                                                                      |                                                                                                                                                                                                                                                             |                                                            |                                                                                                                                |                      |
| Broadcast address<br>RT31 (broadcast not<br>allowed)                                                                                  | No Status Word transmit.<br>Set the Message Error<br>(ME) and BCR status bits.                                                                                                                                                                              | DBAC bit set.<br>BCAST bit set.<br>DPB toggles.            | MERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)                        | MERR<br>IWA<br>IBR   |
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 ***          | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when $T/\overline{R}$ bit equals 0)                                                                                                                | No Change                                                  | No Message Info<br>Word is written                                                                                             | None                 |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 *  | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response.                                                                               | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR           |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 1 ** | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                                                                                              | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR  |
| Mode code command<br>word is followed by a<br>contiguous data word                                                                    | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit. If broadcast,<br>set the BCR status bit.                                                                                                                                              | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.      | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA<br>IBR   |

| Circumstances for<br>Received Message                                                                               | Terminal Response to<br>Received Command                                                                                                                                                                                                                       | Bits Updated<br>in Descriptor<br>Control Word           | Bits Updated in Data<br>Buffer Msg Info Word                                                                                 | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------|
| SELECTED<br>TRANSMITTER<br>SHUTDOWN (MC20):<br>Mode code command<br>with mode code<br>10100<br>and T/R bit equals 1 | Default response: Reset<br>Message Error (ME)<br>status. and transmit<br>Status Word. If broadcast,<br>set BCR status bit and<br>suppress Status response.<br>This command is intended<br>for use in 1553 systems<br>with more than one dual<br>redundant bus. | DBAC bit reset.<br>BCAST bit reset.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA                  |

After Status Word transmission, the device stores received data word in the assigned index or ping-pong buffer (or in Descriptor Word 4 if SMCP Simplified Mode Command Processing applies).

If the AUTOBSD bit in the "Remote Terminal Configuration Register (0x0017)" equals 0, the received data word is compared to the value in the Bus Select Register corresponding to the inactive bus. For example, if the command is received on Bus A, the comparison uses the Bus B Select Register value. If the compared values match, the device automatically shuts down either **transmit and receive** or **transmit only** for the inactive bus, depending on the state of the BSDTXO bit in the "Master Configuration Register 1 (0x0000)". See descriptions for the BSDTXO bit in Master Configuration Register and the AUTOBSD bit in the RT Configuration Register for further information. When a bus transmitter (or transmitter and receiver) is shut down by this mode command, bus status is reflected by assertion of a TXASD or TXBSD bit in the "Remote Terminal Built-In Test (BIT) Word Register (0x001E)". If BSDTXO equals logic 0, an RXASD or RXBSD bit will also be asserted. See RT Built-In Test Register description for further information.

If the AUTOBSD bit in the "Remote Terminal Configuration Register (0x0017)" equals 1, the IWA interrupt is typically used to alert the host when an MC20 command is received. **The host** must evaluate whether the received mode data word matches the bus selection criteria. If bus selection match occurs, **the host** fulfills bus shutdown command using one of two options:

1. set the bus shutdown bit RTINHA or RTINHB for the inactive bus in the "Remote Terminal Configuration Register (0x0017)" to inhibit both transmit and receive,

#### OR

 assert the transmit shutdown input pin TXINHA or TXINHB for the inactive bus to inhibit only transmit. The inactive bus receiver remains active; all valid commands are heeded without transmit. This option is rarely applied.

Once shutdown, the inactive bus transmitter (or transmitter and receiver) can be reactivated five ways: an "Override Transmitter Shutdown" MC5, a MC21 command with data word that matches "bus select" criteria, a "Reset Remote Terminal" MC8 mode code command, a software reset initiated by setting the RTRESET "Master Status and Reset Register (0x0001)", or by hardware reset initiated by asserting the MR Master Reset input pin.

#### MC20 EXCEPTIONS:

| MOLU EXCEL HONO.                                                                                                             |                                                                                                                                 |           |                                    |      |
|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------------------|------|
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration Register<br>equals 1 *** | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when T/R bit equals 0) | No Change | No Message Info<br>Word is written | None |

| Circumstances for<br>Received Message                                                                                                       | Terminal Response to<br>Received Command                                                                                                                                      | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                                   | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 * | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR           |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 1 **       | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR  |
| Mode code command<br>word not followed by a<br>contiguous data word<br>(missing data word)                                                  | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit. If broadcast,<br>set the BCR status bit.                                                                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | MERR bit set.<br>WCTERR bit updated.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | MERR<br>IWA<br>IBR   |
| Mode code command<br>word followed by data<br>word with Manchester<br>encoding or parity error<br>(bad data word)                           | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit. If broadcast,<br>set the BCR status bit.                                                                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | MERR bit set.<br>IWDERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA<br>IBR   |

| Circumstances for<br>Received Message                                                                                           | Terminal Response to<br>Received Command                                                                                                                       | Bits Updated<br>in Descriptor<br>Control Word           | Bits Updated in Data<br>Buffer Msg Info Word                                                                                 | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------|
| OVERRIDE<br>SELECTED<br>TRANSMITTER<br>SHUTDOWN (MC21):<br>Mode code command<br>with mode code<br>10101<br>and T/R bit equals 1 | Default response: Reset<br>Message Error (ME)<br>status. and transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress Status response. | DBAC bit reset.<br>BCAST bit reset.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA                  |

After Status Word transmission, the device stores the received data word in the assigned index or ping-pong buffer (or in Descriptor Word 4 if SMCP Simplified Mode Command Processing applies).

If the AUTOBSD bit in the "Remote Terminal Configuration Register (0x0017)" equals 0, the received data word is compared to the value in the Bus Select Register corresponding to the inactive bus. For example, if the command is received on Bus A, the comparison uses the Bus B Select Register value. If the compared values match, the device automatically re-enables **transmit and receive** for the inactive bus, regardless of the state of the BSDTXO bit in the "Master Configuration Register 1 (0x0000)". The device affirms fully re-enabled bus status by resetting all four TXASD, TXBSD, RXASD and/or RXBSD bits in the "Remote Terminal Built-In Test (BIT) Word Register (0x001E)". *Note:* If the TXINHA or TXINHB input pins are asserted, the device cannot override the resulting hardware transmit inhibit for the affected bus. In this case, the corresponding TXASD and/or TXBSD bits remain high. See RT Built-In Test Register description for further information.

If the AUTOBSD bit in the "Remote Terminal Configuration Register (0x0017)" equals 1, the IWA interrupt is typically used to alert the host when an MC21 command is received. **The host** must evaluate whether the received mode data word matches the bus selection criteria. If bus selection match occurs, **the host** fulfills the "override shutdown" command using one of two options:

1. reset the RTINHA or RTINHB bus shutdown bit corresponding to the inactive bus in the applicable RT Configuration Register to re-enable both transmit and receive, if the host used this bit to shut down transmit and receive for an earlier MC4 or MC20 command. **Note:** Resetting the RTINHA or RTINHB shutdown bit cannot restore bus transmit capability if the TXINHA or TXINHB input pin is asserted,

#### OR

2. reset the transmit shutdown input pin TXINHA or TXINHB for the inactive bus to re-enable transmit if the host used this pin to shut down transmit only for an earlier MC4 or MC20 command.

| MC21 EXCEPTIONS:                                                                                                             |                                                                                                                                              |           |                                    |      |
|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------------------|------|
| Invalid command word.<br><b>OR</b><br>T/R bit equals 0 and<br>UMCINV bit in the RT<br>Configuration<br>Register equals 1 *** | No terminal response,<br>the message is ignored.<br>No Status Word change.<br>(mode code is undefined<br>when $T/\overline{R}$ bit equals 0) | No Change | No Message Info<br>Word is written | None |

| Circumstances for<br>Received Message                                                                                                       | Terminal Response to<br>Received Command                                                                                                                                      | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                                   | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|
| T/R bit equals 0<br><b>AND</b><br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 0 * | Respond "In form": Reset<br>Message Error (ME) status.<br>If not broadcast, transmit<br>Status Word. If broadcast,<br>set the BCR status bit and<br>suppress status response. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.) | IWA<br>IBR           |
| T/R bit equals 0<br>AND<br>UMCINV bit in the RT<br>Configuration<br>Register equals 0.<br>The Illegalization Table<br>bit equals 1 **       | Set Message Error (ME)<br>status. If not broadcast,<br>transmit Status Word.<br>If broadcast, also set<br>Status Word BCR bit and<br>suppress Status response.                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                          | ILCMD<br>IWA<br>IBR  |
| Mode code command<br>word not followed by a<br>contiguous data word<br>(missing data word)                                                  | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit. If broadcast,<br>set the BCR status bit.                                                                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA<br>IBR   |
| Mode code command<br>word followed by data<br>word with Manchester<br>encoding or parity error<br>(bad data word)                           | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit. If broadcast,<br>set the BCR status bit.                                                                | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | MERR bit set.<br>IWDERR bit set.<br>BUSID bit updated.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(Other error bits reset.)     | MERR<br>IWA<br>IBR   |

| Circumstances for<br>Received Message                                                                                               | Terminal Response to<br>Received Command                                                                                                                                                                                                                                                                                      | Bits Updated<br>in Descriptor<br>Control Word                | Bits Updated in Data<br>Buffer Msg Info Word                                                                                 | Interrupt<br>Options |
|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------|
| RESERVED MODE<br>CODES MC22 - MC31:<br>Mode code<br>commands<br>having mode codes<br>10110 through 11111                            | The reserved mode code<br>commands do not have<br>defined actions.<br>Host must initialize device<br>to respond using either of<br>the two following methods:                                                                                                                                                                 |                                                              |                                                                                                                              |                      |
| The mode code's bit<br>in Illegalization Table<br>equals 1 **<br>(RT is using "illegal<br>command detection")                       | Mode code is illegalized.<br>Set Message Error (ME)<br>status and transmit Status<br>Word. If T/R bit equals 1,<br>suppress data word<br>transmission.                                                                                                                                                                        | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.        | ILCMD bit set.<br>MERR bit set.<br>BUSID bit updated.<br>RTRT bit reset.<br>(Other error bits reset.)                        | ILCMD<br>IWA         |
| OR                                                                                                                                  | OR                                                                                                                                                                                                                                                                                                                            |                                                              |                                                                                                                              |                      |
| The mode code's bit<br>in Illegalization Table<br>equals 0 *<br>(RT not using "illegal<br>command detection,"<br>respond "in form") | If T/R bit equals 1,<br>Reset Message Error (ME)<br>status. Transmit Status Word<br>with contiguous data word read<br>from assigned index or ping-<br>pong buffer (or from Descriptor<br>Word 4 if the SMCP option<br>applies.)                                                                                               | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.        | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset.<br>(All error bits reset.) | IWA                  |
|                                                                                                                                     | If T/R bit equals 0,<br>Reset Message Error (ME)<br>status and transmit Status. If<br>broadcast, also set BCR status<br>and suppress Status transmit.<br>Device stores received data<br>word in assigned index or ping-<br>pong buffer (or in Descriptor<br>Word 4 if SMCP Simplified<br>Mode Command Processing<br>applies). | DBAC bit reset.<br>BCAST bit<br>updated.<br>DPB bit toggles. | Normal CS update:<br>BUSID bit updated.<br>MERR bit reset.<br>ILCMD bit reset.<br>RTRT bit reset<br>(All error bits reset.)  | IWA<br>IBR           |
| MC22 - MC31<br>EXCEPTIONS:                                                                                                          |                                                                                                                                                                                                                                                                                                                               |                                                              |                                                                                                                              |                      |
| Invalid command word.                                                                                                               | No terminal response, the<br>message is ignored.<br>No Status Word change.                                                                                                                                                                                                                                                    | No Change                                                    | No Message Info<br>Word is written                                                                                           | None                 |
| T/R bit equals 0 and<br>mode code command<br>word is not followed by<br>a contiguous data word<br>(missing data word)               | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.<br>If broadcast, set the<br>BCR status bit.                                                                                                                                                                                                             | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles.   | MERR bit set.<br>WCTERR bit set.<br>BUSID bit updated.<br>ILCMD, RTRT bits<br>reset.<br>(Other error bits reset.)            | MERR<br>IWA<br>IBR   |

| Circumstances for<br>Received Message                                                                                     | Terminal Response to<br>Received Command                                                                          | Bits Updated<br>in Descriptor<br>Control Word              | Bits Updated in Data<br>Buffer Msg Info Word                                                                      | Interrupt<br>Options |
|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------|
| T/R bit equals 0 and<br>command word is<br>followed by data word<br>with Manchester or<br>parity error (bad data<br>word) | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.<br>If broadcast, set the<br>BCR status bit. | DBAC bit set.<br>BCAST bit<br>updated.<br>DPB bit toggles. | MERR bit set.<br>IWDERR bit set.<br>BUSID bit updated.<br>ILCMD, RTRT bits<br>reset.<br>(Other error bits reset.) | MERR<br>IWA<br>IBR   |
| T/R bit equals 1 and<br>mode code command<br>word is followed by a<br>contiguous data word                                | No Status Word transmit.<br>Set the Message Error<br>(ME) status bit.                                             | DBAC bit set.<br>BCAST bit reset.<br>DPB bit toggles.      | MERR, WCTERR bits<br>set.<br>BUSID bit updated.<br>ILCMD, RTRT bits<br>reset.<br>(Other error bits reset.)        | MERR<br>IWA          |
| T/R bit equals 1 and<br>mode code command<br>is addressed to RT31                                                         | No Status Word transmit.<br>Set the Message Error<br>(ME) and BCR status bits.                                    | DBAC bit set.<br>BCAST bit set.<br>DPB bit toggles.        | MERR bit set.<br>BUSID bit updated.<br>ILCMD, RTRT bits<br>reset.<br>(Other error bits reset.)                    | MERR<br>IWA<br>IBR   |

\* Command is illegal but terminal is not using "illegal command detection" (in form response).
 \*\* Command is illegal and terminal is using "illegal command detection"

# **19. ELECTRICAL CHARACTERISTICS**

#### 19.1. Absolute Maximum Ratings

| Supply voltage (V <sub>DD</sub> ) | -0.3 V to +5.0 V |
|-----------------------------------|------------------|
| Logic input voltage range         | -0.3 V to +3.6 V |
| Receiver differential voltage     | 10 Vp-р          |
| Power dissipation at 25°C         | 1.0 W            |
| Solder Temperature (reflow)       | 260°C            |
| Junction Temperature              | 175°C            |
| Storage Temperature               | -65°C to +150°C  |

#### 19.2. Recommended Operating Conditions

| Operating Supply voltage $(V_{DD})$ | 3.3 VDC ± 5%                      |  |  |  |
|-------------------------------------|-----------------------------------|--|--|--|
| Operating Temperature Range         |                                   |  |  |  |
| Industrial<br>Extended              | -40°C to +85°C<br>-55°C to +125°C |  |  |  |

NOTE: Stresses above absolute maximum ratings or outside recommended operating conditions may cause permanent damage to the device. These are stress ratings only. Operation at the limits is not recommended.

#### **19.3. DC Electrical Characteristics**

 $V_{DD}$  = 3.3V, GND = 0V, T<sub>A</sub> = Operating Temperature Range (unless otherwise stated)

| Demonstern                                      | O week of        | Toot Conditions                                                                                  | Limits |     |      | 11              |
|-------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------|--------|-----|------|-----------------|
| Parameters                                      | Symbol           | Test Conditions                                                                                  | Min    | Тур | Мах  | Unit            |
| Operating Voltage                               | V <sub>DD</sub>  |                                                                                                  | 3.15   | 3.3 | 3.45 | V               |
|                                                 | I <sub>CC1</sub> | Not Transmitting                                                                                 | -      | 10  | 15   | mA              |
| Power Supply Current<br>See Note 1 on next page | I <sub>CC2</sub> | Continuous supply current<br>while one bus transmits<br>@ 100% duty cycle, 70Ω<br>resistive load | -      | 875 | 975  | mA              |
| Power Dissipation                               | PD <sub>1</sub>  | Not Transmitting                                                                                 | -      | -   | 60   | mW              |
| See Note 2 on next page                         | PD <sub>2</sub>  | Transmit one bus @ 100% duty cycle, $70\Omega$ resistive load                                    | -      | 492 | 650  | mW              |
| Input Voltage (High)                            | V <sub>IH</sub>  | Digital Inputs                                                                                   | 70%    | -   | -    | V <sub>DD</sub> |
| Input Voltage (Low)                             | V <sub>IL</sub>  | Digital Inputs                                                                                   | -      | -   | 30%  | V <sub>DD</sub> |
| Input Current (High):<br>Inputs with pull-down. | I <sub>н</sub>   | Digital Inputs (each digital<br>input pulled high)                                               | -      | -   | 100  | μA              |

| HI-6135 |  |
|---------|--|
|---------|--|

| Dent                                          |                          | Oumber            | To at O an difficure                                     | Limits |     |      | Lin't           |
|-----------------------------------------------|--------------------------|-------------------|----------------------------------------------------------|--------|-----|------|-----------------|
| Parameters                                    |                          | Symbol            | Test Conditions                                          | Min    | Тур | Мах  | Unit            |
| Input Current (High):<br>Inputs with pull-up. |                          | I <sub>IH</sub>   | Digital Inputs (each digital<br>input pulled high)       | +1     | -   | -    | μA              |
| Input Current (Low)<br>Inputs with pull-up.   |                          | I <sub>IL</sub>   | Digital Inputs (each digital<br>input pulled low)        | -      | -   | -100 | μA              |
| Input Current (Low)<br>Inputs with pull-down. |                          | I <sub>IL</sub>   | Digital Inputs (each digital<br>input pulled low)        | -1     | -   | -    | μA              |
| Output Voltage (High)                         |                          | V <sub>OH</sub>   | I <sub>OUT</sub> = -1.0mA, Digital outputs               | 90%    | -   | -    | V <sub>DD</sub> |
| Output Voltage (Low)                          |                          | V <sub>IH</sub>   | I <sub>OUT</sub> = 1.0mA, Digital outputs                | -      | -   | 10%  | V <sub>DD</sub> |
| RECEIVER (Measured at Point "                 | AD" in Figure 23 unless  | otherwise s       | specified)                                               |        |     |      |                 |
| Input Resistance                              |                          | R <sub>IN</sub>   | Differential                                             | 20     | -   | -    | kΩ              |
| Input Capacitance                             |                          | C <sub>IN</sub>   | Differential                                             | -      | -   | 5    | pF              |
| Common Mode Rejection Ratio                   |                          | CMRR              |                                                          | 40     | -   | -    | dB              |
| Input Level                                   |                          | V <sub>IN</sub>   | Differential                                             | -      | -   | 9    | Vp-p            |
| Input Common Mode Voltage                     |                          | V <sub>ICM</sub>  |                                                          | -5     | -   | +5   | V-pk            |
| Threshold Voltage                             | Detect                   | V <sub>THD</sub>  | 1 MHz Sine Wave (Measured<br>at Point "AD" in Figure 23) | 1.15   | -   | 20.0 | Vp-р            |
| (Direct-Coupled)                              | No Detect                | V <sub>THND</sub> |                                                          | -      | -   | 0.28 | Vp-р            |
| Threshold Voltage                             | Detect                   | V <sub>THD</sub>  | 1 MHz Sine Wave (Measured                                | 0.86   | -   | 14.0 | Vp-р            |
| (Transformer-Coupled)                         | No Detect                | V <sub>THND</sub> | at Point "AT" in Figure 24)                              | -      | -   | 0.2  | Vp-р            |
| TRANSMITTER (Measured at Po                   | int "AD" in Figure 23 un |                   | ise specified)                                           |        |     |      |                 |
|                                               | Direct Coupled           | V <sub>OUT</sub>  | 35Ω Load                                                 | 6.6    | -   | 9.0  | Vp-p            |
| Output Voltage                                | Transformer Coupled      | V <sub>OUT</sub>  | 70Ω Load (Measured at Point<br>"AT" in Figure 24)        | 20.0   | -   | 27.0 | Vp-p            |
| Output Noise                                  |                          | V <sub>on</sub>   | Differential, inhibited                                  | -      | -   | 10.0 | mVp-p           |
|                                               | Direct Coupled           | V <sub>DYN</sub>  | 35Ω Load                                                 | -90    | -   | 90   | mV              |
| Output Dynamic Offset Voltage                 | Transformer Coupled      | V <sub>dyn</sub>  | 70Ω Load (Measured at Point<br>"AT" in Figure 24)        | -250   | -   | 250  | mV              |
| Output Resistance                             |                          | R <sub>out</sub>  | Differential, not transmitting                           | 10     | -   | -    | kΩ              |
| Output Capacitance                            |                          | C <sub>OUT</sub>  | 1 MHz sine wave                                          | -      | -   | 15   | pF              |

**Note 1:** In actual use, the highest practical transmit duty cycle is 96%, occurring when a Remote Terminal responds to a series of 32 data word transmit commands (RT to BC) repeating with minimum intermessage gap of 4µs (2µs dead time) and typical RT response delay of 5µs.

**Note 2:** While one bus continuously transmits, the power delivered by the 3.3V power supply is  $3.3V \times 875$ mA typical = 2.9W. Of this, 492mW is dissipated in the device, the remainder in the load.

#### 19.4. AC Electrical Characteristics — Host Bus Interface (SPI) Timing

 $V_{_{DD}}$  = 3.3V, GND = 0V, T\_A = Operating Temperature Range (unless otherwise stated)

| Paramotore                                  |                  | Limits |     |     |       |
|---------------------------------------------|------------------|--------|-----|-----|-------|
| Parameters                                  | Symbol           | Min    | Тур | Мах | Units |
| INTERFACE TIMING (SPI Host Bus Interface)   |                  |        |     |     |       |
| SCK clock Period                            | t <sub>cyc</sub> | 25     | -   | -   | ns    |
| CE set-up time to first SCK rising edge     | t <sub>ces</sub> | 15     | -   | -   | ns    |
| CE hold time after last SCK rising edge     | t <sub>cen</sub> | 15     | -   | -   | ns    |
| CE inactive between SPI instructions        | t <sub>cph</sub> | 100    | -   | -   | ns    |
| SPI SI Data set-up time to SCK rising edge  | t <sub>DS</sub>  | 10     | -   | -   | ns    |
| SPI SI Data hold time after SCK rising edge | t <sub>DH</sub>  | 10     | -   | -   | ns    |
| SO valid after SCK falling edge             | t <sub>DV</sub>  | -      | -   | 10  | ns    |
| SO high-impedance after CE inactive         | t <sub>cHZ</sub> | -      | -   | 90  | ns    |



Figure 21. Host Bus Interface Timing Diagram

## 20. MIL-STD-1553 BUS INTERFACE



Figure 22. Bus Connection Example using HI-6135



Figure 23. MIL-STD-1553 Direct Coupled Test Circuits



Figure 24. MIL-STD-1553 Transformer Coupled Test Circuits

# **21. ORDERING INFORMATION**

# 

| PART NUMBER | LEAD FINISH                                             |            |         |
|-------------|---------------------------------------------------------|------------|---------|
| Blank       | Tin / Lead (Sn / Pb) Solder                             |            |         |
| F           | 100% Matte Tin (Pb-free, RoH                            | S complian | t)      |
|             |                                                         |            |         |
| PART NUMBER | TEMPERATURE RANGE                                       | FLOW       | BURN IN |
| I           | -40°C to +85°C                                          | I          | No      |
| Т           | -55°C to +125°C                                         | Т          | No      |
| М           | -55°C to +125°C M Yes                                   |            |         |
|             |                                                         |            | ·       |
| PART NUMBER | PACKAGE DESCRIPTION                                     |            |         |
| PC          | 48 PIN PLASTIC CHIP-SCALE PACKAGE, 6 x 6mm QFN (48PCS6) |            |         |
| PQ          | 48 PIN PLASTIC QUAD FLAT PACK, LQFP (48PQS)             |            |         |

# 22. REVISION HISTORY

| Re      | vision   | Date    | Description of Change                                                                                                                                                                                                                                                                                                      |
|---------|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DS6135, | Rev. New | 7/14/15 | Initial Release                                                                                                                                                                                                                                                                                                            |
|         |          |         | In "DC Electrical Characteristics" on page 166, update Power Supply Current (Not Transmitting) from 4 mA typ. and 10 mA max. to 10 mA typ. and 15 mA max. respectively. Update Power Supply Current (Transmitting) from 720 mA typ. and 760 mA max. to 875 mA typ. and 975 mA max. respectively. Update Power Dissipation. |
|         |          |         | In "AC Electrical Characteristics — Host Bus Interface (SPI) Timing" on page 168, change "SO high-impedance after CE inactive" parameter from 75ns to 90ns.                                                                                                                                                                |
|         | Rev. A   | 10/2/15 | Indicate t <sub>CYL</sub> on SPI Input Timing Diagram.                                                                                                                                                                                                                                                                     |
|         |          |         | Functional polarity of AUTOBSD bit in "Remote Terminal Configuration Register (0x0017)" on page 41 is reversed. Correct throughout datasheet.                                                                                                                                                                              |
|         |          |         | Update READY pin delay time to include EE2K auto-initialization option (see<br>"Hardware Master Reset and Optional Auto-Initialization" on page 115).                                                                                                                                                                      |
|         |          |         | Update MODE1760 bit description in "Master Configuration Register 2 (0x004E)" on page 24.                                                                                                                                                                                                                                  |
|         |          |         | Correct Pin Description for RTMC8 (Output). Updated pin names 9, 28 and 48 on p. 1 (RTSSF, TESTB and TESTA respectively).                                                                                                                                                                                                  |
|         | Rev. B   | 2/22/16 | Correct bit 4 functional description in "Master Configuration Register 2 (0x004E)" on page 24, RT Terminal Flag Test.                                                                                                                                                                                                      |
|         | Rev. C   | 11/3/16 | Correct Interrupt Address Word description in "9.7. Interrupt Log Buffer" on page 29. Correct Descriptor Table Control Word address derivation in Figure 9. Correct Descriptor Table Base Address in "10.5. Remote Terminal Descriptor Table Base Address Register (0x0019)" on page 47.                                   |

#### 23. PACKAGE DIMENSIONS

