查询HM6288 Series供应商



## HM6288 Series

16384-word × 4-bit High Speed CMOS Static RAM

# HITACHI

#### Description

The Hitachi HM6288 is a high speed 64k static RAM organized as 16-kword  $\times$  4-bit. It realizes high speed access time (25/35 ns) and low power consumption, using CMOS process technology. It is most advantageous for the field where high speed and high density memory is required, such as cache memory for mainframes or 32-bit MPUs. The HM6288, packaged in a 300-mil plastic DIP and SOJ, is available for high density mounting. A low power version retains data with battery backup.

#### Features

- Single 5 V supply arid high density plastic package
- High speed: fast access time 25/35 ns (max)
- Low power dissipation: Active mode 300 mW (typ) Standby mode 100 μW (typ)
- Completely static memory No clock or timing strobe required
- Equal access and cycle times.
- Directly TTL compatible all inputs and outputs



## **Ordering Information**

| Туре No.                  | Access Time    | Package                               |
|---------------------------|----------------|---------------------------------------|
| HM6288P-25<br>HM6288P-35  | 25 ns<br>35 ns | 300-mil, 22-pin plastic DIP (DP-22NB) |
| HM6288LP-25               | 25 ns          |                                       |
| HM6288LP-35               | 35 ns          |                                       |
| HM6288JP25<br>HM6288JP-35 | 25 ns<br>35 ns | 300-mil, 24-pin SOJ (CP-24D)          |
| HM6288LJP-25              | 25 ns          |                                       |
| HM6288LJP-35              | 35 ns          |                                       |

## **Pin Arrangement**

| HM6288P Series<br>A0 [ 1 22 ] V <sub>CC</sub><br>A1 [ 2 21 ] A13<br>A2 [ 3 20 ] A12<br>A3 [ 4 19 ] A11<br>A4 [ 5 18 ] A10<br>A5 [ 6 17 ] A9<br>A6 [ 7 16 ] I/O1<br>A7 [ 8 15 ] I/O2<br>A8 [ 9 14 ] I/O3<br>CS [ 10 13 ] I/O4<br>V <sub>SS</sub> [ 11 12 ] WE<br>(Top view) | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|

## **Pin Description**

| Pin Name        | Function     |
|-----------------|--------------|
| A0–A13          | Address      |
| I/O1–I/O4       | Input/output |
| CS              | Chip select  |
| WE              | Write enable |
| V <sub>cc</sub> | Power supply |
| V <sub>ss</sub> | Ground       |
|                 |              |

## **Block Diagram**



#### **Truth Table**

| CS | WE | Mode    | V <sub>cc</sub> Current | I/O Pin | Ref. Cycle       |
|----|----|---------|-------------------------|---------|------------------|
| Н  | ×  | Standby | $I_{SB}, I_{SB1}$       | High-Z  | —                |
| L  | Н  | Read    | I <sub>cc</sub>         | Dout    | Read cycle 1, 2  |
| L  | L  | Write   | I <sub>cc</sub>         | Din     | Write cycle 1, 2 |
| ·  |    |         |                         |         |                  |

Note: ×: Don't care.

#### **Absolute Maximum Ratings**

| Parameter                                       | Symbol         | Value                     | Unit |  |
|-------------------------------------------------|----------------|---------------------------|------|--|
| Voltage on any pin relative to $\rm V_{\rm ss}$ | V <sub>T</sub> | -0.5 <sup>*</sup> to +7.0 | V    |  |
| Power dissipation                               | P <sub>T</sub> | 1.0                       | W    |  |
| Operating temperature                           | Topr           | 0 to +70                  | °C   |  |
| Storage temperature                             | Tstg           | -55 to +125               | °C   |  |
| Temperature under bias                          | Tbias          | -10 to +85                | °C   |  |

Note:  $V_{T}$  min.: -2.0 V for pulse width  $\leq$  10 ns

## **Recommended DC Operating Conditions** (Ta = 0 to $+70^{\circ}$ C)

| СС      | 4.5     | 5.0                           | 5.5     |             |
|---------|---------|-------------------------------|---------|-------------|
|         |         |                               | 0.0     | V           |
| SS      | 0       | 0                             | 0       | V           |
| ,<br>IH | 2.2     |                               | 6.0     | V           |
| ,<br>IL | -0.5 *1 | _                             | 0.8     | V           |
| 1       | H       | H 2.2<br>L -0.5 <sup>°1</sup> | н 2.2 — | H 2.2 — 6.0 |

Note: 1.  $V_{IL}$  min.: -2.0 V for pulse width  $\leq$  10 ns

## **DC Characteristics** (Ta = 0 to +70°C, $V_{CC} = 5 \text{ V} \pm 10\%$ , $V_{SS} = 0 \text{ V}$ )

| Parameter                      | Symbol           | Min | Typ⁺¹ | Max | Unit | Test conditions                                                                                                                                  |
|--------------------------------|------------------|-----|-------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Input leakage current          | I <sub>LI</sub>  | —   | _     | 2.0 | μΑ   | $V_{cc}$ = Max, Vin = $V_{ss}$ to $V_{cc}$                                                                                                       |
| Output leakage current         | I <sub>LO</sub>  | —   | —     | 2.0 | μΑ   | $\overline{\text{CS}} = \text{V}_{\text{IH}}, \text{V}_{\text{I/O}} = \text{V}_{\text{SS}} \text{ to } \text{V}_{\text{CC}}$                     |
| Operating power supply current | I <sub>cc</sub>  | —   | 60    | 120 | mA   | $\overline{CS} = V_{IL}, I_{I/O} = 0 \text{ mA, min. cycle}$                                                                                     |
| Standby $V_{cc}$ current       | I <sub>SB</sub>  | —   | 15    | 30  | mA   | $\overline{\text{CS}} = V_{\text{IH}}$ , min. cycle                                                                                              |
| Standby $V_{cc}$ current 1     | I <sub>SB1</sub> | —   | 0.02  | 2.0 | mA   | $\label{eq:constraint} \begin{split} \overline{CS} \geq V_{cc} - 0.2V, \\ 0 \ V \leq Vin \leq 0.2V \ or \ V_{cc} - 0.2V \leq \\ Vin \end{split}$ |
|                                | I*2              | —   | 0.02  | 0.1 | mA   |                                                                                                                                                  |
| Output low voltage             | V <sub>ol</sub>  | —   | —     | 0.4 | V    | $I_{OL} = 8 \text{ mA}$                                                                                                                          |
| Output high voltage            | V <sub>OH</sub>  | 2.4 |       | _   | V    | I <sub>OH</sub> = -4.0 mA                                                                                                                        |

Notes: 1. Typical values are at  $V_{cc}$  = 5.0 V, Ta = +25°C and not guaranteed.

2. L-version

#### **Capacitance** $(Ta = 25^{\circ}C, f = 1.0 \text{ MHz})^{*1}$

| Parameter                | Symbol           | Min | Мах | Unit | Test Conditions |
|--------------------------|------------------|-----|-----|------|-----------------|
| Input capacitance        | Cin              | _   | 6   | pF   | Vin = 0 V       |
| Input/output capacitance | C <sub>I/O</sub> |     | 8   | pF   | $V_{I/O} = 0 V$ |

Note: 1. This parameter is sampled and not 100% tested.

#### **AC Characteristics**

#### **Test Conditions**

- Input pulse levels: 0 V to 3.0 V
- Input and output timing reference levels: 1.5 V
- Input rise and fall time: 5 ns
- Output load: See figure



#### **Read Cycle**

|                                      |                  | HM6288-25 |     | HM6288-35 |     |      |
|--------------------------------------|------------------|-----------|-----|-----------|-----|------|
| Parameter                            | Symbol           | Min       | Мах | Min       | Max | Unit |
| Read cycle time                      | t <sub>RC</sub>  | 25        |     | 35        | _   | ns   |
| Address access time                  | t <sub>AA</sub>  | _         | 25  | _         | 35  | ns   |
| Chip select access time              | t <sub>ACS</sub> | _         | 25  | _         | 35  | ns   |
| Output hold from address change      | t <sub>oH</sub>  | 3         |     | 5         | _   | ns   |
| Chip selection to output in low-Z    | t*1              | 5         | _   | 5         | _   | ns   |
| Chip deselection to output in high-Z | $t_{HZ}^{*1}$    | 0         | 12  | 0         | 20  | ns   |
| Chip selection to power up time      | t <sub>PU</sub>  | 0         | _   | 0         | _   | ns   |
| Chip deselection to power down time  | t <sub>PD</sub>  | _         | 25  |           | 30  | ns   |
|                                      |                  |           |     |           |     |      |

Note: 1. Transition is measured ±200 mV from steady state voltage with load (B). These parameters are sampled and not 100% tested.

## Read Timing Waveform (1)



#### Read Timing Waveform (2)



## Write Cycle

|                                   |                    | HM628 | 8-25 | HM628 | 8-35 |      |
|-----------------------------------|--------------------|-------|------|-------|------|------|
| Parameter                         | Symbol             | Min   | Max  | Min   | Max  | Unit |
| Write cycle time                  | t <sub>wc</sub>    | 25    | _    | 35    |      | ns   |
| Chip selection to end of write    | t <sub>cw</sub>    | 20    | —    | 30    |      | ns   |
| Address valid to end of write     | t <sub>AW</sub>    | 20    | —    | 30    | —    | ns   |
| Address setup time                | t <sub>AS</sub>    | 0     | —    | 0     |      | ns   |
| Write pulse width                 | t <sub>wP</sub>    | 20    | —    | 30    |      | ns   |
| Write recovery time               | t <sub>wR</sub>    | 0     | _    | 0     |      | ns   |
| Date valid to end of write        | t <sub>DW</sub>    | 12    | —    | 20    |      | ns   |
| Data hold time                    | t <sub>DH</sub>    | 0     |      | 0     |      | ns   |
| Write enabled to output in high-Z | t <sub>wz</sub> *1 | 0     | 8    | 0     | 10   | ns   |
| Output active from end of write   | t <sub>ow</sub> *1 | 5     |      | 5     |      | ns   |

Note: 1. Transition is measured ±200 mV from steady state voltage with load (B). These parameters are sampled and not 100% tested.



Write Timing Waveform (1) (WE Controlled)



Write Timing Waveform (2) ( $\overline{\text{CS}}$  Controlled)

## Low $V_{cc}$ Data Retention Characteristics (Ta = 0 to +70°C)

Data retention characteristics are guaranteed only for L version.

| Parameter                            | Symbol           | Min                | Тур | Max              | Unit | Test Conditions                                                                                                                                                                  |
|--------------------------------------|------------------|--------------------|-----|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{cc}$ for data retention          | $V_{\text{DR}}$  | 2.0                | _   | _                | V    | $\label{eq:constraint} \begin{split} \overline{CS} &\geq V_{cc} - 0.2 \text{ V}, \\ Vin &\geq V_{cc} - 0.2 \text{ V or} \\ 0 \text{ V} &\leq Vin \leq 0.2 \text{ V} \end{split}$ |
| Data retention current               |                  |                    | _   | 50 <sup>*2</sup> | μΑ   | _                                                                                                                                                                                |
|                                      |                  | _                  |     | 35 <sup>*3</sup> | μA   | _                                                                                                                                                                                |
| Chip deselect to data retention time | t <sub>cdr</sub> | 0                  |     |                  | ns   | See retention waveform                                                                                                                                                           |
| Operation recovery time              | t <sub>R</sub>   | t <sub>RC</sub> *1 | _   |                  | ns   | _                                                                                                                                                                                |
| Natao, 4 to read avalations          |                  |                    |     |                  |      |                                                                                                                                                                                  |

Notes: 1.  $t_{RC}$  = read cycle time

2.  $V_{cc} = 3.0 V$ 

3.  $V_{cc} = 2.0 V$ 

#### Low V<sub>CC</sub> Data Retention Waveform



## **Package Dimensions**

#### HM6288P/LP Series (DP-22NB)

Unit: mm



#### HM6288JP/LJP Series (CP-24D)

Unit: mm

