131072-word × 9-bit High Speed CMOS Static RAM # **HITACHI** Rev. 0.0 Dec. 1, 1995 #### **Description** The HM629127H is an asynchronous high speed static RAM organized as 131,072-word $\times$ 9-bit. It realizes high speed access time (20/25 ns) with employing 0.8 $\mu$ m CMOS process and high speed circuit designing technology. It is most appropriate for the application which requires high speed, high density memory and wide bit width configuration, such as cache and buffer memory in system. The HM629127H is packaged in 400-mil 32/36-pin SOJ for high density surface mounting. #### **Features** - Single 5 V supply: $5 \text{ V} \pm 10\%$ - Access time 20/25 ns (max) - Completely static memory No clock or timing strobe required - · Equal access and cycle times - Directly TTL compatible All inputs and outputs - 400-mil 36-pin SOJ package - Center V<sub>CC</sub> and V<sub>SS</sub> type pinout #### **Ordering Information** | Type No. | Access Time | Package | |-----------------|-------------|-------------------------------------| | HM629127HJP-20 | 20 ns | 400-mil 36-pin Plastic SOJ (CP-36D) | | HM629127HJP-25 | 25 ns | | | HM629127HLJP-20 | 20 ns | | | HM629127HLJP-25 | 25 ns | | # **Pin Description** | Pin name | Function | |-----------------|-------------------| | A0 – A16 | Address | | I/O1 – I/O9 | Data input/output | | CS | Chip select | | WE | Write enable | | ŌĒ | Output enable | | V <sub>cc</sub> | Power supply | | V <sub>SS</sub> | Ground | | NC | No connection | ### **Block Diagram** ### **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | |--------------------------------------------------------|-----------------|--------------------------------------------|------| | Supply voltage relative to $V_{\mbox{\scriptsize SS}}$ | V <sub>cc</sub> | -0.5 to $+7.0$ | V | | Voltage on any pin relative to $V_{\rm ss}$ | V <sub>T</sub> | -0.5 <sup>1</sup> to V <sub>cc</sub> + 0.5 | V | | Power dissipation | P <sub>T</sub> | 1.0*2/ 1.5*3 | W | | Operating temperature | Topr | 0 to +70 | °C | | Storage temperature | Tstg | −55 to +125 | °C | | Storage temperature under bias | Tbias | -10 to +85 | °C | Notes: 1. -2.5 V for pulse width (under shoot) $\leq 10 \text{ ns}$ 2. at still air condition 3. at air flow $\geq 1.0$ m/s ### **Function Table** | CS | OE | WE | V <sub>cc</sub> Current | I/O | Ref. Cycle | |----|----|----|-------------------------|--------|-------------| | Н | Χ | Χ | $I_{SB}, I_{SB1}$ | High-Z | _ | | L | Н | Н | I <sub>cc</sub> | High-Z | _ | | L | L | Н | I <sub>cc</sub> | Output | Read cycle | | L | Х | L | I <sub>cc</sub> | Input | Write cycle | Note: X: H or L # **Recommended DC Operating Conditions** ( $Ta = 0 \text{ to } +70^{\circ}\text{C}$ ) | Parameter | Symbol | Min | Тур | Max | Unit | |------------------|-----------------|------------------|-----|----------------|------| | Supply voltage*2 | V <sub>cc</sub> | 4.5 | 5.0 | 5.5 | V | | | V <sub>ss</sub> | 0 | 0 | 0 | V | | Input voltage | $V_{\text{IH}}$ | 2.2 | _ | $V_{cc}$ + 0.5 | V | | | V <sub>IL</sub> | - <b>0</b> .5 *1 | _ | 0.8 | V | Notes: 1. -2.0 V for pulse width (under shoot) $\leq 10 \text{ ns}$ 2. The supply voltage with all $V_{\rm cc}$ pins must be on the same level. The supply voltage with all $V_{\rm ss}$ pins must be on the same level. # DC Characteristics (Ta = 0 to +70°C, $V_{CC}$ = 5 V $\pm$ 10%, $V_{SS}$ = 0 V) | Parameter | Symbol | Min | Typ <sup>"1</sup> | Max | Unit | <b>Test Conditions</b> | Note | |----------------------------------|------------------|-----|-------------------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | Input leakage current | I <sub>LI</sub> | _ | _ | 2 | μΑ | $Vin = V_{SS}$ to $V_{CC}$ | | | Output leakage current | I <sub>LO</sub> | _ | _ | 2 | μΑ | $V_{VO} = V_{SS}$ to $V_{CC}$ | | | Operating power supply current | I <sub>cc</sub> | | 130 | 180 | mA | mA | V <sub>IL</sub> , lout = 0 | | | | _ | 100 | 160 | mA | 25 ns cycle | | | Standby power supply current | I <sub>SB</sub> | _ | 50 | 90 | mA | 20 ns cycle $\overline{CS}$ = Other $V_{IH}/V_I$ | inputs = | | | | _ | 40 | 85 | mA | 25 ns cycle | | | Standby power supply current (1) | I <sub>SB1</sub> | _ | _ | 2 | mA | $\begin{split} &V_{\text{cc}} \geq \overline{CS} \geq V_{\text{cc}} - 0.1\\ &0 \ V \leq \ \text{Vin} \leq 0.2 \ \text{V or}\\ &V_{\text{cc}} \geq \text{Vin} \geq V_{\text{cc}} - 0.2 \end{split}$ | | | | | _ | _ | 0.2 | mA | | L-version | | Output voltage | V <sub>OL</sub> | | | 0.4 | ٧ | I <sub>OL</sub> = 8 mA | | | | V <sub>OH</sub> | 2.4 | | | ٧ | $I_{OH} = -4 \text{ mA}$ | | Note: 1. Typical values are at $V_{cc} = 5.0 \text{ V}$ , $Ta = +25^{\circ}\text{C}$ and not guaranteed. # **Capacitance** (Ta = 25°C, f = 1.0 MHz)<sup>\*1</sup> | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |--------------------------|------------------|-----|-----|-----|------|------------------------| | Input capacitance | Cin | _ | _ | 6 | pF | Vin = 0 V | | Input/output capacitance | C <sup>I/O</sup> | _ | _ | 8 | pF | V <sub>I/O</sub> = 0 V | Note: 1. This parameter is sampled and not 100% tested. AC Characteristics (Ta = 0 to +70°C, $V_{\rm CC}$ = 5 V $\pm$ 10%, unless otherwise noted.) #### **Test Conditions** Input pulse levels: V<sub>ss</sub> to 3.0 V Input rise and fall time: 3 ns Input and output timing reference levels: 1.5 V • Output load: See figures #### **Read Cycle** #### HM629127H | | | -20 | | -25 | | | | |------------------------------------|------------------|-----|-----|-----|-----|------|------| | Parameter | Symbol | Min | Max | Min | Max | Unit | Note | | Read cycle time | t <sub>RC</sub> | 20 | _ | 25 | _ | ns | | | Address access time | t <sub>AA</sub> | _ | 20 | _ | 25 | ns | | | Chip select access time | t <sub>ACS</sub> | _ | 20 | _ | 25 | ns | | | Output enable to output valid | t <sub>oe</sub> | _ | 10 | _ | 12 | ns | | | Output hold from address change | t <sub>oh</sub> | 5 | _ | 5 | _ | ns | | | Chip select to output in low-Z | t <sub>cLZ</sub> | 3 | _ | 3 | _ | ns | 1 | | Output enable to output in low-Z | t <sub>oLZ</sub> | 1 | _ | 1 | _ | ns | 1 | | Chip deselect to output in high-Z | t <sub>cHZ</sub> | _ | 7 | _ | 7 | ns | 1 | | Output disable to output in high-Z | t <sub>oHZ</sub> | | 7 | | 7 | ns | 1 | Note: 1. Transition is measured ±200 mV from steady voltage with Load (B). This parameter is sampled and not 100% tested. # Read Timing Waveform\*3 ### Write Cycle\*1 #### HM629127H | | | -20 | | -25 | | | | |----------------------------------|------------------|-----|-----|-----|-----|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Write cycle time | t <sub>wc</sub> | 20 | _ | 25 | _ | ns | | | Address valid to end of write | t <sub>aw</sub> | 15 | _ | 20 | _ | ns | | | Chip select to end of write | t <sub>cw</sub> | 12 | _ | 12 | | ns | | | Write pulse width | t <sub>wP</sub> | 12 | _ | 12 | _ | ns | | | Address setup time | t <sub>AS</sub> | 0 | _ | 0 | _ | ns | 2 | | Write recovery time | t <sub>wR</sub> | 0 | _ | 0 | | ns | 3 | | Data to write time overlap | t <sub>DW</sub> | 10 | _ | 10 | _ | ns | | | Data hold from write time | t <sub>DH</sub> | 0 | _ | 0 | _ | ns | | | Write disable to output in low-Z | t <sub>ow</sub> | 3 | | 3 | | ns | 4 | | Write enable to output in high-Z | t <sub>wHZ</sub> | _ | 7 | _ | 7 | ns | 4 | Notes: 1. A write occurs during the overlap of low $\overline{CS}$ , low $\overline{WE}$ . - 2. $t_{AS}$ is measured from the latest address transition to the later of $\overline{CS}$ or $\overline{WE}$ going low. - 3. $t_{WR}$ is measured from the earliest of $\overline{CS}$ or $\overline{WE}$ going high to the first address transition. - 4. Transition is measured $\pm 200$ mV from high impedance state's voltage with Load (B). This parameter is sampled and not 100% tested. #### Write Timing Waveform (1) (WE Controlled) Notes: 1. WE must be high during address transition except when the device is disabled with CS. 2. If CS and OE are low during this period, I/O pins are in the output state. Then, the data input signals of opposite phase to the outputs must not be applied to them. ç ### Write Timing Waveform (2) (CS Controlled) # Low $V_{CC}$ Data Retention Characteristics (Ta = 0 to +70°C) This characteristics is guaranteed only for L-version. | Parameter | Symbol | Min | Тур | Max | Unit | <b>Test Conditions</b> | |--------------------------------------|-------------------|-----|-----|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>cc</sub> for data retention | $V_{ extsf{DR}}$ | 2.0 | _ | — | V | $\begin{split} &V_{\text{cc}} \geq \overline{CS} \geq \\ &V_{\text{cc}} - 0.2 \text{ V}, \\ &V_{\text{cc}} \geq \text{Vin} \geq \\ &V_{\text{cc}} - 0.2 \text{ V or} \\ &0 \text{ V} \leq \text{Vin} \leq 0.2 \text{ V} \end{split}$ | | Data retention current | I <sub>CCDR</sub> | _ | 2 | 80 <sup>*1</sup> | μΑ | | | Chip deselect to data retention time | t <sub>cdr</sub> | 0 | | | ns | | | Operation recovery time | t <sub>R</sub> | 5 | _ | _ | ms | _ | Note: 1. $V_{CC} = 3.0 \text{ V}$ ### Low $V_{\text{CC}}$ Data Retention Timing Waveform # **Package Dimensions** ### **HM629127H Series** (CP-36D) Unit: mm